



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Detuns                     |                                                                            |  |
|----------------------------|----------------------------------------------------------------------------|--|
| Product Status             | Active                                                                     |  |
| Core Processor             | PIC                                                                        |  |
| Core Size                  | 8-Bit                                                                      |  |
| Speed                      | 64MHz                                                                      |  |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |  |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                |  |
| Number of I/O              | 24                                                                         |  |
| Program Memory Size        | 8KB (4K x 16)                                                              |  |
| Program Memory Type        | FLASH                                                                      |  |
| EEPROM Size                | 256 x 8                                                                    |  |
| RAM Size                   | 512 x 8                                                                    |  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |  |
| Data Converters            | A/D 11x10b                                                                 |  |
| Oscillator Type            | Internal                                                                   |  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |  |
| Mounting Type              | Through Hole                                                               |  |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                    |  |
| Supplier Device Package    | 28-SPDIP                                                                   |  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f23k20-i-sp |  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.3 Memory Maps

For the PIC18FX3K20 devices, the code memory space extends from 0000h to 01FFFh (8 Kbytes) in two 4-Kbyte blocks. Addresses 0000h through 01FFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

# TABLE 2-2:IMPLEMENTATION OF CODE<br/>MEMORY

| Device      | Code Memory Size (Bytes) |
|-------------|--------------------------|
| PIC18F23K20 |                          |
| PIC18F43K20 | 000000h-001FFFh (8K)     |



# PIC18F2XK20/4XK20

#### TABLE 2-7: SAMPLE COMMAND SEQUENCE

| 4-Bit<br>Command | Data<br>Payload | Core Instruction    |
|------------------|-----------------|---------------------|
| 1101             |                 | Table Write,        |
|                  |                 | post-increment by 2 |

## FIGURE 2-16: TABLE WRITE, POST-INCREMENT TIMING DIAGRAM (1101)



## 3.0 DEVICE PROGRAMMING

Programming includes the ability to erase or write the various memory regions within the device.

In all cases, except high-voltage ICSP Bulk Erase, the EECON1 register must be configured in order to operate on a particular memory region.

When using the EECON1 register to act on code memory, the EEPGD bit must be set (EECON1<7> = 1) and the CFGS bit must be cleared (EECON1<6> = 0). The WREN bit must be set (EECON1<2> = 1) to enable writes of any sort (e.g., erases) and this must be done prior to initiating a write sequence. The FREE bit must be set (EECON1<4> = 1) in order to erase the program space being pointed to by the Table Pointer. The erase or write sequence is initiated by setting the WR bit (EECON1<1> = 1). It is strongly recommended that the WREN bit only be set immediately prior to a program or erase.

## 3.1 ICSP Erase

## 3.1.1 HIGH-VOLTAGE ICSP BULK ERASE

Erasing code or data EEPROM is accomplished by configuring two Bulk Erase Control registers located at 3C0004h and 3C0005h. Code memory may be erased portions at a time, or the user may erase the entire device in one action. Bulk Erase operations will also clear any code-protect settings associated with the memory block erased. Erase options are detailed in Table 3-1. If data EEPROM is code-protected (CPD = 0), the user must request an erase of data EEPROM (e.g., 0084h as shown in Table 3-1).

| Description               | Data<br>(3C0005h:3C0004h) |
|---------------------------|---------------------------|
| Chip Erase                | 0F8Fh                     |
| Erase User ID             | 0088h                     |
| Erase Data EEPROM         | 0084h                     |
| Erase Boot Block          | 0081h                     |
| Erase Config Bits         | 0082h                     |
| Erase Code EEPROM Block 0 | 0180h                     |
| Erase Code EEPROM Block 1 | 0280h                     |
| Erase Code EEPROM Block 2 | 0480h                     |
| Erase Code EEPROM Block 3 | 0880h                     |

TABLE 3-1: BULK ERASE OPTIONS

The actual Bulk Erase function is a self-timed operation. Once the erase has started (falling edge of the 4th PGC after the NOP command), serial execution will cease until the erase completes (parameter P11). During this time, PGC may continue to toggle but PGD must be held low.

The code sequence to erase the entire device is shown in Table 3-2 and the flowchart is shown in Figure 3-1.

Note: A Bulk Erase is the only way to reprogram code-protect bits from an "on" state to an "off" state.

#### TABLE 3-2: BULK ERASE COMMAND SEQUENCE

| 4-Bit   | Data    |                                                   |
|---------|---------|---------------------------------------------------|
| Command | Payload | Core Instruction                                  |
| 0000    | 0E 3C   | MOVLW 3Ch                                         |
| 0000    | 6E F8   | MOVWF TBLPTRU                                     |
| 0000    | 0E 00   | MOVLW 00h                                         |
| 0000    | 6E F7   | MOVWF TBLPTRH                                     |
| 0000    | 0E 05   | MOVLW 05h                                         |
| 0000    | 6E F6   | MOVWF TBLPTRL                                     |
| 1100    | 0F 0F   | Write OFh to 3C0005h                              |
| 0000    | 0E 3C   | MOVLW 3Ch                                         |
| 0000    | 6E F8   | MOVWF TBLPTRU                                     |
| 0000    | 0E 00   | MOVLW 00h                                         |
| 0000    | 6E F7   | MOVWF TBLPTRH                                     |
| 0000    | 0E 04   | MOVLW 04h                                         |
| 0000    | 6E F6   | MOVWF TBLPTRL                                     |
| 1100    | 8F 8F   | Write 8F8Fh TO 3C0004h<br>to erase entire device. |
| 0000    | 00 00   | NOP                                               |
| 0000    | 00 00   | Hold PGD low until erase completes.               |

#### FIGURE 3-1:

**BULK ERASE FLOW** 



# PIC18F2XK20/4XK20



## 3.1.2 LOW-VOLTAGE ICSP BULK ERASE

When using low-voltage ICSP, the part must be supplied by the voltage specified in parameter D111 if a Bulk Erase is to be executed. All other Bulk Erase details as described above apply.

If it is determined that a program memory erase must be performed at a supply voltage below the Bulk Erase limit, refer to the erase methodology described in Section 3.1.3 "ICSP Row Erase" and Section 3.2.1 "Modifying Code Memory".

If it is determined that a data EEPROM erase must be performed at a supply voltage below the Bulk Erase limit, follow the methodology described in **Section 3.3** "**Data EEPROM Programming**" and write '1's to the array.

## 3.1.3 ICSP ROW ERASE

Regardless of whether high or low-voltage ICSP is used, it is possible to erase one row (64 bytes of data), provided the block is not code or write-protected. Rows are located at static boundaries beginning at program memory address 000000h, extending to the internal program memory limit (see **Section 2.3 "Memory Maps"**).

The Row Erase duration is self-timed. After the WR bit in EECON1 is set, two NOPs are issued. Erase starts upon the 4th PGC of the second NOP. It ends when the WR bit is cleared by hardware.

The code sequence to Row Erase a PIC18F2XK20/ 4XK20 device is shown in Table 3-3. The flowchart shown in Figure 3-3 depicts the logic necessary to completely erase a PIC18F2XK20/4XK20 device. The timing diagram for Row Erase is identical to the data EEPROM write timing shown in Figure 3-7.

**Note:** The TBLPTR register can point at any byte within the row intended for erase.

| 4-bit<br>CommandData PayloadStep 1: Direct access to code memory and enable writes.00008E A600009C A600009C A6000084 A6000085FStep 2: Point to First row in code memory.                                           | Core Instruction                     |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--|
| 0000         8E A6         BSF         EECON1, EEPGD           0000         9C A6         BCF         EECON1, CFGS           0000         84 A6         BSF         EECON1, WREN                                   |                                      |  |
| 00009C A6BCFEECON1, CFGS000084 A6BSFEECON1, WREN                                                                                                                                                                   |                                      |  |
| Step 2: Point to first row in code memory.                                                                                                                                                                         |                                      |  |
|                                                                                                                                                                                                                    |                                      |  |
| 0000         6A F8         CLRF         TBLPTRU           0000         6A F7         CLRF         TBLPTRH           0000         6A F6         CLRF         TBLPTRL                                                |                                      |  |
| Step 3: Enable erase and erase single row.                                                                                                                                                                         |                                      |  |
| 0000         88 A6         BSF         EECON1, FREE           0000         82 A6         BSF         EECON1, WR           0000         00 00         NOP           0000         00 00         NOP                  | on the 4th clock of this instruction |  |
| Step 4: Poll WR bit. Repeat until bit is clear.                                                                                                                                                                    |                                      |  |
| 0000         50 A6         MOVF EECON1, W, 0           0000         6E F5         MOVWF TABLAT           0000         00 00         NOP           0010 <msb><lsb>         Shift out data<sup>(1)</sup></lsb></msb> |                                      |  |
| Step 5: Hold PGC low for time P10.                                                                                                                                                                                 |                                      |  |
| Step 6: Repeat step 3 with Address Pointer incremented by 64 until all rows are erased.                                                                                                                            |                                      |  |
| Step 7: Disable writes.                                                                                                                                                                                            |                                      |  |
| 0000 94 A6 BCF EECON1, WREN                                                                                                                                                                                        |                                      |  |

| TABLE 3-3: ERASE CODE MEMORY CODE SEQUENC |
|-------------------------------------------|
|-------------------------------------------|

**Note 1:** See Figure 4-4 for details on shift out data timing.

# PIC18F2XK20/4XK20







# PIC18F2XK20/4XK20

## 3.3 Data EEPROM Programming

Data EEPROM is accessed one byte at a time via an Address Pointer (register pair EEADRH:EEADR) and a data latch (EEDATA). Data EEPROM is written by loading EEADRH:EEADR with the desired memory location, EEDATA with the data to be written and initiating a memory write by appropriately configuring the EECON1 register. A byte write automatically erases the location and writes the new data (erase-before-write).

When using the EECON1 register to perform a data EEPROM write, both the EEPGD and CFGS bits must be cleared (EECON1<7:6> = 00). The WREN bit must be set (EECON1<2> = 1) to enable writes of any sort and this must be done prior to initiating a write sequence. The write sequence is initiated by setting the WR bit (EECON1<1> = 1).

The write begins on the falling edge of the 24th PGC after the WR bit is set. It ends when the WR bit is cleared by hardware.

After the programming sequence terminates, PGC must be held low for the time specified by parameter P10 to allow high-voltage discharge of the memory array.





## FIGURE 3-7: DATA EEPROM WRITE TIMING DIAGRAM

| 4-bit<br>Command                             | Data Payload                                                | Core Instruction                                                               |  |  |
|----------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------|--|--|
| Step 1: Direct a                             | Step 1: Direct access to data EEPROM.                       |                                                                                |  |  |
| 0000                                         | 9E A6<br>9C A6                                              | BCF EECON1, EEPGD<br>BCF EECON1, CFGS                                          |  |  |
| Step 2: Set the                              | Step 2: Set the data EEPROM Address Pointer.                |                                                                                |  |  |
| 0000<br>0000<br>0000<br>0000                 | 0E <addr><br/>6E A9<br/>OE <addrh><br/>6E AA</addrh></addr> | MOVLW <addr><br/>MOVWF EEADR<br/>MOVLW <addrh><br/>MOVWF EEADRH</addrh></addr> |  |  |
| Step 3: Load the                             | e data to be written.                                       |                                                                                |  |  |
| 0000                                         | 0E <data><br/>6E A8</data>                                  | MOVLW <data><br/>MOVWF EEDATA</data>                                           |  |  |
| Step 4: Enable                               | Step 4: Enable memory writes.                               |                                                                                |  |  |
| 0000                                         | 84 A6                                                       | BSF EECON1, WREN                                                               |  |  |
| Step 5: Initiate v                           | write.                                                      |                                                                                |  |  |
| 0000<br>0000<br>0000                         | 82 A6<br>00 00<br>00 00                                     | BSF EECON1, WR<br>NOP<br>NOP ;write starts on 4th clock of this instruction    |  |  |
| Step 6: Poll WR                              | bit, repeat until the bit is                                | clear.                                                                         |  |  |
| 0000<br>0000<br>0000<br>0010                 | 50 A6<br>6E F5<br>00 00<br><msb><lsb></lsb></msb>           | MOVF EECON1, W, 0<br>MOVWF TABLAT<br>NOP<br>Shift out data <sup>(1)</sup>      |  |  |
| Step 7: Hold PGC low for time P10.           |                                                             |                                                                                |  |  |
| Step 8: Disable                              | Step 8: Disable writes.                                     |                                                                                |  |  |
| 0000                                         | 94 A6                                                       | BCF EECON1, WREN                                                               |  |  |
| Repeat steps 2 through 8 to write more data. |                                                             |                                                                                |  |  |
|                                              |                                                             |                                                                                |  |  |

### TABLE 3-7: PROGRAMMING DATA MEMORY

Note 1: See Figure 4-4 for details on shift out data timing.

## 3.4 ID Location Programming

The ID locations are programmed much like the code memory. The ID registers are mapped in addresses 200000h through 200007h. These locations read out normally even after code protection.

| Note: | The user only needs to fill the first 8 bytes |  |  |
|-------|-----------------------------------------------|--|--|
|       | of the write buffer in order to write the ID  |  |  |
|       | locations.                                    |  |  |

Table 3-8 demonstrates the code sequence required to write the ID locations.

In order to modify the ID locations, refer to the methodology described in **Section 3.2.1** "**Modifying Code Memory**". As with code memory, the ID locations must be erased before being modified.

When VDD is below the minimum for Bulk Erase operation, ID locations can be cleared with the Row Erase method described in **Section 3.1.3** "**ICSP Row Erase**".

| 4-bit<br>Command                                                           | Data Payload                          | Core Instruction                                      |  |
|----------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------|--|
| Step 1: Direct ad                                                          | Step 1: Direct access to code memory. |                                                       |  |
| 0000                                                                       | 8E A6                                 | BSF EECON1, EEPGD                                     |  |
| 0000                                                                       | 9C A6                                 | BCF EECON1, CFGS                                      |  |
| 0000                                                                       | 84 A6                                 | BSF EECON1, WREN                                      |  |
| Step 2: Set Table Pointer to ID. Load write buffer with 8 bytes and write. |                                       |                                                       |  |
| 0000                                                                       | 0E 20                                 | MOVLW 20h                                             |  |
| 0000                                                                       | 6E F8                                 | MOVWF TBLPTRU                                         |  |
| 0000                                                                       | 0E 00                                 | MOVLW 00h                                             |  |
| 0000                                                                       | 6E F7                                 | MOVWF TBLPTRH                                         |  |
| 0000                                                                       | 0E 00                                 | MOVLW 00h                                             |  |
| 0000                                                                       | 6E F6                                 | MOVWF TBLPTRL                                         |  |
| 1101                                                                       | <msb><lsb></lsb></msb>                | Write 2 bytes and post-increment address by 2.        |  |
| 1101                                                                       | <msb><lsb></lsb></msb>                | Write 2 bytes and post-increment address by 2.        |  |
| 1101                                                                       | <msb><lsb></lsb></msb>                | Write 2 bytes and post-increment address by 2.        |  |
| 1111                                                                       | <msb><lsb></lsb></msb>                | Write 2 bytes and start programming.                  |  |
| 0000                                                                       | 00 00                                 | NOP - hold PGC high for time P9 and low for time P10. |  |

### TABLE 3-8: WRITE ID SEQUENCE

## 3.5 Boot Block Programming

The code sequence detailed in Table 3-5 should be used, except that the address used in "Step 2" will be in the range of 000000h to 0007FFh.

## 3.6 Configuration Bits Programming

Unlike code memory, the Configuration bits are programmed a byte at a time. The Table Write, Begin Programming 4-bit command ('1111') is used, but only 8 bits of the following 16-bit payload will be written. The LSB of the payload will be written to even addresses and the MSB will be written to odd addresses. The code sequence to program two consecutive configuration locations is shown in Table 3-9. See Figure 3-5 for the timing diagram.

Note: The address must be explicitly written for each byte programmed. The addresses can not be incremented in this mode.

### TABLE 3-9: SET ADDRESS POINTER TO CONFIGURATION LOCATION

| 4-bit<br>Command  | Data Payload                                                                                       | Core Instruction                                       |  |
|-------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|
| Step 1: Direct a  | Step 1: Direct access to config memory.                                                            |                                                        |  |
| 0000              | 8E A6                                                                                              | BSF EECON1, EEPGD                                      |  |
| 0000              | 8C A6                                                                                              | BSF EECON1, CFGS                                       |  |
| 0000              | 84 A6                                                                                              | BSF EECON1, WREN                                       |  |
| Step 2(1): Set Ta | Step 2 <sup>(1)</sup> : Set Table Pointer for config byte to be written. Write even/odd addresses. |                                                        |  |
| 0000              | 0E 30                                                                                              | MOVLW 30h                                              |  |
| 0000              | 6E F8                                                                                              | MOVWF TBLPTRU                                          |  |
| 0000              | 0E 00                                                                                              | MOVLW 00h                                              |  |
| 0000              | 6E F7                                                                                              | MOVWF TBLPRTH                                          |  |
| 0000              | 0E 00                                                                                              | MOVLW 00h                                              |  |
| 0000              | 6E F6                                                                                              | MOVWF TBLPTRL                                          |  |
| 1111              | <msb ignored=""><lsb></lsb></msb>                                                                  | Load 2 bytes and start programming.                    |  |
| 0000              | 00 00                                                                                              | NOP - hold PGC high for time P9 and low for time P10.  |  |
| 0000              | 0E 01                                                                                              | MOVLW 01h                                              |  |
| 0000              | 6E F6                                                                                              | MOVWF TBLPTRL                                          |  |
| 1111              | <msb><lsb ignored=""></lsb></msb>                                                                  | Load 2 bytes and start programming.                    |  |
| 0000              | 00 00                                                                                              | NOP - hold PGC high for time P9A and low for time P10. |  |

**Note 1:** Enabling the write protection of Configuration bits (WRTC = 0 in CONFIG6H) will prevent further writing of Configuration bits. Always write all the Configuration bits before enabling the write protection for Configuration bits.

#### FIGURE 3-8: CONFIGURATION PROGRAMMING FLOW



## 4.3 Verify Configuration Bits

A configuration address may be read and output on PGD via the 4-bit command, '1001'. Configuration data is read and written in a byte-wise fashion, so it is not necessary to merge two bytes into a word prior to a compare. The result may then be immediately compared to the appropriate configuration data in the programmer's memory for verification. Refer to **Section 4.1 "Read Code Memory, ID Locations and Configuration Bits"** for implementation details of reading configuration data.

## 4.4 Read Data EEPROM Memory

Data EEPROM is accessed one byte at a time via an Address Pointer (register pair EEADRH:EEADR) and a data latch (EEDATA). Data EEPROM is read by loading EEADRH:EEADR with the desired memory location and initiating a memory read by appropriately configuring the EECON1 register. The data will be loaded into EEDATA, where it may be serially output on PGD via the 4-bit command, '0010' (Shift Out Data Holding register). A delay of P6 must be introduced after the falling edge of the 8th PGC of the operand to allow PGD to transition from an input to an output. During this time, PGC must be held low (see Figure 4-4).

The command sequence to read a single byte of data is shown in Table 4-2.

| 4-bit<br>Command             | Data Payload                                                | Core Instruction                                                               |  |
|------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------|--|
| Step 1: Direct acc           | Step 1: Direct access to data EEPROM.                       |                                                                                |  |
| 0000                         | 9E A6<br>9C A6                                              | BCF EECON1, EEPGD<br>BCF EECON1, CFGS                                          |  |
| Step 2: Set the da           | ata EEPROM Address Point                                    | er.                                                                            |  |
| 0000<br>0000<br>0000<br>0000 | 0E <addr><br/>6E A9<br/>OE <addrh><br/>6E AA</addrh></addr> | MOVLW <addr><br/>MOVWF EEADR<br/>MOVLW <addrh><br/>MOVWF EEADRH</addrh></addr> |  |
| Step 3: Initiate a r         | Step 3: Initiate a memory read.                             |                                                                                |  |
| 0000                         | 80 A6                                                       | BSF EECON1, RD                                                                 |  |
| Step 4: Load data            | Step 4: Load data into the Serial Data Holding register.    |                                                                                |  |
| 0000<br>0000<br>0000<br>0010 | 50 A8<br>6E F5<br>00 00<br><msb><lsb></lsb></msb>           | MOVF EEDATA, W, O<br>MOVWF TABLAT<br>NOP<br>Shift Out Data <sup>(1)</sup>      |  |

### TABLE 4-2: READ DATA EEPROM MEMORY

**Note 1:** The <LSB> is undefined. The <MSB> is the data.

## FIGURE 4-3: READ DATA EEPROM FLOW



#### TABLE 5-2: DEVICE ID VALUE

| Device      | Device ID Value |           |  |  |  |
|-------------|-----------------|-----------|--|--|--|
| Device      | DEVID2          | DEVID1    |  |  |  |
| PIC18F23K20 | 20h             | 111x xxxx |  |  |  |
| PIC18F24K20 | 20h             | 101x xxxx |  |  |  |
| PIC18F25K20 | 20h             | 011x xxxx |  |  |  |
| PIC18F26K20 | 20h             | 001x xxxx |  |  |  |
| PIC18F43K20 | 20h             | 110x xxxx |  |  |  |
| PIC18F44K20 | 20h             | 100x xxxx |  |  |  |
| PIC18F45K20 | 20h             | 010x xxxx |  |  |  |
| PIC18F46K20 | 20h             | 000x xxxx |  |  |  |

**Note:** The 'x's in DEVID1 contain the device revision code.

 $\ensuremath{\textcircled{}^\circ}$  2009 Microchip Technology Inc.

| ABLE 5-3: PIC18F2XK20/4XK20 BIT DESCRIPTIONS |                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|----------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit Name                                     | Configuration<br>Words | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| IESO                                         | CONFIG1H               | Internal External Switchover bit<br>1 = Internal External Switchover mode enabled<br>0 = Internal External Switchover mode disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| FCMEN                                        | CONFIG1H               | Fail-Safe Clock Monitor Enable bit<br>1 = Fail-Safe Clock Monitor enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|                                              |                        | 0 = Fail-Safe Clock Monitor disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| FOSC<3:0>                                    | CONFIG1H               | Oscillator Selection bits<br>11xx = External RC oscillator, CLKOUT function on RA6<br>101x = External RC oscillator, CLKOUT function on RA6<br>1001 = HFINTOSC, CLKOUT function on RA6, port function on RA7<br>1000 = HFINTOSC, port function on RA6, port function on RA7<br>0111 = External RC oscillator, port function on RA6<br>0110 = HS oscillator, PLL enabled (clock frequency = 4 x FOSC1)<br>0101 = EC oscillator, port function on RA6<br>0100 = EC oscillator, CLKOUT function on RA6<br>0011 = External RC oscillator, CLKOUT function on RA6<br>0011 = External RC oscillator, CLKOUT function on RA6<br>0010 = HS oscillator<br>0001 = XT oscillator<br>0000 = LP oscillator |  |  |  |  |  |
| BORV<1:0>                                    | CONFIG2L               | Brown-out Reset Voltage bits<br>11 = VBOR set to 1.8V<br>10 = VBOR set to 2.2V<br>01 = VBOR set to 2.7V<br>00 = VBOR set to 3.0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| BOREN<1:0>                                   | CONFIG2L               | <ul> <li>Brown-out Reset Enable bits</li> <li>11 = Brown-out Reset enabled in hardware only (SBOREN is disabled)</li> <li>10 = Brown-out Reset enabled in hardware only and disabled in Sleep mode (SBOREN is disabled)</li> <li>01 = Brown-out Reset enabled and controlled by software (SBOREN is enabled)</li> <li>00 = Brown-out Reset disabled in hardware and software</li> </ul>                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| PWRTEN                                       | CONFIG2L               | Power-up Timer Enable bit<br>1 = PWRT disabled<br>0 = PWRT enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| WDPS<3:0>                                    | CONFIG2H               | Watchdog Timer Postscaler Select bits<br>1111 = 1:32,768<br>1110 = 1:16,384<br>1101 = 1:8,192<br>1100 = 1:4,096<br>1011 = 1:2,048<br>1010 = 1:1,024<br>1001 = 1:512<br>1000 = 1:256<br>0111 = 1:128<br>0110 = 1:64<br>0101 = 1:32<br>0100 = 1:16<br>0011 = 1:2<br>0000 = 1:1                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |

## TABLE 5-3:PIC18F2XK20/4XK20 BIT DESCRIPTIONS

| Bit Name | Configuration<br>Words | Description                                                                                                               |
|----------|------------------------|---------------------------------------------------------------------------------------------------------------------------|
| WDTEN    | CONFIG2H               | Watchdog Timer Enable bit                                                                                                 |
|          |                        | 1 = WDT enabled                                                                                                           |
|          |                        | 0 = WDT disabled (control is placed on SWDTEN bit)                                                                        |
| MCLRE    | CONFIG3H               | MCLR Pin Enable bit                                                                                                       |
|          |                        | 1 = MCLR pin enabled, RE3 input pin disabled                                                                              |
|          |                        | 0 = RE3 input pin enabled, MCLR pin disabled                                                                              |
| HFOFST   | CONFIG3H               | HFINTOSC Fast Start                                                                                                       |
|          |                        | 1 = HFINTOSC output is not delayed                                                                                        |
|          |                        | 0 = HFINTOSC output is delayed until oscillator is stable (IOFS = 1)                                                      |
| LPT1OSC  | CONFIG3H               | Low-Power Timer1 Oscillator Enable bit                                                                                    |
|          |                        | 1 = Timer1 configured for low-power operation                                                                             |
|          |                        | 0 = Timer1 configured for higher power operation                                                                          |
| PBADEN   | CONFIG3H               | PORTB A/D Enable bit                                                                                                      |
|          |                        | 1 = PORTB A/D<4:0> pins are configured as analog input channels on Reset                                                  |
|          |                        | 0 = PORTB A/D<4:0> pins are configured as digital I/O on Reset                                                            |
| CCP2MX   | CONFIG3H               | CCP2 MUX bit                                                                                                              |
|          |                        | <ul> <li>1 = CCP2 input/output is multiplexed with RC1</li> <li>0 = CCP2 input/output is multiplexed with RB3</li> </ul>  |
| DEBUG    | CONFIG4L               | Background Debugger Enable bit                                                                                            |
| DEBUG    | CONFIG4L               | 1 = Background debugger disabled, RB6 and RB7 configured as general                                                       |
|          |                        | purpose I/O pins                                                                                                          |
|          |                        | 0 = Background debugger enabled, RB6 and RB7 are dedicated to In-Circuit                                                  |
|          |                        | Debug                                                                                                                     |
| XINST    | CONFIG4L               | Extended Instruction Set Enable bit                                                                                       |
|          |                        | 1 = Instruction set extension and Indexed Addressing mode enabled                                                         |
|          |                        | 0 = Instruction set extension and Indexed Addressing mode disabled                                                        |
|          |                        | (Legacy mode)                                                                                                             |
| LVP      | CONFIG4L               | Low-Voltage Programming Enable bit                                                                                        |
|          |                        | 1 = Low-Voltage Programming enabled, RB5 is the PGM pin                                                                   |
|          |                        | 0 = Low-Voltage Programming disabled, RB5 is an I/O pin                                                                   |
| STVREN   | CONFIG4L               | Stack Overflow/Underflow Reset Enable bit                                                                                 |
|          |                        | <ul> <li>1 = Reset on stack overflow/underflow enabled</li> <li>0 = Reset on stack overflow/underflow disabled</li> </ul> |
|          |                        |                                                                                                                           |

### TABLE 5-3: PIC18F2XK20/4XK20 BIT DESCRIPTIONS (CONTINUED)

| Device Code-<br>Protect                                                                                                                                                                                                                                             |                  | Checksum                                                                                                                                                                                                                                                                                                      | Blank<br>Value | 0xAA at 0<br>and Max<br>Address |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------|--|
|                                                                                                                                                                                                                                                                     | None             | SUM[0000:01FF]+SUM[0200:0FFF]+SUM[1000:1FFF]+<br>(CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 03h)+<br>(CONFIG5H & C0h)+(CONFIG6L & 03h)+(CONFIG6H & E0h)+<br>(CONFIG7L & 03h)+(CONFIG7H & 40h) | E33Eh          | E294h                           |  |
| PIC18FX3K20                                                                                                                                                                                                                                                         | Boot<br>Block    | SUM[0200:0FFF]+SUM[1000:1FFF]+(CONFIG1L & 00h)+<br>(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+<br>(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+<br>(CONFIG4H & 00h)+(CONFIG5L & 03h)+(CONFIG5H & C0h)+<br>(CONFIG6L & 03h)+(CONFIG6H & E0h)+(CONFIG7L & 03h)+<br>(CONFIG7H & 40h)+SUM_ID         | E520h          | E4C6h                           |  |
|                                                                                                                                                                                                                                                                     | Boot/<br>Block 0 | SUM[1000:1FFF]+(CONFIG1L & 00h)+(CONFIG1H & CFh)+<br>(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+(CONFIG3L & 00h)+<br>(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+(CONFIG4H & 00h)+<br>(CONFIG5L & 03h)+(CONFIG5H & C0h)+(CONFIG6L & 03h)+<br>(CONFIG6H & E0h)+(CONFIG7L & 03h)+(CONFIG7H & 40h)+SUM_ID                            | F31Fh          | F2C5h                           |  |
|                                                                                                                                                                                                                                                                     | All              | 031Dh                                                                                                                                                                                                                                                                                                         | 0318h          |                                 |  |
|                                                                                                                                                                                                                                                                     | None             | SUM[0000:07FF]+SUM[0800:1FFF]+SUM[2000:3FFF]+<br>(CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 03h)+<br>(CONFIG5H & C0h)+(CONFIG6L & 03h)+(CONFIG6H & E0h)+<br>(CONFIG7L & 03h)+(CONFIG7H & 40h) | C33Eh          | C294h                           |  |
| PIC18FX4K20                                                                                                                                                                                                                                                         | Boot<br>Block    | SUM[0800:1FFF]+SUM[2000:3FFF]+(CONFIG1L & 00h)+<br>(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+<br>(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+<br>(CONFIG4H & 00h)+(CONFIG5L & 03h)+(CONFIG5H & C0h)+<br>(CONFIG6L & 03h)+(CONFIG6H & E0h)+(CONFIG7L & 03h)+<br>(CONFIG7H & 40h)+SUM_ID         | CB1Eh          | CAC4h                           |  |
|                                                                                                                                                                                                                                                                     | Boot/<br>Block 0 | SUM[2000:3FFF]+(CONFIG1L & 00h)+(CONFIG1H & CFh)+<br>(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+(CONFIG3L & 00h)+<br>(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+(CONFIG4H & 00h)+<br>(CONFIG5L & 03h)+(CONFIG5H & C0h)+(CONFIG6L & 03h)+<br>(CONFIG6H & E0h)+(CONFIG7L & 03h)+(CONFIG7H & 40h)+SUM_ID                            | E31Dh          | E2C3h                           |  |
|                                                                                                                                                                                                                                                                     | All              | (CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 03h)+<br>(CONFIG5H & C0h)+(CONFIG6L & 03h)+(CONFIG6H & E0h)+<br>(CONFIG7L & 03h)+(CONFIG7H & 40h)+SUM_ID                                           | 031Bh          | 0316h                           |  |
| Legend:       Item       Description         CONFIGx =       Configuration Word         SUM[a:b] =       Sum of locations, a to b inclusive         SUM_ID =       Byte-wise sum of lower four bits of all customer ID locations         +       =         Addition |                  |                                                                                                                                                                                                                                                                                                               |                |                                 |  |

+ = Addition & = Bit-wise AND

## TABLE 5-4: CHECKSUM COMPUTATION (CONTINUED)

| Device      | Code-<br>Protect             | Checksum                                                                                                                                                                                                                                                                                                                                        | Blank<br>Value | 0xAA at 0<br>and Max<br>Address |
|-------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------|
|             | None                         | SUM[0000:07FF]+SUM[0800:1FFF]+SUM[2000:3FFF]+<br>SUM[4000:5FFF]+SUM[6000:7FFF]+(CONFIG1L & 00h)+<br>(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+<br>(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+<br>(CONFIG4H & 00h)+(CONFIG5L & 0Fh)+(CONFIG5H & C0h)+<br>(CONFIG6L & 0Fh)+(CONFIG6H & E0h)+(CONFIG7L & 0Fh)+<br>(CONFIG7H & 40h) | 8362h          | 82B8h                           |
| PIC18FX5K20 | Boot<br>Block                | SUM[0800:1FFF]+SUM[2000:3FFF]+SUM[4000:5FFF]+SUM[6000:7FFF<br>]+<br>(CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 0Fh)+<br>(CONFIG5H & C0h)+(CONFIG6L & 0Fh)+(CONFIG6H & E0h)+<br>(CONFIG7L & 0Fh)+(CONFIG7H & 40h)+SUM_ID         | 8B35h          | 8AEAh                           |
|             | Boot/<br>Block 0/<br>Block 1 | SUM[4000:5FFF]+SUM[6000:7FFF]+(CONFIG1L & 00h)+<br>(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+<br>(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+<br>(CONFIG4H & 00h)+(CONFIG5L & 0Fh)+(CONFIG5H & C0h)+<br>(CONFIG6L & 0Fh)+(CONFIG6H & E0h)+(CONFIG7L & 0Fh)+<br>(CONFIG7H & 40h)+SUM_ID                                           | C332h          | C2E7h                           |
|             | All                          | (CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 0Fh)+<br>(CONFIG5H & C0h)+(CONFIG6L & 0Fh)+(CONFIG6H & E0h)+<br>(CONFIG7L & 0Fh)+(CONFIG7H & 40h)+SUM_ID                                                                             | 0326h          | 0330h                           |
| SUN         | NFIGx = 0<br>M[a:b] = 5      | Description<br>Configuration Word<br>Sum of locations, a to b inclusive                                                                                                                                                                                                                                                                         |                |                                 |

SUM\_ID = Byte-wise sum of lower four bits of all customer ID locations

+ = Addition

& = Bit-wise AND

## 6.0 AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/ VERIFY TEST MODE

| Derem        |        |                                                                                                     |           |         |       |                                     |
|--------------|--------|-----------------------------------------------------------------------------------------------------|-----------|---------|-------|-------------------------------------|
| Param<br>No. | Sym.   | Characteristic                                                                                      | Min.      | Max.    | Units | Conditions                          |
| D110         | Vінн   | High-Voltage Programming Voltage on<br>MCLR/VPP/RE3                                                 | Vdd + 4.5 | 9       | V     |                                     |
| D110A        | VIHL   | Low-Voltage Programming Voltage on<br>MCLR/Vpp/RE3                                                  | 1.80      | 3.60    | V     |                                     |
| D111         | Vdd    | Supply Voltage During Programming                                                                   | 1.80      | 3.60    | V     | Row Erase/Write                     |
|              |        |                                                                                                     | 2.7       | 3.60    | V     | Bulk Erase operations               |
| D112         | IPP    | Programming Current on MCLR/VPP/RE3                                                                 | —         | 300     | μΑ    |                                     |
| D113         | IDDP   | Supply Current During Programming                                                                   | _         | 10      | mA    |                                     |
| D031         | VIL    | Input Low Voltage                                                                                   | Vss       | 0.2 Vdd | V     |                                     |
| D041         | Vih    | Input High Voltage                                                                                  | 0.8 Vdd   | Vdd     | V     |                                     |
| D080         | Vol    | Output Low Voltage                                                                                  | —         | 0.6     | V     | IOL = X.X mA @ 2.7V                 |
| D090         | Vон    | Output High Voltage                                                                                 | Vdd - 0.7 | _       | V     | IOH = -Y.Y mA @ 2.7V                |
| D012         | Сю     | Capacitive Loading on I/O pin (PGD)                                                                 | —         | 50      | pF    | To meet AC specifications           |
|              |        | I <del></del>                                                                                       |           |         |       |                                     |
| P1           | Tr     | MCLR/VPP/RE3 Rise Time to enter<br>Program/Verify mode                                              | _         | 1.0     | μS    | (Note 1)                            |
| P2           | TPGC   | Serial Clock (PGC) Period                                                                           | 100       | —       | ns    | VDD = 3.6V                          |
|              |        |                                                                                                     | 1         | —       | μS    | VDD = 1.8V                          |
| P2A          | TPGCL  | Serial Clock (PGC) Low Time                                                                         | 40        | —       | ns    | VDD = 3.6V                          |
|              |        |                                                                                                     | 400       | —       | ns    | VDD = 1.8V                          |
| P2B          | TPGCH  | Serial Clock (PGC) High Time                                                                        | 40        | —       | ns    | VDD = 3.6V                          |
|              |        |                                                                                                     | 400       | —       | ns    | VDD = 1.8V                          |
| P3           | TSET1  | Input Data Setup Time to Serial Clock $\downarrow$                                                  | 15        | —       | ns    |                                     |
| P4           | THLD1  | Input Data Hold Time from PGC $\downarrow$                                                          | 15        | —       | ns    |                                     |
| P5           | TDLY1  | Delay between 4-bit Command and Command<br>Operand                                                  | 40        | _       | ns    |                                     |
| P5A          | TDLY1A | Delay between 4-bit Command Operand and next<br>4-bit Command                                       | 40        | —       | ns    |                                     |
| P6           | TDLY2  | Delay between Last PGC $\downarrow$ of Command Byte to<br>First PGC $\uparrow$ of Read of Data Word | 20        | —       | ns    |                                     |
| P9           | TDLY5  | PGC High Time (minimum programming time)                                                            | 1         | —       | ms    | Externally Timed                    |
| P9A          | TDLY5A | PGC High Time                                                                                       | 5         |         | ms    | Configuration Word programming time |
| P10          | Tdly6  | PGC Low Time after Programming<br>(high-voltage discharge time)                                     | 200       | —       | μS    |                                     |
| P11          | Tdly7  | Delay to allow Self-Timed Data Write or<br>Bulk Erase to occur                                      | 5         | —       | ms    |                                     |
| P11A         | TDRWT  | Data Write Polling Time                                                                             | 4         | _       | ms    |                                     |

**Note 1:** Do not allow excess time when transitioning MCLR between VIL and VIHH; this can cause spurious program executions to occur. The maximum transition time is:

1 TCY + TPWRT (if enabled) + 1024 Tosc (for LP, HS, HS/PLL and XT modes only) + 2 ms (for HS/PLL mode only) + 1.5 μs (for EC mode only) where TCY is the instruction cycle time, TPWRT is the Power-up Timer period and Tosc is the oscillator period. For specific values, refer to the Electrical Characteristics section of the device data sheet for the particular device.

## 6.0 AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/ VERIFY TEST MODE (CONTINUED)

| Standard Operating Conditions<br>Operating Temperature: 25°C is recommended |        |                                                                             |      |      |       |            |  |  |
|-----------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------|------|------|-------|------------|--|--|
| Param<br>No.                                                                | Sym.   | Characteristic                                                              | Min. | Max. | Units | Conditions |  |  |
| P12                                                                         | THLD2  | Input Data Hold Time from MCLR/VPP/RE3 ↑                                    | 2    | —    | μS    |            |  |  |
| P13                                                                         | TSET2  | VDD ↑ Setup Time to MCLR/VPP/RE3 ↑                                          | 100  | —    | ns    |            |  |  |
| P14                                                                         | TVALID | Data Out Valid from PGC $\uparrow$                                          | 10   | —    | ns    |            |  |  |
| P15                                                                         | TSET3  | PGM <sup>↑</sup> Setup Time to MCLR/VPP/RE3 <sup>↑</sup>                    | 2    | —    | μS    |            |  |  |
| P16                                                                         | TDLY8  | Delay between Last PGC $\downarrow$ and $\overline{MCLR}/VPP/RE3\downarrow$ | 0    | —    | S     |            |  |  |
| P17                                                                         | Thld3  | MCLR/VPP/RE3 ↓ to VDD ↓                                                     | —    | 100  | ns    |            |  |  |
| P18                                                                         | THLD4  | MCLR/VPP/RE3 ↓ to PGM ↓                                                     | 0    | _    | S     |            |  |  |
| P19                                                                         | Thiz   | Delay from PGC ↑ to PGD High-Z                                              | 3    | 10   | nS    |            |  |  |
| P20                                                                         | TPPDP  | Hold time after VPP changes                                                 | 5    | _    | μS    |            |  |  |

**Note 1:** Do not allow excess time when transitioning MCLR between VIL and VIHH; this can cause spurious program executions to occur. The maximum transition time is:

1 TCY + TPWRT (if enabled) + 1024 Tosc (for LP, HS, HS/PLL and XT modes only) + 2 ms (for HS/PLL mode only) + 1.5 μs (for EC mode only) where TCY is the instruction cycle time, TPWRT is the Power-up Timer period and Tosc is the oscillator period. For specific values, refer to the Electrical Characteristics section of the device data sheet for the particular device.

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, PIC<sup>32</sup> logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4080

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-6578-300 Fax: 886-3-6578-370

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

**Advance Information**