

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                     |  |
|----------------------------|----------------------------------------------------------------------------|--|
| Core Processor             | PIC                                                                        |  |
| Core Size                  | 8-Bit                                                                      |  |
| Speed                      | 48MHz                                                                      |  |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |  |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                |  |
| Number of I/O              | 24                                                                         |  |
| Program Memory Size        | 64KB (32K x 16)                                                            |  |
| Program Memory Type        | FLASH                                                                      |  |
| EEPROM Size                | 1K x 8                                                                     |  |
| RAM Size                   | 3.8K x 8                                                                   |  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |  |
| Data Converters            | A/D 11x10b                                                                 |  |
| Oscillator Type            | Internal                                                                   |  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |  |
| Mounting Type              | Surface Mount                                                              |  |
| Package / Case             | 28-VQFN Exposed Pad                                                        |  |
| Supplier Device Package    | 28-QFN (6x6)                                                               |  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f26k20-e-ml |  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC18F2XK20/4XK20

#### FIGURE 2-1: 28-PIN SDIP, SSOP AND SOIC PIN DIAGRAMS







#### FIGURE 2-3: 40-PIN PDIP PIN DIAGRAMS



#### FIGURE 2-4: 44-PIN TQFP PIN DIAGRAMS



For PIC18FX5K20 devices, the code memory space extends from 000000h to 007FFFh (32 Kbytes) in four 8-Kbyte blocks. Addresses 000000h through 0007FFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

## TABLE 2-4:IMPLEMENTATION OF CODE<br/>MEMORY

| Device      | Code Memory Size (Bytes) |
|-------------|--------------------------|
| PIC18F25K20 | 000000h 007EEEh (22K)    |
| PIC18F45K20 | 000000h-007FFFh (32K)    |



FIGURE 2-8: MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18FX5K20 DEVICES

© 2009 Microchip Technology Inc.

In addition to the code memory space, there are three blocks in the configuration and ID space that are accessible to the user through table reads and table writes. Their locations in the memory map are shown in Figure 2-10.

Users may store identification information (ID) in eight ID registers. These ID registers are mapped in addresses 200000h through 200007h. The ID locations read out normally, even after code protection is applied.

Locations 300000h through 30000Dh are reserved for the Configuration bits. These bits select various device options and are described in **Section 5.0 "Configuration Word**". These Configuration bits read out normally, even after code protection.

Locations 3FFFFEh and 3FFFFFh are reserved for the device ID bits. These bits may be used by the programmer to identify what device type is being programmed and are described in **Section 5.0** "**Configuration Word**". These device ID bits read out normally, even after code protection.

#### 2.3.1 MEMORY ADDRESS POINTER

Memory in the address space, 0000000h to 3FFFFh, is addressed via the Table Pointer register, which is comprised of three Pointer registers:

- TBLPTRU, at RAM address 0FF8h
- TBLPTRH, at RAM address 0FF7h
- TBLPTRL, at RAM address 0FF6h

| TBLPTRU     | TBLPTRH    | TBLPTRL   |
|-------------|------------|-----------|
| Addr[21:16] | Addr[15:8] | Addr[7:0] |

The 4-bit command, '0000' (core instruction), is used to load the Table Pointer prior to using any read or write operations.



FIGURE 2-10: CONFIGURATION AND ID LOCATIONS FOR PIC18F2XK20/4XK20 DEVICES

### 2.6 Entering and Exiting Low-Voltage ICSP Program/Verify Mode

When the LVP Configuration bit is '1' (see Section 5.3 "Single-Supply ICSP Programming"), the Low-Voltage ICSP mode is enabled. As shown in Figure 2-14, Low-Voltage ICSP Program/Verify mode is entered by holding PGC and PGD low, placing a logic high on PGM and then raising MCLR/VPP/RE3 to VIH. In this mode, the RB5/PGM pin is dedicated to the programming function and ceases to be a general purpose I/O pin. Figure 2-15 shows the exit sequence.

The sequence that enters the device into the Program/ Verify mode places all unused I/Os in the high-impedance state.





FIGURE 2-15:

EXITING LOW-VOLTAGE PROGRAM/VERIFY MODE



## 2.7 Serial Program/Verify Operation

The PGC pin is used as a clock input pin and the PGD pin is used for entering command bits and data input/ output during serial operation. Commands and data are transmitted on the rising edge of PGC, latched on the falling edge of PGC and are Least Significant bit (LSb) first.

### 2.7.1 4-BIT COMMANDS

All instructions are 20 bits, consisting of a leading 4-bit command followed by a 16-bit operand, which depends on the type of command being executed. To input a command, PGC is cycled four times. The commands needed for programming and verification are shown in Table 2-6.

Depending on the 4-bit command, the 16-bit operand represents 16 bits of input data or 8 bits of input data and 8 bits of output data.

Throughout this specification, commands and data are presented as illustrated in Table 2-7. The 4-bit command is shown Most Significant bit (MSb) first. The command operand, or "Data Payload", is shown <MSB><LSB>. Figure 2-16 demonstrates how to serially present a 20-bit command/operand to the device.

## 2.7.2 CORE INSTRUCTION

The core instruction passes a 16-bit instruction to the CPU core for execution. This is needed to set up registers as appropriate for use with other commands.

#### TABLE 2-6: COMMANDS FOR PROGRAMMING

| Description                                            | 4-Bit<br>Command |
|--------------------------------------------------------|------------------|
| Core Instruction<br>(Shift in16-bit instruction)       | 0000             |
| Shift out TABLAT register                              | 0010             |
| Table Read                                             | 1000             |
| Table Read, post-increment                             | 1001             |
| Table Read, post-decrement                             | 1010             |
| Table Read, pre-increment                              | 1011             |
| Table Write                                            | 1100             |
| Table Write, post-increment by 2                       | 1101             |
| Table Write, start programming,<br>post-increment by 2 | 1110             |
| Table Write, start programming                         | 1111             |

## 3.2 Code Memory Programming

Programming code memory is accomplished by first loading data into the write buffer and then initiating a programming sequence. The write and erase buffer sizes shown in Table 3-4 can be mapped to any location of the same size beginning at 000000h. The actual memory write sequence takes the contents of this buffer and programs the proper amount of code memory that contains the Table Pointer.

The programming duration is externally timed and is controlled by PGC. After a Start Programming command is issued (4-bit command, '1111'), a NOP is issued, where the 4th PGC is held high for the duration of the programming time, P9.

After PGC is brought low, the programming sequence is terminated. PGC must be held low for the time specified by parameter P10 to allow high-voltage discharge of the memory array.

The code sequence to program a PIC18F2XK20/ 4XK20 device is shown in Table 3-5. The flowchart shown in Figure 3-4 depicts the logic necessary to completely write a PIC18F2XK20/4XK20 device. The timing diagram that details the Start Programming command and parameters P9 and P10 is shown in Figure 3-5.

Note: The TBLPTR register must point to the same region when initiating the programming sequence as it did when the write buffers were loaded.

| Devices (Arranged by Family)                       | Write Buffer Size<br>(bytes) | Erase Size (bytes) |
|----------------------------------------------------|------------------------------|--------------------|
| PIC18F26K20, PIC18F46K20                           | 64                           | 64                 |
| PIC18F24K20, PIC18F25K20, PIC18F44K20, PIC18F45K20 | 32                           | 64                 |
| PIC18F23K20, PIC18F43K20                           | 16                           | 64                 |

| 4-bit<br>Command                             | Data Payload                                                                                                                 | Core Instruction                                                                                                                                              |  |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Step 1: Direct a                             | ccess to code memor                                                                                                          | y.                                                                                                                                                            |  |
| 0000<br>0000<br>0000                         | 8E A6<br>9C A6<br>84 A6                                                                                                      | BSF EECON1, EEPGD<br>BCF EECON1, CFGS<br>BSF EECON1, WREN                                                                                                     |  |
| Step 2: Point to                             | Step 2: Point to row to write.                                                                                               |                                                                                                                                                               |  |
| 0000<br>0000<br>0000<br>0000<br>0000<br>0000 | 0E <addr[21:16]><br/>6E F8<br/>0E <addr[15:8]><br/>6E F7<br/>0E <addr[7:0]><br/>6E F6</addr[7:0]></addr[15:8]></addr[21:16]> | MOVLW <addr[21:16]><br/>MOVWF TBLPTRU<br/>MOVLW <addr[15:8]><br/>MOVWF TBLPTRH<br/>MOVLW <addr[7:0]><br/>MOVWF TBLPTRL</addr[7:0]></addr[15:8]></addr[21:16]> |  |
| Step 3: Load wr                              | ite buffer. Repeat for                                                                                                       | all but the last two bytes.                                                                                                                                   |  |
| 1101                                         | <msb><lsb></lsb></msb>                                                                                                       | Write 2 bytes and post-increment address by 2.                                                                                                                |  |
| Step 4: Load wr                              | Step 4: Load write buffer for last two bytes and start programming.                                                          |                                                                                                                                                               |  |
| 1111<br>0000                                 | <msb><lsb><br/>00 00</lsb></msb>                                                                                             | Write 2 bytes and start programming.<br>NOP - hold PGC high for time P9 and low for time P10.                                                                 |  |
| To continue writ<br>the loop.                | ing data, repeat steps                                                                                                       | 2 through 4, where the Address Pointer is incremented by 2 at each iteration of                                                                               |  |

#### TABLE 3-5: WRITE CODE MEMORY CODE SEQUENCE

# PIC18F2XK20/4XK20







# PIC18F2XK20/4XK20

## 3.3 Data EEPROM Programming

Data EEPROM is accessed one byte at a time via an Address Pointer (register pair EEADRH:EEADR) and a data latch (EEDATA). Data EEPROM is written by loading EEADRH:EEADR with the desired memory location, EEDATA with the data to be written and initiating a memory write by appropriately configuring the EECON1 register. A byte write automatically erases the location and writes the new data (erase-before-write).

When using the EECON1 register to perform a data EEPROM write, both the EEPGD and CFGS bits must be cleared (EECON1<7:6> = 00). The WREN bit must be set (EECON1<2> = 1) to enable writes of any sort and this must be done prior to initiating a write sequence. The write sequence is initiated by setting the WR bit (EECON1<1> = 1).

The write begins on the falling edge of the 24th PGC after the WR bit is set. It ends when the WR bit is cleared by hardware.

After the programming sequence terminates, PGC must be held low for the time specified by parameter P10 to allow high-voltage discharge of the memory array.





#### FIGURE 3-7: DATA EEPROM WRITE TIMING DIAGRAM

| 4-bit<br>Command                   | Data Payload                                                | Core Instruction                                                               |  |  |
|------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------|--|--|
| Step 1: Direct a                   | Step 1: Direct access to data EEPROM.                       |                                                                                |  |  |
| 0000                               | 9E A6<br>9C A6                                              | BCF EECON1, EEPGD<br>BCF EECON1, CFGS                                          |  |  |
| Step 2: Set the                    | data EEPROM Address I                                       | Pointer.                                                                       |  |  |
| 0000<br>0000<br>0000<br>0000       | 0E <addr><br/>6E A9<br/>OE <addrh><br/>6E AA</addrh></addr> | MOVLW <addr><br/>MOVWF EEADR<br/>MOVLW <addrh><br/>MOVWF EEADRH</addrh></addr> |  |  |
| Step 3: Load the                   | e data to be written.                                       |                                                                                |  |  |
| 0000                               | 0E <data><br/>6E A8</data>                                  | MOVLW <data><br/>MOVWF EEDATA</data>                                           |  |  |
| Step 4: Enable                     | memory writes.                                              |                                                                                |  |  |
| 0000                               | 84 A6                                                       | BSF EECON1, WREN                                                               |  |  |
| Step 5: Initiate v                 | write.                                                      |                                                                                |  |  |
| 0000<br>0000<br>0000               | 82 A6<br>00 00<br>00 00                                     | BSF EECON1, WR<br>NOP<br>NOP ;write starts on 4th clock of this instruction    |  |  |
| Step 6: Poll WR                    | bit, repeat until the bit is                                | clear.                                                                         |  |  |
| 0000<br>0000<br>0000<br>0010       | 50 A6<br>6E F5<br>00 00<br><msb><lsb></lsb></msb>           | MOVF EECON1, W, 0<br>MOVWF TABLAT<br>NOP<br>Shift out data <sup>(1)</sup>      |  |  |
| Step 7: Hold PGC low for time P10. |                                                             |                                                                                |  |  |
| Step 8: Disable                    | writes.                                                     |                                                                                |  |  |
| 0000                               | 94 A6                                                       | BCF EECON1, WREN                                                               |  |  |
| Repeat steps 2                     | Repeat steps 2 through 8 to write more data.                |                                                                                |  |  |
|                                    |                                                             |                                                                                |  |  |

#### TABLE 3-7: PROGRAMMING DATA MEMORY

Note 1: See Figure 4-4 for details on shift out data timing.

## 3.4 ID Location Programming

The ID locations are programmed much like the code memory. The ID registers are mapped in addresses 200000h through 200007h. These locations read out normally even after code protection.

| Note: | The user only needs to fill the first 8 bytes |  |  |
|-------|-----------------------------------------------|--|--|
|       | of the write buffer in order to write the ID  |  |  |
|       | locations.                                    |  |  |

Table 3-8 demonstrates the code sequence required to write the ID locations.

In order to modify the ID locations, refer to the methodology described in **Section 3.2.1** "**Modifying Code Memory**". As with code memory, the ID locations must be erased before being modified.

When VDD is below the minimum for Bulk Erase operation, ID locations can be cleared with the Row Erase method described in **Section 3.1.3** "**ICSP Row Erase**".

| 4-bit<br>Command                                                           | Data Payload           | Core Instruction                                      |
|----------------------------------------------------------------------------|------------------------|-------------------------------------------------------|
| Step 1: Direct ad                                                          | ccess to code memory.  |                                                       |
| 0000                                                                       | 8E A6                  | BSF EECON1, EEPGD                                     |
| 0000                                                                       | 9C A6                  | BCF EECON1, CFGS                                      |
| 0000                                                                       | 84 A6                  | BSF EECON1, WREN                                      |
| Step 2: Set Table Pointer to ID. Load write buffer with 8 bytes and write. |                        |                                                       |
| 0000                                                                       | 0E 20                  | MOVLW 20h                                             |
| 0000                                                                       | 6E F8                  | MOVWF TBLPTRU                                         |
| 0000                                                                       | 0E 00                  | MOVLW 00h                                             |
| 0000                                                                       | 6E F7                  | MOVWF TBLPTRH                                         |
| 0000                                                                       | 0E 00                  | MOVLW 00h                                             |
| 0000                                                                       | 6E F6                  | MOVWF TBLPTRL                                         |
| 1101                                                                       | <msb><lsb></lsb></msb> | Write 2 bytes and post-increment address by 2.        |
| 1101                                                                       | <msb><lsb></lsb></msb> | Write 2 bytes and post-increment address by 2.        |
| 1101                                                                       | <msb><lsb></lsb></msb> | Write 2 bytes and post-increment address by 2.        |
| 1111                                                                       | <msb><lsb></lsb></msb> | Write 2 bytes and start programming.                  |
| 0000                                                                       | 00 00                  | NOP - hold PGC high for time P9 and low for time P10. |

#### TABLE 3-8: WRITE ID SEQUENCE

## 4.0 READING THE DEVICE

#### 4.1 Read Code Memory, ID Locations and Configuration Bits

Code memory is accessed one byte at a time via the 4-bit command, '1001' (table read, post-increment). The contents of memory pointed to by the Table Pointer (TBLPTRU:TBLPTRH:TBLPTRL) are serially output on PGD.

The 4-bit command is shifted in LSb first. The read is executed during the next 8 clocks, then shifted out on PGD during the last 8 clocks, LSb to MSb. A delay of P6 must be introduced after the falling edge of the 8th

| TABLE 4-1: | READ CODE MEMORY SEQUENCE |
|------------|---------------------------|
|------------|---------------------------|

PGC of the operand to allow PGD to transition from an input to an output. During this time, PGC must be held low (see Figure 4-1). This operation also increments the Table Pointer by one, pointing to the next byte in code memory for the next read.

This technique will work to read any memory in the 000000h to 3FFFFFh address space, so it also applies to the reading of the ID and Configuration registers.

**Note:** When table read protection is enabled, the first read access to a protected block should be discarded and the read repeated to retrieve valid data. Subsequent reads of the same block can be performed normally.

| 4-bit<br>Command                                          | Data Payload                   | Core Instruction                |  |
|-----------------------------------------------------------|--------------------------------|---------------------------------|--|
| Step 1: Set Tabl                                          | Step 1: Set Table Pointer      |                                 |  |
| 0000                                                      | 0E <addr[21:16]></addr[21:16]> | MOVLW Addr[21:16]               |  |
| 0000                                                      | 6E F8                          | MOVWF TBLPTRU                   |  |
| 0000                                                      | 0E <addr[15:8]></addr[15:8]>   | MOVLW <addr[15:8]></addr[15:8]> |  |
| 0000                                                      | 6E F7                          | MOVWF TBLPTRH                   |  |
| 0000                                                      | 0E <addr[7:0]></addr[7:0]>     | MOVLW <addr[7:0]></addr[7:0]>   |  |
| 0000                                                      | 6E F6                          | MOVWF TBLPTRL                   |  |
| Step 2: Read memory and then shift out on PGD, LSb to MSb |                                |                                 |  |
| 1001                                                      | 00 00                          | TBLRD *+                        |  |

FIGURE 4-1: TABLE READ POST-INCREMENT INSTRUCTION TIMING DIAGRAM (1001)



#### 4.2 Verify Code Memory and ID Locations

The verify step involves reading back the code memory space and comparing it against the copy held in the programmer's buffer. Memory reads occur a single byte at a time, so two bytes must be read to compare against the word in the programmer's buffer. Refer to Section 4.1 "Read Code Memory, ID Locations and Configuration Bits" for implementation details of reading code memory.

The Table Pointer must be manually set to 200000h (base address of the ID locations) once the code memory has been verified. The post-increment feature of the table read 4-bit command can not be used to increment the Table Pointer beyond the code memory space. In a 64-Kbyte device, for example, a post-increment read of address FFFFh will wrap the Table Pointer back to 000000h, rather than point to unimplemented address 010000h.



### 4.3 Verify Configuration Bits

A configuration address may be read and output on PGD via the 4-bit command, '1001'. Configuration data is read and written in a byte-wise fashion, so it is not necessary to merge two bytes into a word prior to a compare. The result may then be immediately compared to the appropriate configuration data in the programmer's memory for verification. Refer to **Section 4.1 "Read Code Memory, ID Locations and Configuration Bits"** for implementation details of reading configuration data.

#### 4.4 Read Data EEPROM Memory

Data EEPROM is accessed one byte at a time via an Address Pointer (register pair EEADRH:EEADR) and a data latch (EEDATA). Data EEPROM is read by loading EEADRH:EEADR with the desired memory location and initiating a memory read by appropriately configuring the EECON1 register. The data will be loaded into EEDATA, where it may be serially output on PGD via the 4-bit command, '0010' (Shift Out Data Holding register). A delay of P6 must be introduced after the falling edge of the 8th PGC of the operand to allow PGD to transition from an input to an output. During this time, PGC must be held low (see Figure 4-4).

The command sequence to read a single byte of data is shown in Table 4-2.

| 4-bit<br>Command             | Data Payload                                                | Core Instruction                                                               |  |  |  |  |  |  |
|------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------|--|--|--|--|--|--|
| Step 1: Direct acc           | Step 1: Direct access to data EEPROM.                       |                                                                                |  |  |  |  |  |  |
| 0000                         | 9E A6<br>9C A6                                              | BCF EECON1, EEPGD<br>BCF EECON1, CFGS                                          |  |  |  |  |  |  |
| Step 2: Set the da           | ata EEPROM Address Point                                    | er.                                                                            |  |  |  |  |  |  |
| 0000<br>0000<br>0000<br>0000 | 0E <addr><br/>6E A9<br/>OE <addrh><br/>6E AA</addrh></addr> | MOVLW <addr><br/>MOVWF EEADR<br/>MOVLW <addrh><br/>MOVWF EEADRH</addrh></addr> |  |  |  |  |  |  |
| Step 3: Initiate a r         | memory read.                                                |                                                                                |  |  |  |  |  |  |
| 0000                         | 80 A6                                                       | BSF EECON1, RD                                                                 |  |  |  |  |  |  |
| Step 4: Load data            | Step 4: Load data into the Serial Data Holding register.    |                                                                                |  |  |  |  |  |  |
| 0000<br>0000<br>0000<br>0010 | 50 A8<br>6E F5<br>00 00<br><msb><lsb></lsb></msb>           | MOVF EEDATA, W, O<br>MOVWF TABLAT<br>NOP<br>Shift Out Data <sup>(1)</sup>      |  |  |  |  |  |  |

#### TABLE 4-2: READ DATA EEPROM MEMORY

**Note 1:** The <LSB> is undefined. The <MSB> is the data.

## FIGURE 4-3: READ DATA EEPROM FLOW







## 4.5 Verify Data EEPROM

A data EEPROM address may be read via a sequence of core instructions (4-bit command, '0000') and then output on PGD via the 4-bit command, '0010' (TABLAT register). The result may then be immediately compared to the appropriate data in the programmer's memory for verification. Refer to **Section 4.4 "Read Data EEPROM Memory"** for implementation details of reading data EEPROM.

## 4.6 Blank Check

The term "Blank Check" means to verify that the device has no programmed memory cells. All memories must be verified: code memory, data EEPROM, ID locations and Configuration bits. The device ID registers (3FFFFEh:3FFFFFh) should be ignored.

A "blank" or "erased" memory cell will read as a '1'. Therefore, Blank Checking a device merely means to verify that all bytes read as FFh except the Configuration bits. Unused (reserved) Configuration bits will read '0' (programmed). Refer to Table 5-1 for blank configuration expect data for the various PIC18F2XK20/ 4XK20 devices.

Given that Blank Checking is merely code and data EEPROM verification with FFh expect data, refer to Section 4.4 "Read Data EEPROM Memory" and Section 4.2 "Verify Code Memory and ID Locations" for implementation details.





## 5.0 CONFIGURATION WORD

The PIC18F2XK20/4XK20 devices have several Configuration Words. These bits can be set or cleared to select various device configurations. All other memory areas should be programmed and verified prior to setting Configuration Words. These bits may be read out normally, even after read or code protection. See Table 5-1 for a list of Configuration bits and device IDs and Table 5-3 for the Configuration bit descriptions.

### 5.1 User ID Locations

A user may store identification information (ID) in eight ID locations mapped in 200000h:200007h. It is recommended that the Most Significant nibble of each ID be Fh. In doing so, if the user code inadvertently tries to execute from the ID space, the ID data will execute as a NOP.

## 5.2 Device ID Word

The device ID word for the PIC18F2XK20/4XK20 devices is located at 3FFFFEh:3FFFFh. These bits may be used by the programmer to identify what device type is being programmed and read out normally, even after code or read protection. See Table 5-2 for a complete list of device ID values.





| File Name |                       | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3                | Bit 2                | Bit 1  | Bit 0  | Default/<br>Unprogrammed<br>Value |
|-----------|-----------------------|-------|-------|-------|--------|----------------------|----------------------|--------|--------|-----------------------------------|
| 300001h   | CONFIG1H              | IESO  | FCMEN | _     | —      | FOSC3                | FOSC2                | FOSC1  | FOSC0  | 00 0111                           |
| 300002h   | CONFIG2L              | _     | _     | _     | BORV1  | BORV0                | BOREN1               | BOREN0 | PWRTEN | 1 1111                            |
| 300003h   | CONFIG2H              | _     | _     |       | WDTPS3 | WDTPS2               | WDTPS1               | WDTPS0 | WDTEN  | 1 1111                            |
| 300005h   | CONFIG3H              | MCLRE | _     | —     | _      | HFOFST               | LPT1OSC              | PBADEN | CCP2MX | 1 1011                            |
| 300006h   | CONFIG4L              | DEBUG | XINST | _     | _      | _                    | LVP                  |        | STVREN | 101-1                             |
| 300008h   | CONFIG5L              |       |       | -     | _      | CP3 <sup>(1)</sup>   | CP2 <sup>(1)</sup>   | CP1    | CP0    | 1111                              |
| 300009h   | CONFIG5H              | CPD   | CPB   | —     | _      | —                    | —                    | —      | _      | 11                                |
| 30000Ah   | CONFIG6L              |       | _     | —     | _      | WRT3 <sup>(1)</sup>  | WRT2 <sup>(1)</sup>  | WRT1   | WRT0   | 1111                              |
| 30000Bh   | CONFIG6H              | WRTD  | WRTB  | WRTC  | _      | —                    | —                    | —      | _      | 111                               |
| 30000Ch   | CONFIG7L              |       | _     | —     | _      | EBTR3 <sup>(1)</sup> | EBTR2 <sup>(1)</sup> | EBTR1  | EBTR0  | 1111                              |
| 30000Dh   | CONFIG7H              | —     | EBTRB | _     |        |                      | _                    | —      | _      | -1                                |
| 3FFFFEh   | DEVID1 <sup>(2)</sup> | DEV2  | DEV1  | DEV0  | REV4   | REV3                 | REV2                 | REV1   | REV0   | See Table 5-2                     |
| 3FFFFFh   | DEVID2 <sup>(2)</sup> | DEV10 | DEV9  | DEV8  | DEV7   | DEV6                 | DEV5                 | DEV4   | DEV3   | See Table 5-2                     |

TABLE 5-1:CONFIGURATION BITS AND DEVICE IDs

Legend: x = unknown, u = unchanged, - = unimplemented. Shaded cells are unimplemented, read as '0'.

Note 1: These bits are only implemented on specific devices. Refer to Section 2.3 "Memory Maps" to determine which bits apply based on available memory.

2: DEVID registers are read-only and cannot be programmed by the user.

| Bit Name | Configuration<br>Words | Description                                                                                            |
|----------|------------------------|--------------------------------------------------------------------------------------------------------|
| CP3      | CONFIG5L               | Code Protection bits (Block 3 code memory area)                                                        |
|          |                        | 1 = Block 3 is not code-protected                                                                      |
|          |                        | 0 = Block 3 is code-protected                                                                          |
| CP2      | CONFIG5L               | Code Protection bits (Block 2 code memory area)                                                        |
|          |                        | 1 = Block 2 is not code-protected                                                                      |
| 0.54     |                        | 0 = Block 2 is code-protected                                                                          |
| CP1      | CONFIG5L               | Code Protection bits (Block 1 code memory area)                                                        |
|          |                        | <ul> <li>1 = Block 1 is not code-protected</li> <li>0 = Block 1 is code-protected</li> </ul>           |
| CDO      |                        |                                                                                                        |
| CP0      | CONFIG5L               | Code Protection bits (Block 0 code memory area)                                                        |
|          |                        | <ul> <li>1 = Block 0 is not code-protected</li> <li>0 = Block 0 is code-protected</li> </ul>           |
| CPD      | CONFIG5H               | Code Protection bits (Data EEPROM)                                                                     |
|          | 001110011              | 1 = Data EEPROM is not code-protected                                                                  |
|          |                        | 0 = Data EEPROM is code-protected                                                                      |
| СРВ      | CONFIG5H               | Code Protection bits (Boot Block memory area)                                                          |
|          |                        | 1 = Boot Block is not code-protected                                                                   |
|          |                        | 0 = Boot Block is code-protected                                                                       |
| WRT3     | CONFIG6L               | Write Protection bits (Block 3 code memory area)                                                       |
|          |                        | 1 = Block 3 is not write-protected                                                                     |
|          |                        | 0 = Block 3 is write-protected                                                                         |
| WRT2     | CONFIG6L               | Write Protection bits (Block 2 code memory area)                                                       |
|          |                        | 1 = Block 2 is not write-protected                                                                     |
|          |                        | 0 = Block 2 is write-protected                                                                         |
| WRT1     | CONFIG6L               | Write Protection bits (Block 1 code memory area)                                                       |
|          |                        | 1 = Block 1 is not write-protected                                                                     |
|          |                        | 0 = Block 1 is write-protected                                                                         |
| WRT0     | CONFIG6L               | Write Protection bits (Block 0 code memory area)                                                       |
|          |                        | 1 = Block 0 is not write-protected                                                                     |
| MOTO     |                        | 0 = Block 0 is write-protected                                                                         |
| WRTD     | CONFIG6H               | Write Protection bit (Data EEPROM)                                                                     |
|          |                        | <ul> <li>1 = Data EEPROM is not write-protected</li> <li>0 = Data EEPROM is write-protected</li> </ul> |
| WRTB     | CONFIG6H               | Write Protection bit (Boot Block memory area)                                                          |
|          | CONFIGUR               | 1 = Boot Block is not write-protected                                                                  |
|          |                        | 0 = Boot Block is write-protected                                                                      |
| WRTC     | CONFIG6H               | Write Protection bit (Configuration registers)                                                         |
| -        |                        | 1 = Configuration registers are not write-protected                                                    |
|          |                        | 0 = Configuration registers are write-protected                                                        |

## TABLE 5-3: PIC18F2XK20/4XK20 BIT DESCRIPTIONS (CONTINUED)

| TABLE 5-3: PICTOFZAR20/4AR20 BIT DESCRIPTIONS (CONTINUED) |          |                                                                                                                                                                              |  |  |  |  |
|-----------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit Name Configuration Words                              |          | Description                                                                                                                                                                  |  |  |  |  |
| EBTR3                                                     | CONFIG7L | Table Read Protection bit (Block 3 code memory area)                                                                                                                         |  |  |  |  |
|                                                           |          | <ul> <li>1 = Block 3 is not protected from table reads executed in other blocks</li> <li>0 = Block 3 is protected from table reads executed in other blocks</li> </ul>       |  |  |  |  |
| EBTR2                                                     | CONFIG7L | Table Read Protection bit (Block 2 code memory area)                                                                                                                         |  |  |  |  |
|                                                           |          | <ul> <li>1 = Block 2 is not protected from table reads executed in other blocks</li> <li>0 = Block 2 is protected from table reads executed in other blocks</li> </ul>       |  |  |  |  |
| EBTR1                                                     | CONFIG7L | Table Read Protection bit (Block 1 code memory area)                                                                                                                         |  |  |  |  |
|                                                           |          | <ul> <li>1 = Block 1 is not protected from table reads executed in other blocks</li> <li>0 = Block 1 is protected from table reads executed in other blocks</li> </ul>       |  |  |  |  |
| EBTR0                                                     | CONFIG7L | Table Read Protection bit (Block 0 code memory area)                                                                                                                         |  |  |  |  |
|                                                           |          | <ul> <li>1 = Block 0 is not protected from table reads executed in other blocks</li> <li>0 = Block 0 is protected from table reads executed in other blocks</li> </ul>       |  |  |  |  |
| EBTRB                                                     | CONFIG7H | Table Read Protection bit (Boot Block memory area)                                                                                                                           |  |  |  |  |
|                                                           |          | <ul> <li>1 = Boot Block is not protected from table reads executed in other blocks</li> <li>0 = Boot Block is protected from table reads executed in other blocks</li> </ul> |  |  |  |  |
| DEV<10:3>                                                 | DEVID2   | Device ID bits                                                                                                                                                               |  |  |  |  |
|                                                           |          | These bits are used with the DEV<2:0> bits in the DEVID1 register to identify part number.                                                                                   |  |  |  |  |
| DEV<2:0>                                                  | DEVID1   | Device ID bits                                                                                                                                                               |  |  |  |  |
|                                                           |          | These bits are used with the DEV<10:3> bits in the DEVID2 register to identify part number.                                                                                  |  |  |  |  |
| REV<4:0>                                                  | DEVID1   | Revision ID bits                                                                                                                                                             |  |  |  |  |
|                                                           |          | These bits are used to indicate the revision of the device.                                                                                                                  |  |  |  |  |

#### TABLE 5-3: PIC18F2XK20/4XK20 BIT DESCRIPTIONS (CONTINUED)

.

| Device      | Code-<br>Protect                      | Checksum                                                                                                                                                                                                                                                                                                      | Blank<br>Value | 0xAA at 0<br>and Max<br>Address |
|-------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------|
|             | None                                  | SUM[0000:01FF]+SUM[0200:0FFF]+SUM[1000:1FFF]+<br>(CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 03h)+<br>(CONFIG5H & C0h)+(CONFIG6L & 03h)+(CONFIG6H & E0h)+<br>(CONFIG7L & 03h)+(CONFIG7H & 40h) | E33Eh          | E294h                           |
| PIC18FX3K20 | Boot<br>Block                         | SUM[0200:0FFF]+SUM[1000:1FFF]+(CONFIG1L & 00h)+<br>(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+<br>(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+<br>(CONFIG4H & 00h)+(CONFIG5L & 03h)+(CONFIG5H & C0h)+<br>(CONFIG6L & 03h)+(CONFIG6H & E0h)+(CONFIG7L & 03h)+<br>(CONFIG7H & 40h)+SUM_ID         | E520h          | E4C6h                           |
|             | Boot/<br>Block 0                      | SUM[1000:1FFF]+(CONFIG1L & 00h)+(CONFIG1H & CFh)+<br>(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+(CONFIG3L & 00h)+<br>(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+(CONFIG4H & 00h)+<br>(CONFIG5L & 03h)+(CONFIG5H & C0h)+(CONFIG6L & 03h)+<br>(CONFIG6H & E0h)+(CONFIG7L & 03h)+(CONFIG7H & 40h)+SUM_ID                            | F31Fh          | F2C5h                           |
|             | All                                   | (CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 03h)+<br>(CONFIG5H & C0h)+(CONFIG6L & 03h)+(CONFIG6H & E0h)+<br>(CONFIG7L & 03h)+(CONFIG7H & 40h)+SUM_ID                                           | 031Dh          | 0318h                           |
|             | None                                  | SUM[0000:07FF]+SUM[0800:1FFF]+SUM[2000:3FFF]+<br>(CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 03h)+<br>(CONFIG5H & C0h)+(CONFIG6L & 03h)+(CONFIG6H & E0h)+<br>(CONFIG7L & 03h)+(CONFIG7H & 40h) | C33Eh          | C294h                           |
| PIC18FX4K20 | Boot<br>Block                         | SUM[0800:1FFF]+SUM[2000:3FFF]+(CONFIG1L & 00h)+<br>(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+<br>(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+<br>(CONFIG4H & 00h)+(CONFIG5L & 03h)+(CONFIG5H & C0h)+<br>(CONFIG6L & 03h)+(CONFIG6H & E0h)+(CONFIG7L & 03h)+<br>(CONFIG7H & 40h)+SUM_ID         | CB1Eh          | CAC4h                           |
|             | Boot/<br>Block 0                      | SUM[2000:3FFF]+(CONFIG1L & 00h)+(CONFIG1H & CFh)+<br>(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+(CONFIG3L & 00h)+<br>(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+(CONFIG4H & 00h)+<br>(CONFIG5L & 03h)+(CONFIG5H & C0h)+(CONFIG6L & 03h)+<br>(CONFIG6H & E0h)+(CONFIG7L & 03h)+(CONFIG7H & 40h)+SUM_ID                            | E31Dh          | E2C3h                           |
|             | All                                   | (CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 03h)+<br>(CONFIG5H & C0h)+(CONFIG6L & 03h)+(CONFIG6H & E0h)+<br>(CONFIG7L & 03h)+(CONFIG7H & 40h)+SUM_ID                                           | 031Bh          | 0316h                           |
| SUN         | NFIGx = 0<br>//[a:b] = 3<br>//_ID = 1 | <u>Description</u><br>Configuration Word<br>Sum of locations, a to b inclusive<br>Byte-wise sum of lower four bits of all customer ID locations<br>Addition                                                                                                                                                   |                |                                 |

+ = Addition & = Bit-wise AND

## 6.0 AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/ VERIFY TEST MODE (CONTINUED)

|              | Standard Operating Conditions<br>Operating Temperature: 25°C is recommended |                                                                             |      |      |       |            |  |  |  |
|--------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------|-------|------------|--|--|--|
| Param<br>No. | Sym.                                                                        | Characteristic                                                              | Min. | Max. | Units | Conditions |  |  |  |
| P12          | THLD2                                                                       | Input Data Hold Time from MCLR/VPP/RE3 ↑                                    | 2    | —    | μS    |            |  |  |  |
| P13          | TSET2                                                                       | VDD ↑ Setup Time to MCLR/VPP/RE3 ↑                                          | 100  | —    | ns    |            |  |  |  |
| P14          | TVALID                                                                      | Data Out Valid from PGC $\uparrow$                                          | 10   | —    | ns    |            |  |  |  |
| P15          | TSET3                                                                       | PGM <sup>↑</sup> Setup Time to MCLR/VPP/RE3 <sup>↑</sup>                    | 2    | —    | μS    |            |  |  |  |
| P16          | TDLY8                                                                       | Delay between Last PGC $\downarrow$ and $\overline{MCLR}/VPP/RE3\downarrow$ | 0    | —    | S     |            |  |  |  |
| P17          | Thld3                                                                       | MCLR/VPP/RE3 ↓ to VDD ↓                                                     | —    | 100  | ns    |            |  |  |  |
| P18          | THLD4                                                                       | MCLR/VPP/RE3 ↓ to PGM ↓                                                     | 0    | _    | S     |            |  |  |  |
| P19          | Thiz                                                                        | Delay from PGC ↑ to PGD High-Z                                              | 3    | 10   | nS    |            |  |  |  |
| P20          | TPPDP                                                                       | Hold time after VPP changes                                                 | 5    | _    | μS    |            |  |  |  |

**Note 1:** Do not allow excess time when transitioning MCLR between VIL and VIHH; this can cause spurious program executions to occur. The maximum transition time is:

1 TCY + TPWRT (if enabled) + 1024 Tosc (for LP, HS, HS/PLL and XT modes only) + 2 ms (for HS/PLL mode only) + 1.5 μs (for EC mode only) where TCY is the instruction cycle time, TPWRT is the Power-up Timer period and Tosc is the oscillator period. For specific values, refer to the Electrical Characteristics section of the device data sheet for the particular device.

# PIC18F2XK20/4XK20

NOTES: