



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                                             |
|---------------------------------|-----------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                    |
| Programmable Type               | In System Programmable (min 10K program/erase cycles)                       |
| Delay Time tpd(1) Max           | 15 ns                                                                       |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                               |
| Number of Logic Elements/Blocks | -                                                                           |
| Number of Macrocells            | 128                                                                         |
| Number of Gates                 | -                                                                           |
| Number of I/O                   | 80                                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                                             |
| Mounting Type                   | Surface Mount                                                               |
| Package / Case                  | 100-BQFP                                                                    |
| Supplier Device Package         | 100-PQFP (14x20)                                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/microchip-technology/atf1508as-15qc100 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





100-lead TQFP Top View



### **Description**

The ATF1508AS is a high-performance, high-density complex programmable logic device (CPLD) that utilizes Atmel's proven electrically-erasable technology. With 128 logic macrocells and up to 100 inputs, it easily integrates logic from several TTL, SSI, MSI, LSI and classic PLDs. The ATF1508AS's enhanced routing switch matrices increase usable gate count and increase odds of successful pin-locked design modifications.

The ATF1508AS has up to 96 bi-directional I/O pins and four dedicated input pins, depending on the type of device package selected. Each dedicated pin can also serve as a global control signal, register clock, register reset or output enable. Each of these control signals can be selected for use individually within each macrocell.

Each of the 128 macrocells generates a buried feedback that goes to the global bus. Each input and I/O pin also feeds into the global bus. The switch matrix in each logic block then selects 40 individual signals from the global bus. Each macrocell also generates a foldback logic term that goes to a regional bus. Cascade logic between macrocells in the ATF1508AS allows fast, efficient generation of complex logic functions. The ATF1508AS contains eight such logic chains, each capable of creating sum term logic with a fan-in of up to 40 product terms.

The ATF1508AS macrocell, shown in Figure 1, is flexible enough to support highly-complex logic functions operating at high speed. The macrocell consists of five sections: product terms and product term select multiplexer; OR/XOR/CASCADE logic, a flip-flop, output select and enable, and logic array inputs.

Unused macrocells are automatically disabled by the compiler to decrease power consumption. A security fuse, when programmed, protects the contents of the ATF1508AS. Two bytes (16 bits) of User Signature are accessible to the user for purposes such as storing project name, part number, revision or date. The User Signature is accessible regardless of the state of the security fuse.

The ATF1508AS device is an in-system programmable (ISP) device. It uses the industry-standard 4-pin JTAG interface (IEEE Std. 1149.1), and is fully compliant with JTAG's Boundary-scan Description Language (BSDL). ISP allows the device to be programmed without removing it from the printed circuit board. In addition to simplifying the manufacturing flow, ISP also allows design modifications to be made in the field via software.

#### Product Terms and Select Mux

Each ATF1508AS macrocell has five product terms. Each product term receives as its inputs all signals from both the global bus and regional bus.

The product term select multiplexer (PTMUX) allocates the five product terms as needed to the macrocell logic gates and control signals. The PTMUX programming is determined by the design compiler, which selects the optimum macrocell configuration.

## OR/XOR/ CASCADE Logic

The ATF1508AS's logic structure is designed to efficiently support all types of logic. Within a single macrocell, all the product terms can be routed to the OR gate, creating a 5-input e opeme(e6c-)e.4.e9hd.6cagicrLogic1.3(o5.)(6cagigic1.3ic1.3.n6c4)n6a0uLu9y3(.3mDEsi2ih.1eiy)1-5

#### Flip-flop

The ATF1508AS's flip-flop has very flexible data and control functions. The data input can come from either the XOR gate, from a separate product term or directly from the I/O pin. Selecting the separate product term allows creation of a buried registered feedback within a combinatorial output macrocell. (This feature is automatically implemented by the fitter software). In addition to D, T, JK and SR operation, the flip-flop can also be configured as a flow-through latch. In this mode, data passes through when the clock is high and is latched when the clock is low.

The clock itself can be either the Global CLK Signal (GCK) or an individual product term. The flip-flop changes state on the clock's rising edge. When the GCK signal is used as the clock, one of the macrocell product terms can be selected as a clock enable. When the clock enable function is active and the enable signal (product term) is low, all clock edges are ignored. The flip-flop's asynchronous reset signal (AR) can be either the Global Clear (GCLEAR), a product term, or always off. AR can also be a logic OR of GCLEAR with a product term. The asynchronous preset (AP) can be a product term or always off.

#### **Extra Feedback**

The ATF15xxSE Family macrocell output can be selected as registered or combinatorial. The extra buried feedback signal can be either combinatorial or a registered signal regardless of whether the output is combinatorial or registered. (This enhancement function is automatically implemented by the fitter software.) Feedback of a buried combinatorial output allows the creation of a second latch within a macrocell.

#### I/O Control

The output enable multiplexer (MOE) controls the output enable signal. Each I/O can be individually configured as an input, output or for bi-directional operation. The output enable for each macrocell can be selected from the true or compliment of the two output enable pins, a subset of the I/O pins, or a subset of the I/O macrocells. This selection is automatically done by the fitter software when the I/O is configured as an input, all macrocell resources are still available, including the buried feedback, expander and cascade logic.

# Global Bus/Switch Matrix

The global bus contains all input and I/O pin signals as well as the buried feedback signal from all 128 macrocells. The switch matrix in each logic block receives as its inputs all signals from the global bus. Under software control, up to 40 of these signals can be selected as inputs to the logic block.

#### **Foldback Bus**

Each macrocell also generates a foldback product term. This signal goes to the regional bus and is available to 16 macrocells. The foldback is an inverse polarity of one of the macrocell's product terms. The 16 foldback terms in each region allows generation of high fan-in sum terms (up to 21 product terms) with a little additional delay.

# 3.3V or 5.0V I/O Operation

The ATF1508AS device has two sets of  $V_{CC}$  pins viz,  $V_{CCINT}$  and  $V_{CCIO}$ .  $V_{CCINT}$  pins must always be connected to a 5.0V power supply.  $V_{CCINT}$  pins are for input buffers and are "compatible" with both 3.3V and 5.0V inputs.  $V_{CCIO}$  pins are for I/O output drives and can be connected for 3.3/5.0V power supply.

### Open-collector Output Option

This option enables the device output to provide control signals such as an interrupt that can be asserted by any of the several devices.





Figure 1. ATF1508AS Macrocell

SWITCH REGIONAL



MACROCELL REDUCED POWER BIT

Programmable
Pin-keeper
Option for
Inputs and I/Os

The ATF1508AS offers the option of programming all input and I/O pins so that "pin-keeper" circuits can be utilized. When any pin is driven high or low and then subsequently left floating, it will stay at that previous high- or low-level. This circuitry prevents unused input and I/O lines from floating to intermediate voltage levels, which causes unnecessary power consumption and system noise. The keeper circuits eliminate the need for external pull-up resistors and eliminate their DC power consumption.

## **Input Diagram**

# Speed/Power Management

The ATF1508AS has several built-in speed and power management features. The ATF1508AS contains circuitry that automatically puts the device into a low-power stand-by mode when no logic transitions are occurring. This not only reduces power consumption during inactive periods, but also provides proportional power-savings for most applications running at system speeds below 5 MHz.

To further reduce power, each ATF1508AS macrocell has a Reduced-power bit feature. This feature allows individual macrocells to be configured for maximum power savings. This feature may be selected as a design option.

### I/O Diagram



All ATF1508 also have an optional power-down mode. In this mode, current drops to below 10 mA. When the power-down option is selected, either PD1 or PD2 pins (or both) can be used to power down the part. The power-down option is selected in the design source file. When enabled, the device goes into power-down when either PD1 or PD2 is high. In the power-down mode, all internal logic signals are latched and held, as are any enabled outputs.

All pin transitions are ignored until the PD pin is brought low. When the power-down feature is enabled, the PD1 or PD2 pin cannot be used as a logic input or output. However, the pin's macrocell may still be used to generate buried foldback and cascade logic signals.

All power-down AC characteristic parameters are computed from external input or I/O pins, with Reduced-power Bit turned on. For macrocells in reduced-power mode (Reduced-power bit turned on), the reduced-power adder, tRPA, must be added to the AC parameters, which include the data paths  $t_{IAD}$ ,  $t_{IAC}$ ,  $t_{IC}$ ,  $t_{ACI}$ , and  $t_{SEXP}$ .

Each output also has individual slew rate control. This may be used to reduce system noise by slowing down outputs that do not need to operate at maximum speed. Outputs default to slow switching, and may be specified as fast switching in the design file.





Design Software Support

## ISP Programming Protection

The ATF1508AS has a special feature that locks the device and prevents the inputs and I/O from driving if the programming process is interrupted for any reason. The inputs and I/O default to high-Z state during such a condition. In addition the pin-keeper option preserves the former state during device programming.

All ATF1508AS devices are initially shipped in the erased state thereby making them ready to use for ISP.

Note: For more information refer to the "Designing for In-System Programmability with Atmel CPLDs" application note.

## JTAG-BST Overview

The JTAG boundary-scan testing is controlled by the Test Access Port (TAP) controller in the ATF1508AS. The boundary-scan technique involves the inclusion of a shift-register stage (contained in a boundary-scan cell) adjacent to each component so that signals at component boundaries can be controlled and observed using scan testing principles. Each input pin and I/O pin has its own boundary-scan cell (BSC) in order to support boundary-scan testing. The ATF1508AS does not currently include a Test Reset (TRST) input pin because the TAP controller is automatically reset at power-up. The six JTAG BST modes supported include: SAMPLE/PRELOAD, EXTEST, BYPASS and IDCODE. BST on the ATF1508AS is implemented using the Boundary-scan Definition Language (BSDL) described in the JTAG specification (IEEE Standard 1149.1). Any third-party tool that supports the BSDL format can be used to perform BST on the ATF1508AS.

The ATF1508AS also has the option of using four JTAG-standard I/O pins for In-System programming (ISP). The ATF1508AS is programmable through the four JTAG pins using programming compatible with the IEEE JTAG Standard 1149.1. Programming is performed by using 5V TTL-level programming signals from the JTAG ISP interface. The JTAG feature is a programmable option. If JTAG (BST or ISP) is not needed, then the four JTAG control pins are available as I/O pins.

## JTAG Boundary-scan Cell (BSC) Testing

The ATF1508AS contains up to 96 I/O pins and four input pins, depending on the device type and package type selected. Each input pin and I/O pin has its own boundary-scan cell (BSC) in order to support boundary-scan testing as described in detail by IEEE Standard 1149.1. A typical BSC consists of three capture registers or scan registers and up to two update registers. There are two types of BSCs, one for input or I/O pin, and one for the macrocells. The BSCs in the device are chained together through the (BST) capture registers. Input to the capture register chain is fed in from the TDI pin while the output is directed to the TDO pin. Capture registers are used to capture active device data signals, to shift data in and out of the device and to load data into the update registers. Control signals are generated internally by the JTAG TAP controller. The BSC configuration for the input and I/O pins and macrocells are shown below.





## **PCI DC Characteristics**

| Symbol             | Parameter                                 | Conditions                    | Min  | Max                   | Units |
|--------------------|-------------------------------------------|-------------------------------|------|-----------------------|-------|
| V <sub>CC</sub>    | Supply Voltage                            |                               | 4.75 | 5.25                  | V     |
| V <sub>IH</sub>    | Input High Voltage                        |                               | 2.0  | V <sub>CC</sub> + 0.5 | V     |
| V <sub>IL</sub>    | Input Low Voltage                         |                               | -0.5 | 0.8                   | V     |
| I <sub>IH</sub>    | Input High Leakage Current <sup>(1)</sup> | V <sub>IN</sub> = 2.7V        |      | 70                    | μA    |
| I <sub>IL</sub>    | Input Low Leakage Current <sup>(1)</sup>  | V <sub>IN</sub> = 0.5V        |      | -70                   | μA    |
| V <sub>OH</sub>    | Output High Voltage                       | I <sub>OUT</sub> = -2 mA      | 2.4  |                       | V     |
| V <sub>OL</sub>    | Output Low Voltage                        | I <sub>OUT</sub> = 3 mA, 6 mA |      | 0.55                  | V     |
| C <sub>IN</sub>    | Input Pin Capacitance                     |                               |      | 10                    | pF    |
| C <sub>CLK</sub>   | CLK Pin Capacitance                       |                               |      | 12                    | pF    |
| C <sub>IDSEL</sub> | IDSEL Pin Capacitance                     |                               |      | 8                     | pF    |
| L <sub>PIN</sub>   | Pin Inductance                            |                               |      | 20                    | nH    |

Note: 1. Leakage current is without pin-keeper off.

## **PCI AC Characteristics**

| Symbol       | Parameter    | Conditions               | Min                                | Max                       | Units |
|--------------|--------------|--------------------------|------------------------------------|---------------------------|-------|
| $I_{OH(AC)}$ | Switching    | $0 < V_{OUT} \le 1.4$    | -44                                |                           | mA    |
|              | Current High | $1.4 < V_{OUT} < 2.4$    | -44+(V <sub>OUT</sub> - 1.4)/0.024 |                           | mA    |
|              |              | $3.1 < V_{OUT} < V_{CC}$ |                                    | Equation A <sup>(1)</sup> | mA    |

Notes: 1. Equation A:  $I_{OH}$  = 11.9 ( $V_{OUT}$  - 5.25) \* ( $V_{OUT}$  + 2.45) for  $V_{CC}$  >  $V_{OUT}$  > 3.1V. 2. Equation B:  $I_{OL}$  = 78.5 \*  $V_{OUT}$  \* (4.4 -  $V_{OUT}$ ) for 0V <  $V_{OUT}$  < 0.71V.

## Pin Capacitance<sup>(1)</sup>

|                  | Тур | Max | Units | Conditions                         |
|------------------|-----|-----|-------|------------------------------------|
| C <sub>IN</sub>  | 8   | 10  | pF    | V <sub>IN</sub> = 0V; f = 1.0 MHz  |
| C <sub>I/O</sub> | 8   | 10  | pF    | V <sub>OUT</sub> = 0V; f = 1.0 MHz |

Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. The OGI pin (high-voltage pin during programming) has a maximum capacitance of 12 pF.

## **Timing Model**





SUPPLY CURRENT VS. SUPPLY VOLTAGE





SUPPLY CURRENT VS. SUPPLY VOLTAGE LOW-POWER ("L") VERSION



SUPPLY CURRENT VS. FREQUENCY STANDARD POWER



SUPPLY CURRENT VS. SUPPLY VOLTAGE PIN-CONTROLLED POWER-DOWN MODE  $(T_A=25^{\circ}C,\,F=0)$ 





















# **AC** Characteristics (1)

|                   |                                                     | -7    | 7   | -1  | -10 -15 |      | 15  | -20  |     | -2   | -25 |       |
|-------------------|-----------------------------------------------------|-------|-----|-----|---------|------|-----|------|-----|------|-----|-------|
| Symbol            | Parameter                                           | Min   | Max | Min | Max     | Min  | Max | Min  | Max | Min  | Max | Units |
| t <sub>PD1</sub>  | Input or Feedback to<br>Non-registered Output       |       | 7.5 |     | 10      | 3    | 15  |      | 20  |      | 25  | ns    |
| t <sub>PD2</sub>  | I/O Input or Feedback to<br>Non-registered Feedback |       | 7   |     | 9       | 3    | 12  |      | 16  |      | 20  | ns    |
| $t_{SU}$          | Global Clock Setup Time                             | 6     |     | 7   |         | 11   |     | 16   |     | 20   |     | ns    |
| t <sub>H</sub>    | Global Clock Hold Time                              | 0     |     | 0   |         | 0    |     | 0    |     | 0    |     | ns    |
| t <sub>FSU</sub>  | Global Clock Setup Time of<br>Fast Input            | 3     |     | 3   |         | 3    |     | 3    |     | 3    |     | ns    |
| t <sub>FH</sub>   | Global Clock Hold Time of<br>Fast Input             | 0.5   |     | 0.5 |         | 1.0  |     | 1.5  |     | 2    |     | MHz   |
| $t_{COP}$         | Global Clock to Output Delay                        |       | 4.5 |     | 5       |      | 8   |      | 10  |      | 13  | ns    |
| $t_{CH}$          | Global Clock High Time                              | 3     |     | 4   |         | 5    |     | 6    |     | 7    |     | ns    |
| $t_{CL}$          | Global Clock Low Time                               | 3     |     | 4   |         | 5    |     | 6    |     | 7    |     | ns    |
| $t_{ASU}$         | Array Clock Setup Time                              | 3     |     | 3   |         | 4    |     | 4    |     | 5    |     | ns    |
| $t_{AH}$          | Array Clock Hold Time                               | 2     |     | 3   |         | 4    |     | 5    |     | 6    |     | ns    |
| $t_{ACOP}$        | Array Clock Output Delay                            |       | 7.5 |     | 10      |      | 15  |      | 20  |      | 25  | ns    |
| $t_{ACH}$         | Array Clock High Time                               | 3     |     | 4   |         | 6    |     | 8    |     | 10   |     | ns    |
| $t_{ACL}$         | Array Clock Low Time                                | 3     |     | 4   |         | 6    |     | 8    |     | 10   |     | ns    |
| $t_{CNT}$         | Minimum Clock Global Period                         |       | 8   |     | 10      |      | 13  |      | 17  |      | 22  | ns    |
| f <sub>CNT</sub>  | Maximum Internal Global Clock Frequency             | 125   |     | 100 |         | 76.9 |     | 66   |     | 50   |     | MHz   |
| $t_{ACNT}$        | Minimum Array Clock Period                          |       | 8   |     | 10      |      | 13  |      | 17  |      | 22  | ns    |
| f <sub>ACNT</sub> | Maximum Internal Array<br>Clock Frequency           | 125   |     | 100 |         | 76.9 |     | 66   |     | 50   |     | MHz   |
| $f_{MAX}$         | Maximum Clock Frequency                             | 166.7 |     | 125 |         | 100  |     | 41.7 |     | 33.3 |     | MHz   |
| $t_{IN}$          | Input Pad and Buffer Delay                          |       | 0.5 |     | 0.5     |      | 2   |      | 2   |      | 2   | ns    |
| $t_{IO}$          | I/O Input Pad and Buffer Delay                      |       | 0.5 |     | 0.5     |      | 2   |      | 2   |      | 2   | ns    |
| $t_{FIN}$         | Fast Input Delay                                    |       | 1   |     | 1       |      | 2   |      | 2   |      | 2   | ns    |
| $t_{\sf SEXP}$    | Foldback Term Delay                                 |       | 4   |     | 5       |      | 8   |      | 10  |      | 12  | ns    |
| $t_{PEXP}$        | Cascade Logic Delay                                 |       | 8.0 |     | 8.0     |      | 1   |      | 1   |      | 1.2 | ns    |
| $t_{LAD}$         | Logic Array Delay                                   |       | 3   |     | 5       |      | 6   |      | 7   |      | 8   | ns    |
| $t_{LAC}$         | Logic Control Delay                                 |       | 3   |     | 5       |      | 6   |      | 7   |      | 8   | ns    |
| $t_{IOE}$         | Internal Output Enable Delay                        |       | 2   |     | 2       |      | 3   |      | 3   |      | 4   | ns    |
| t <sub>OD1</sub>  | Output Buffer and Pad Delay                         |       |     |     |         |      |     |      |     |      |     |       |



## **ATF1508AS Dedicated Pinouts**

| Dedicated Pin    | 84-lead J-lead             | 100-lead PQFP               | 100-lead TQFP               | 160-lead PQFP                                                                                                                                                       |
|------------------|----------------------------|-----------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INPUT/OE2/GCLK2  | 2                          | 92                          | 90                          | 142                                                                                                                                                                 |
| INPUT/GCLR       | 1                          | 91                          | 89                          | 141                                                                                                                                                                 |
| INPUT/OE1        | 84                         | 90                          | 88                          | 140                                                                                                                                                                 |
| INPUT/GCLK1      | 83                         | 89                          | 87                          | 139                                                                                                                                                                 |
| I/O /GCLK3       | 81                         | 87                          | 85                          | 137                                                                                                                                                                 |
| I/O / PD (1, 2)  | 12,45                      | 3,43                        | 1,41                        | 63,159                                                                                                                                                              |
| I/O / TDI(JTAG)  | 14                         | 6                           | 4                           | 9                                                                                                                                                                   |
| I/O / TMS(JTAG)  | 23                         | 17                          | 15                          | 22                                                                                                                                                                  |
| I/O / TCK(JTAG)  | 62                         | 64                          | 62                          | 99                                                                                                                                                                  |
| I/O / TDO(JTAG)  | 71                         | 75                          | 73                          | 112                                                                                                                                                                 |
| GND              | 7,19,32,42,<br>47,59,72,82 | 13,28,40,45,<br>61,76,88,97 | 11,26,38,43,<br>59,74,86,95 | 17,42,60,66,95,<br>113,138,148                                                                                                                                      |
| VCCINT           | 3,43                       | 41,93                       | 39,91                       | 61,143                                                                                                                                                              |
| VCCIO            | 13,26,38,<br>53,66,78      | 5,20,36,53,68,84            | 3,18,34,51,66,82            | 8,26,55,79,104,133                                                                                                                                                  |
| N/C              | -                          | -                           | -                           | 1,2,3,4,5,6,7,34,35,36,<br>37,38,39,40,44,45,46,<br>47,74,75,76,77,81,82,<br>83,84,85,86,87,114,<br>115,116,117,118,119,<br>120,124,125,126,127,<br>154,155,156,157 |
| # of SIGNAL PINS | 68                         | 84                          | 84                          | 100                                                                                                                                                                 |
| # USER I/O PINS  | 64                         | 80                          | 80                          | 96                                                                                                                                                                  |

OE (1, 2) Global OE Pins
GCLR Global Clear Pin
GCLK (1, 2, 3) Global Clock Pins
PD (1, 2) Power-down pins

TDI, TMS, TCK, TDO JTAG pins used for boundary scan testing or in-system programming

GND Ground Pins

VCCINT VCC pins for the device (+5V - Internal)

VCCIO VCC pins for output drivers (for I/O pins) (+5V or 3.3V - I/Os)



# ATF1508AS I/O Pinouts (Continued)

| МС | PLB              | 84-lead<br>J-lead | 100-lead<br>PQFP | 100-lead<br>TQFP | 160-lead<br>PQFP | МС  | PLB              | 84-lead<br>J-lead | 100-lead<br>PQFP | 100-lead<br>TQFP | 160-lead<br>PQFP |
|----|------------------|-------------------|------------------|------------------|------------------|-----|------------------|-------------------|------------------|------------------|------------------|
| 66 | E                | _                 | _                | _                | _                | 98  | G                | -                 | -                | _                | _                |
| 67 | E/<br><b>PD2</b> | 45                | 43               | 41               | 63               | 99  | G                | 64                | 66               | 64               | 101              |
| 68 | Е                | _                 | _                | _                | 64               | 100 | G                | _                 | _                | _                | 102              |
| 69 | Е                | 46                | 44               | 42               | 65               | 101 | G                | 65                | 67               | 65               | 103              |
| 70 | Е                | _                 | 46               | 44               | 67               | 102 | G                | _                 | 69               | 67               | 105              |
| 71 | Е                | _                 | _                | _                | _                | 103 | G                | _                 | _                | _                | _                |
| 72 | Е                | 48                | 47               | 45               | 68               | 104 | G                | 67                | 70               | 68               | 106              |
| 73 | Е                | 49                | 48               | 46               | 69               | 105 | G                | 68                | 71               | 69               | 107              |
| 74 | Е                | _                 | _                | _                | _                | 106 | G                | _                 | _                | _                | _                |
| 75 | Е                | 50                | 49               | 47               | 70               | 107 | G                | 69                | 72               | 70               | 108              |
| 76 | Е                | _                 | _                | _                | 71               | 108 | G                | _                 | _                | _                | 109              |
| 77 | Е                | 51                | 50               | 48               | 72               | 109 | G                | 70                | 73               | 71               | 110              |
| 78 | Е                | _                 | 51               | 49               | 73               | 110 | G                | _                 | 74               | 72               | 111              |
| 79 | Е                | _                 | _                | _                | _                | 111 | G                | _                 | _                | _                | _                |
| 80 | Е                | 52                | 52               | 50               | 78               | 112 | G/<br><b>TDO</b> | 71                | 75               | 73               | 112              |
| 81 | F                | _                 | 54               | 52               | 80               | 113 | Н                | _                 | 77               | 75               | 121              |
| 82 | F                | _                 | _                | _                | _                | 114 | Н                | _                 | _                | _                | _                |
| 83 | F                | 54                | 55               | 53               | 88               | 115 | Н                | 73                | 78               | 76               | 122              |
| 84 | F                | _                 | _                | _                | 89               | 116 | Н                | _                 | _                | _                | 123              |
| 85 | F                | 55                | 56               | 54               | 90               | 117 | Н                | 74                | 79               | 77               | 128              |
| 86 | F                | 56                | 57               | 55               | 91               | 118 | Н                | 75                | 80               | 78               | 129              |
| 87 | F                | _                 | _                | _                | _                | 119 | Н                | _                 | _                | _                | _                |
| 88 | F                | 57                | 58               | 56               | 92               | 120 | Н                | 76                | 81               | 79               | 130              |
| 89 | F                | _                 | 59               | 57               | 93               | 121 | Н                | _                 | 82               | 80               | 131              |
| 90 | F                | _                 | _                | _                | _                | 122 | Н                | _                 | _                | _                | _                |
| 91 | F                | 58                | 60               | 58               | 94               | 123 | Н                | 77                | 83               | 81               | 132              |
| 92 | F                | _                 | _                | _                | 96               | 124 | Н                | _                 | _                | _                | 134              |
| 93 | F                | 60                | 62               | 60               | 97               | 125 | Н                | 79                | 85               | 83               | 135              |
| 94 | F                | 61                | 63               | 61               | 98               | 126 | Н                | 80                | 86               | 84               | 136              |
| 95 | F                | _                 | _                | _                | _                | 127 | Н                | _                 | _                | _                | _                |
| 96 | F/<br>TCK        | 62                | 64               | 62               | 99               | 128 | H/<br>GCLK3      | 81                | 87               | 85               | 137              |





## **Package Information**

## 84J - PLCC



## 100Q1 - PQFP





#### **COMMON DIMENSIONS**

(Unit of Measure = mm)
JEDEC STANDARD MS-022, GC-1

| JEDEC STANDARD MS-022, GC-1 |          |             |     |  |  |  |  |  |
|-----------------------------|----------|-------------|-----|--|--|--|--|--|
| SYMBOL                      | MIN      | NOTE        |     |  |  |  |  |  |
| А                           | _        | 3.04        | 3.4 |  |  |  |  |  |
| A1                          | 0.25     | 0.33        | 0.5 |  |  |  |  |  |
| D                           |          | 23.20 BSC   | ;   |  |  |  |  |  |
| Е                           |          | 17.20 BSC   |     |  |  |  |  |  |
| E1                          |          | 14.00 BSC   | ;   |  |  |  |  |  |
| В                           | 0.22     | 0.22 - 0.40 |     |  |  |  |  |  |
| С                           | 0.11     |             |     |  |  |  |  |  |
| D1                          | 20 BSC   |             |     |  |  |  |  |  |
| L                           | 0.73     |             |     |  |  |  |  |  |
| е                           | 0.65 BSC |             |     |  |  |  |  |  |

07/6/2005

2325 Orchard Parkway San Jose, CA 95131

TITLE

100Q1, 100-lead, 14 x 20 mm Body, 3.2 mm Footprint, 0.65 mm Pitch, Plastic Quad Flat Package (PQFP)

DRAWING NO. | REV. | 100Q1



## 160Q1 - PQFP







3/28/02

AMEL

2325 Orchard Parkway San Jose, CA 95131 **TITLE 160Q1,** 160-lead, 28 x 28 mm Body, 3.2 Form Opt., Plastic Quad Flat Pack (PQFP)

DRAWING NO. REV.

Q1 A





# **Revision History**

| Revision | Comments                                                                                                                    |
|----------|-----------------------------------------------------------------------------------------------------------------------------|
| 0784P    | Green package options added.                                                                                                |
| 07840    | The ATF1508ASL-25 commercial speed offering was obsoleted in 2002 and replaced by the ATF1508ASL-20 commercial speed grade. |



Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document