



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                                             |
|---------------------------------|-----------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                    |
| Programmable Type               | In System Programmable (min 10K program/erase cycles)                       |
| Delay Time tpd(1) Max           | 15 ns                                                                       |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                               |
| Number of Logic Elements/Blocks | -                                                                           |
| Number of Macrocells            | 128                                                                         |
| Number of Gates                 | -                                                                           |
| Number of I/O                   | 96                                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                                             |
| Mounting Type                   | Surface Mount                                                               |
| Package / Case                  | 160-BQFP                                                                    |
| Supplier Device Package         | 160-PQFP (28x28)                                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/microchip-technology/atf1508as-15qc160 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Description**

The ATF1508AS is a high-performance, high-density complex programmable logic device (CPLD) that utilizes Atmel's proven electrically-erasable technology. With 128 logic macrocells and up to 100 inputs, it easily integrates logic from several TTL, SSI, MSI, LSI and classic PLDs. The ATF1508AS's enhanced routing switch matrices increase usable gate count and increase odds of successful pin-locked design modifications.

The ATF1508AS has up to 96 bi-directional I/O pins and four dedicated input pins, depending on the type of device package selected. Each dedicated pin can also serve as a global control signal, register clock, register reset or output enable. Each of these control signals can be selected for use individually within each macrocell.

Each of the 128 macrocells generates a buried feedback that goes to the global bus. Each input and I/O pin also feeds into the global bus. The switch matrix in each logic block then selects 40 individual signals from the global bus. Each macrocell also generates a foldback logic term that goes to a regional bus. Cascade logic between macrocells in the ATF1508AS allows fast, efficient generation of complex logic functions. The ATF1508AS contains eight such logic chains, each capable of creating sum term logic with a fan-in of up to 40 product terms.

The ATF1508AS macrocell, shown in Figure 1, is flexible enough to support highly-complex logic functions operating at high speed. The macrocell consists of five sections: product terms and product term select multiplexer; OR/XOR/CASCADE logic, a flip-flop, output select and enable, and logic array inputs.

Unused macrocells are automatically disabled by the compiler to decrease power consumption. A security fuse, when programmed, protects the contents of the ATF1508AS. Two bytes (16 bits) of User Signature are accessible to the user for purposes such as storing project name, part number, revision or date. The User Signature is accessible regardless of the state of the security fuse.

The ATF1508AS device is an in-system programmable (ISP) device. It uses the industry-standard 4-pin JTAG interface (IEEE Std. 1149.1), and is fully compliant with JTAG's Boundary-scan Description Language (BSDL). ISP allows the device to be programmed without removing it from the printed circuit board. In addition to simplifying the manufacturing flow, ISP also allows design modifications to be made in the field via software.

#### Product Terms and Select Mux

Each ATF1508AS macrocell has five product terms. Each product term receives as its inputs all signals from both the global bus and regional bus.

The product term select multiplexer (PTMUX) allocates the five product terms as needed to the macrocell logic gates and control signals. The PTMUX programming is determined by the design compiler, which selects the optimum macrocell configuration.

#### OR/XOR/ CASCADE Logic

The ATF1508AS's logic structure is designed to efficiently support all types of logic. Within a single macrocell, all the product terms can be routed to the OR gate, creating a 5-input e opeme(e6c-)e.4.e9hd.6cagicrLogic1.3(o5.)(6cagigic1.3ic1.3.n6c4)n6a0uLu9y3(.3mDEsi2ih.1eiy)1-5



Figure 1. ATF1508AS Macrocell

SWITCH REGIONAL



MACROCELL REDUCED POWER BIT

Programmable
Pin-keeper
Option for
Inputs and I/Os

The ATF1508AS offers the option of programming all input and I/O pins so that "pin-keeper" circuits can be utilized. When any pin is driven high or low and then subsequently left floating, it will stay at that previous high- or low-level. This circuitry prevents unused input and I/O lines from floating to intermediate voltage levels, which causes unnecessary power consumption and system noise. The keeper circuits eliminate the need for external pull-up resistors and eliminate their DC power consumption.

### **Input Diagram**

# Speed/Power Management

The ATF1508AS has several built-in speed and power management features. The ATF1508AS contains circuitry that automatically puts the device into a low-power stand-by mode when no logic transitions are occurring. This not only reduces power consumption during inactive periods, but also provides proportional power-savings for most applications running at system speeds below 5 MHz.

To further reduce power, each ATF1508AS macrocell has a Reduced-power bit feature. This feature allows individual macrocells to be configured for maximum power savings. This feature may be selected as a design option.

#### I/O Diagram



All ATF1508 also have an optional power-down mode. In this mode, current drops to below 10 mA. When the power-down option is selected, either PD1 or PD2 pins (or both) can be used to power down the part. The power-down option is selected in the design source file. When enabled, the device goes into power-down when either PD1 or PD2 is high. In the power-down mode, all internal logic signals are latched and held, as are any enabled outputs.

All pin transitions are ignored until the PD pin is brought low. When the power-down feature is enabled, the PD1 or PD2 pin cannot be used as a logic input or output. However, the pin's macrocell may still be used to generate buried foldback and cascade logic signals.

All power-down AC characteristic parameters are computed from external input or I/O pins, with Reduced-power Bit turned on. For macrocells in reduced-power mode (Reduced-power bit turned on), the reduced-power adder, tRPA, must be added to the AC parameters, which include the data paths  $t_{IAD}$ ,  $t_{IAC}$ ,  $t_{IC}$ ,  $t_{ACI}$ , and  $t_{SEXP}$ .

Each output also has individual slew rate control. This may be used to reduce system noise by slowing down outputs that do not need to operate at maximum speed. Outputs default to slow switching, and may be specified as fast switching in the design file.





Design Software Support

#### ISP Programming Protection

The ATF1508AS has a special feature that locks the device and prevents the inputs and I/O from driving if the programming process is interrupted for any reason. The inputs and I/O default to high-Z state during such a condition. In addition the pin-keeper option preserves the former state during device programming.

All ATF1508AS devices are initially shipped in the erased state thereby making them ready to use for ISP.

Note: For more information refer to the "Designing for In-System Programmability with Atmel CPLDs" application note.

#### JTAG-BST Overview

The JTAG boundary-scan testing is controlled by the Test Access Port (TAP) controller in the ATF1508AS. The boundary-scan technique involves the inclusion of a shift-register stage (contained in a boundary-scan cell) adjacent to each component so that signals at component boundaries can be controlled and observed using scan testing principles. Each input pin and I/O pin has its own boundary-scan cell (BSC) in order to support boundary-scan testing. The ATF1508AS does not currently include a Test Reset (TRST) input pin because the TAP controller is automatically reset at power-up. The six JTAG BST modes supported include: SAMPLE/PRELOAD, EXTEST, BYPASS and IDCODE. BST on the ATF1508AS is implemented using the Boundary-scan Definition Language (BSDL) described in the JTAG specification (IEEE Standard 1149.1). Any third-party tool that supports the BSDL format can be used to perform BST on the ATF1508AS.

The ATF1508AS also has the option of using four JTAG-standard I/O pins for In-System programming (ISP). The ATF1508AS is programmable through the four JTAG pins using programming compatible with the IEEE JTAG Standard 1149.1. Programming is performed by using 5V TTL-level programming signals from the JTAG ISP interface. The JTAG feature is a programmable option. If JTAG (BST or ISP) is not needed, then the four JTAG control pins are available as I/O pins.

## JTAG Boundary-scan Cell (BSC) Testing

The ATF1508AS contains up to 96 I/O pins and four input pins, depending on the device type and package type selected. Each input pin and I/O pin has its own boundary-scan cell (BSC) in order to support boundary-scan testing as described in detail by IEEE Standard 1149.1. A typical BSC consists of three capture registers or scan registers and up to two update registers. There are two types of BSCs, one for input or I/O pin, and one for the macrocells. The BSCs in the device are chained together through the (BST) capture registers. Input to the capture register chain is fed in from the TDI pin while the output is directed to the TDO pin. Capture registers are used to capture active device data signals, to shift data in and out of the device and to load data into the update registers. Control signals are generated internally by the JTAG TAP controller. The BSC configuration for the input and I/O pins and macrocells are shown below.



#### **PCI Compliance**

The ATF1508AS also supports the growing need in the industry to support the new Peripheral Component Interconnect (PCI) interface standard in PCI-based designs and specifications. The PCI interface calls for high current drivers, which are much larger than the traditional TTL drivers.

PCI Voltage-tocurrent Curves for +5V Signaling in Pull-up Mode



PCI Voltage-tocurrent Curves for +5V Signaling in Pull-down Mode





#### **PCI DC Characteristics**

| Symbol             | Parameter                                 | Conditions                    | Min  | Max                   | Units |
|--------------------|-------------------------------------------|-------------------------------|------|-----------------------|-------|
| V <sub>CC</sub>    | Supply Voltage                            |                               | 4.75 | 5.25                  | V     |
| V <sub>IH</sub>    | Input High Voltage                        |                               | 2.0  | V <sub>CC</sub> + 0.5 | V     |
| V <sub>IL</sub>    | Input Low Voltage                         |                               | -0.5 | 0.8                   | V     |
| I <sub>IH</sub>    | Input High Leakage Current <sup>(1)</sup> | V <sub>IN</sub> = 2.7V        |      | 70                    | μA    |
| I <sub>IL</sub>    | Input Low Leakage Current <sup>(1)</sup>  | V <sub>IN</sub> = 0.5V        |      | -70                   | μA    |
| V <sub>OH</sub>    | Output High Voltage                       | I <sub>OUT</sub> = -2 mA      | 2.4  |                       | V     |
| V <sub>OL</sub>    | Output Low Voltage                        | I <sub>OUT</sub> = 3 mA, 6 mA |      | 0.55                  | V     |
| C <sub>IN</sub>    | Input Pin Capacitance                     |                               |      | 10                    | pF    |
| C <sub>CLK</sub>   | CLK Pin Capacitance                       |                               |      | 12                    | pF    |
| C <sub>IDSEL</sub> | IDSEL Pin Capacitance                     |                               |      | 8                     | pF    |
| L <sub>PIN</sub>   | Pin Inductance                            |                               |      | 20                    | nH    |

Note: 1. Leakage current is without pin-keeper off.

#### **PCI AC Characteristics**

| Symbol       | Parameter    | Conditions               | Min                                | Max                       | Units |
|--------------|--------------|--------------------------|------------------------------------|---------------------------|-------|
| $I_{OH(AC)}$ | Switching    | $0 < V_{OUT} \le 1.4$    | -44                                |                           | mA    |
|              | Current High | $1.4 < V_{OUT} < 2.4$    | -44+(V <sub>OUT</sub> - 1.4)/0.024 |                           | mA    |
|              |              | $3.1 < V_{OUT} < V_{CC}$ |                                    | Equation A <sup>(1)</sup> | mA    |

Notes: 1. Equation A:  $I_{OH}$  = 11.9 ( $V_{OUT}$  - 5.25) \* ( $V_{OUT}$  + 2.45) for  $V_{CC}$  >  $V_{OUT}$  > 3.1V. 2. Equation B:  $I_{OL}$  = 78.5 \*  $V_{OUT}$  \* (4.4 -  $V_{OUT}$ ) for 0V <  $V_{OUT}$  < 0.71V.

# Power-down Mode

The ATF1508AS includes two pins for optional pin-controlled power-down feature. When this mode is enabled, the PD pin acts as the power-down pin. When the PD1 and PD2 pin is high, the device supply current is reduced to less than 10 mA. During power-down, all output data and internal logic states are latched and held. Therefore, all registered and combinatorial output data remain valid. Any outputs that were in a high-Z state at the onset will remain at high-Z. During power-down, all input signals except the power-down pin are blocked. Input and I/O hold latches remain active to ensure that pins do not float to indeterminate levels, further reducing system power. The power-down pin feature is enabled in the logic design file. Designs using either power-down pin may not use the PD pin logic array input. However, buried logic resources in this macrocell may still be used.

#### Power-down AC Characteristics<sup>(1)(2)</sup>

|                   |                                               | -7  |         | -  | -10 -15 |     | 15  | -20 |     | -25 |     |       |
|-------------------|-----------------------------------------------|-----|---------|----|---------|-----|-----|-----|-----|-----|-----|-------|
| Symbol            | Parameter                                     | Min | Min Max |    | Max     | Min | Max | Min | Max | Min | Max | Units |
| t <sub>IVDH</sub> | Valid I, I/O before PD High                   | 7   |         | 10 |         | 15  |     | 20  |     | 25  |     | ns    |
| t <sub>GVDH</sub> | Valid OE <sup>(2)</sup> before PD High        | 7   |         | 10 |         | 15  |     | 20  |     | 25  |     | ns    |
| t <sub>CVDH</sub> | Valid Clock <sup>(2)</sup> before PD High     | 7   |         | 10 |         | 15  |     | 20  |     | 25  |     | ns    |
| t <sub>DHIX</sub> | I, I/O Don't Care after PD High               |     | 12      |    | 15      |     | 25  |     | 30  |     | 35  | ns    |
| t <sub>DHGX</sub> | OE <sup>(2)</sup> Don't Care after PD High    |     | 12      |    | 15      |     | 25  |     | 30  |     | 35  | ns    |
| t <sub>DHCX</sub> | Clock <sup>(2)</sup> Don't Care after PD High |     | 12      |    | 15      |     | 25  |     | 30  |     | 35  | ns    |
| t <sub>DLIV</sub> | PD Low to Valid I, I/O                        |     | 1       |    | 1       |     | 1   |     | 1   |     | 1   | μs    |
| t <sub>DLGV</sub> | PD Low to Valid OE (Pin or Term)              |     | 1       |    | 1       |     | 1   |     | 1   |     | 1   | μs    |
| t <sub>DLCV</sub> | PD Low to Valid Clock (Pin or Term)           |     | 1       |    | 1       |     | 1   |     | 1   |     | 1   | μs    |
| t <sub>DLOV</sub> | PD Low to Valid Output                        |     | 1       |    | 1       |     | 1   |     | 1   |     | 1   | μs    |

Notes: 1. For slow slew outputs, add t<sub>SSO</sub>.

2. Pin or product term.

#### **Absolute Maximum Ratings\***

| Temperature Under Bias40°C to +8                                            | 85°C              |
|-----------------------------------------------------------------------------|-------------------|
| Storage Temperature65°C to +15                                              | 50°C              |
| Voltage on Any Pin with Respect to Ground2.0V to +7.                        | 0V <sup>(1)</sup> |
| Voltage on Input Pins with Respect to Ground During Programming2.0V to +14. | 0V <sup>(1)</sup> |
| Programming Voltage with Respect to Ground2.0V to +14.                      | 0V <sup>(1)</sup> |

\*NOTICE:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note:

1. Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is  $V_{\rm CC}$  + 0.75V DC, which may overshoot to 7.0V for pulses of less than 20 ns.





### **DC and AC Operating Conditions**

|                                                           | Commercial  | Industrial   |
|-----------------------------------------------------------|-------------|--------------|
| Operating Temperature (Ambient)                           | 0°C - 70°C  | -40°C - 85°C |
| V <sub>CCINT</sub> or V <sub>CCIO</sub> (5V) Power Supply | 5V ± 5%     | 5V ± 10%     |
| V <sub>CCIO</sub> (3.3V) Power Supply                     | 2.7V - 3.6V | 2.7V - 3.6V  |

## **DC** Characteristics<sup>(1)</sup>

| Symbol                          | Parameter                                | С                                                          | Condition               |      |      | Тур | Max                     | Units |
|---------------------------------|------------------------------------------|------------------------------------------------------------|-------------------------|------|------|-----|-------------------------|-------|
| I <sub>IL</sub>                 | Input or I/O Low<br>Leakage Current      | $V_{IN} = V_{CC}$                                          | $V_{IN} = V_{CC}$       |      |      | -2  | -10                     | μA    |
| I <sub>IH</sub>                 | Input or I/O High<br>Leakage Current     |                                                            |                         |      |      | 2   | 10                      | μA    |
| l <sub>OZ</sub>                 | Tri-state Output<br>Off-state Current    | $V_O = V_{CC}$ or G                                        | $V_{O} = V_{CC}$ or GND |      |      |     | 40                      | μA    |
| I <sub>CC1</sub>                | Power Supply                             | V <sub>CC</sub> = Max                                      | Std Mode                | Com. |      | 160 |                         | mA    |
|                                 | Current, Standby                         | $V_{IN} = 0, V_{CC}$                                       |                         | Ind. |      | 180 |                         | mA    |
|                                 |                                          |                                                            | "L" Mode                | Com. |      | 10  |                         | μΑ    |
|                                 |                                          |                                                            |                         | Ind. |      | 10  |                         | μA    |
| I <sub>CC2</sub>                | Power Supply Current,<br>Power-down Mode | $V_{CC} = Max$<br>$V_{IN} = 0, V_{CC}$                     | "PD" Mode               |      |      | 1   | 10                      | mA    |
| I <sub>CC3</sub> <sup>(2)</sup> | Reduced-power Mode                       | V <sub>CC</sub> = Max                                      |                         | Com. |      | 65  |                         | mA    |
|                                 | Supply Current                           | $V_{IN} = 0, V_{CC}$                                       | $V_{IN} = 0, V_{CC}$    |      |      | 85  |                         | mA    |
| V <sub>CCIO</sub>               | Supply Voltage                           | 5.0V Device C                                              | 5.0V Device Output Com. |      | 4.75 |     | 5.25                    | V     |
|                                 | Supply voltage                           |                                                            |                         | Ind. | 4.5  |     | 5.5                     | V     |
| V <sub>CCIO</sub>               | Supply Voltage                           | 3.3V Device C                                              | Output                  |      | 3.0  |     | 3.6                     | V     |
| V <sub>IL</sub>                 | Input Low Voltage                        |                                                            |                         |      | -0.3 |     | 0.8                     | V     |
| V <sub>IH</sub>                 | Input High Voltage                       |                                                            |                         |      | 2.0  |     | V <sub>CCIO</sub> + 0.3 | V     |
| V <sub>OL</sub>                 | Output Low Voltage (TTL)                 | $V_{IN} = V_{IH} \text{ or } V_{I}$                        |                         | Com. |      |     | 0.45                    | V     |
|                                 | Output Low Voltage (TTL)                 | V <sub>CCIO</sub> = MIN, I                                 | <sub>OL</sub> = 12 mA   | Ind. |      |     | 0.45                    | V     |
|                                 | Output Low Voltage (CMOS)                | $V_{IN} = V_{IH} \text{ or } V_{I}$                        |                         | Com. |      |     | 0.2                     | V     |
|                                 | Output Low Voltage (CIVIOS)              | $V_{CC} = MIN, I_{OL} = 0.1 \text{ mA}$ Ind.               |                         | Ind. |      |     | 0.2                     | V     |
| V <sub>OH</sub>                 | Output High Voltage (TTL)                | $V_{IN} = V_{IH} \text{ or } V_{I}$<br>$V_{CCIO} = MIN, I$ |                         | 2.4  |      |     | V                       |       |

Notes: 1. Not more than one output at a time should be shorted. Duration of short circuit test should not exceed 30 sec.

<sup>2.</sup>  $I_{\text{CC3}}$  refers to the current in the reduced-power mode when macrocell reduced-power is turned ON.



SUPPLY CURRENT VS. SUPPLY VOLTAGE





SUPPLY CURRENT VS. SUPPLY VOLTAGE LOW-POWER ("L") VERSION



SUPPLY CURRENT VS. FREQUENCY STANDARD POWER



SUPPLY CURRENT VS. SUPPLY VOLTAGE PIN-CONTROLLED POWER-DOWN MODE  $(T_A=25^{\circ}C,\,F=0)$ 

























## **AC** Characteristics (1)

|                   |                                                     | -7    | 7   | -1  | 10  | -15  |     | -20 -2 |     | 25   |     |       |
|-------------------|-----------------------------------------------------|-------|-----|-----|-----|------|-----|--------|-----|------|-----|-------|
| Symbol            | Parameter                                           | Min   | Max | Min | Max | Min  | Max | Min    | Max | Min  | Max | Units |
| t <sub>PD1</sub>  | Input or Feedback to<br>Non-registered Output       |       | 7.5 |     | 10  | 3    | 15  |        | 20  |      | 25  | ns    |
| t <sub>PD2</sub>  | I/O Input or Feedback to<br>Non-registered Feedback |       | 7   |     | 9   | 3    | 12  |        | 16  |      | 20  | ns    |
| $t_{SU}$          | Global Clock Setup Time                             | 6     |     | 7   |     | 11   |     | 16     |     | 20   |     | ns    |
| t <sub>H</sub>    | Global Clock Hold Time                              | 0     |     | 0   |     | 0    |     | 0      |     | 0    |     | ns    |
| t <sub>FSU</sub>  | Global Clock Setup Time of<br>Fast Input            | 3     |     | 3   |     | 3    |     | 3      |     | 3    |     | ns    |
| t <sub>FH</sub>   | Global Clock Hold Time of<br>Fast Input             | 0.5   |     | 0.5 |     | 1.0  |     | 1.5    |     | 2    |     | MHz   |
| $t_{COP}$         | Global Clock to Output Delay                        |       | 4.5 |     | 5   |      | 8   |        | 10  |      | 13  | ns    |
| $t_{CH}$          | Global Clock High Time                              | 3     |     | 4   |     | 5    |     | 6      |     | 7    |     | ns    |
| $t_{CL}$          | Global Clock Low Time                               | 3     |     | 4   |     | 5    |     | 6      |     | 7    |     | ns    |
| t <sub>ASU</sub>  | Array Clock Setup Time                              | 3     |     | 3   |     | 4    |     | 4      |     | 5    |     | ns    |
| $t_{AH}$          | Array Clock Hold Time                               | 2     |     | 3   |     | 4    |     | 5      |     | 6    |     | ns    |
| $t_{ACOP}$        | Array Clock Output Delay                            |       | 7.5 |     | 10  |      | 15  |        | 20  |      | 25  | ns    |
| $t_{ACH}$         | Array Clock High Time                               | 3     |     | 4   |     | 6    |     | 8      |     | 10   |     | ns    |
| $t_{ACL}$         | Array Clock Low Time                                | 3     |     | 4   |     | 6    |     | 8      |     | 10   |     | ns    |
| $t_{CNT}$         | Minimum Clock Global Period                         |       | 8   |     | 10  |      | 13  |        | 17  |      | 22  | ns    |
| f <sub>CNT</sub>  | Maximum Internal Global Clock Frequency             | 125   |     | 100 |     | 76.9 |     | 66     |     | 50   |     | MHz   |
| $t_{ACNT}$        | Minimum Array Clock Period                          |       | 8   |     | 10  |      | 13  |        | 17  |      | 22  | ns    |
| f <sub>ACNT</sub> | Maximum Internal Array<br>Clock Frequency           | 125   |     | 100 |     | 76.9 |     | 66     |     | 50   |     | MHz   |
| $f_{MAX}$         | Maximum Clock Frequency                             | 166.7 |     | 125 |     | 100  |     | 41.7   |     | 33.3 |     | MHz   |
| $t_{IN}$          | Input Pad and Buffer Delay                          |       | 0.5 |     | 0.5 |      | 2   |        | 2   |      | 2   | ns    |
| $t_{IO}$          | I/O Input Pad and Buffer Delay                      |       | 0.5 |     | 0.5 |      | 2   |        | 2   |      | 2   | ns    |
| $t_{FIN}$         | Fast Input Delay                                    |       | 1   |     | 1   |      | 2   |        | 2   |      | 2   | ns    |
| $t_{\sf SEXP}$    | Foldback Term Delay                                 |       | 4   |     | 5   |      | 8   |        | 10  |      | 12  | ns    |
| $t_{PEXP}$        | Cascade Logic Delay                                 |       | 8.0 |     | 8.0 |      | 1   |        | 1   |      | 1.2 | ns    |
| $t_{LAD}$         | Logic Array Delay                                   |       | 3   |     | 5   |      | 6   |        | 7   |      | 8   | ns    |
| $t_{LAC}$         | Logic Control Delay                                 |       | 3   |     | 5   |      | 6   |        | 7   |      | 8   | ns    |
| $t_{IOE}$         | Internal Output Enable Delay                        |       | 2   |     | 2   |      | 3   |        | 3   |      | 4   | ns    |
| t <sub>OD1</sub>  | Output Buffer and Pad Delay                         |       |     |     |     |      |     |        |     |      |     |       |





# **AC** Characteristics (Continued)<sup>(1)</sup>

|                   |                                                                                                            | -7  | 7   |     | 10  | -1  | 15  | -20 |     | -25 |     |       |
|-------------------|------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|
| Symbol            | Parameter                                                                                                  | Min | Max | Units |
| t <sub>OD2</sub>  | Output Buffer and Pad Delay<br>(Slow slew rate = OFF;<br>V <sub>CCIO</sub> = 3.3V; C <sub>L</sub> = 35 pF) |     | 2.5 |     | 2.0 |     | 5   |     | 6   |     | 7   | ns    |
| t <sub>OD3</sub>  | Output Buffer and Pad Delay (Slow slew rate = ON; $V_{CCIO} = 5V$ or 3.3V; $C_L = 35$ pF)                  |     | 5   |     | 5.5 |     | 8   |     | 10  |     | 12  | ns    |
| t <sub>ZX1</sub>  | Output Buffer Enable Delay<br>(Slow slew rate = OFF;<br>V <sub>CCIO</sub> = 5.0V; C <sub>L</sub> = 35 pF)  |     | 4.0 |     | 5.0 |     | 7   |     | 9   |     | 10  | ns    |
| t <sub>ZX2</sub>  | Output Buffer Enable Delay<br>(Slow slew rate = OFF;<br>V <sub>CCIO</sub> = 3.3V; C <sub>L</sub> = 35 pF)  |     | 4.5 |     | 5.5 |     | 7   |     | 9   |     | 10  | ns    |
| t <sub>ZX3</sub>  | Output Buffer Enable Delay (Slow slew rate = ON; $V_{CCIO} = 5.0V/3.3V; C_L = 35 pF$ )                     |     | 9   |     | 9   |     | 10  |     | 11  |     | 12  | ns    |
| t <sub>XZ</sub>   | Output Buffer Disable Delay (C <sub>L</sub> = 5 pF)                                                        |     | 4   |     | 5   |     | 6   |     | 7   |     | 8   | ns    |
| t <sub>SU</sub>   | Register Setup Time                                                                                        | 3   |     | 2   |     | 4   |     | 5   |     | 6   |     | ns    |
| t <sub>H</sub>    | Register Hold Time                                                                                         | 2   |     | 3   |     | 4   |     | 5   |     | 6   |     | ns    |
| t <sub>FSU</sub>  | Register Setup Time of Fast Input                                                                          | 3   |     | 3   |     | 2   |     | 2   |     | 3   |     | ns    |
| t <sub>FH</sub>   | Register Hold Time of Fast<br>Input                                                                        | 0.5 |     | 0.5 |     | 2   |     | 2   |     | 2.5 |     | ns    |
| t <sub>RD</sub>   | Register Delay                                                                                             |     | 1   |     | 2   |     | 1   |     | 2   |     | 2   | ns    |
| t <sub>COMB</sub> | Combinatorial Delay                                                                                        |     | 1   |     | 2   |     | 1   |     | 2   |     | 2   | ns    |
| t <sub>IC</sub>   | Array Clock Delay                                                                                          |     | 3   |     | 5   |     | 6   |     | 7   |     | 8   | ns    |
| t <sub>EN</sub>   | Register Enable Time                                                                                       |     | 3   |     | 5   |     | 6   |     | 7   |     | 8   | ns    |
| t <sub>GLOB</sub> | Global Control Delay                                                                                       |     | 1   |     | 1   |     | 1   |     | 1   |     | 1   | ns    |
| t <sub>PRE</sub>  | Register Preset Time                                                                                       |     | 2   |     | 3   |     | 4   |     | 5   |     | 6   | ns    |
| t <sub>CLR</sub>  | Register Clear Time                                                                                        |     | 2   |     | 3   |     | 4   |     | 5   |     | 6   | ns    |
| t <sub>UIM</sub>  | Switch Matrix Delay                                                                                        |     | 1   |     | 1   |     | 2   |     | 2   |     | 2   | ns    |
| t <sub>RPA</sub>  | Reduced-power Adder <sup>(2)</sup>                                                                         |     | 10  |     | 11  |     | 13  |     | 14  |     | 15  | ns    |

Notes: 1. See ordering information for valid part numbers.

<sup>2.</sup> The t<sub>RPA</sub> parameter must be added to the t<sub>LAD</sub>, t<sub>LAC</sub>,t<sub>TIC</sub>, t<sub>ACL</sub>, and t<sub>SEXP</sub> parameters for macrocells running in the reduced-power mode.

#### ATF1508ASL Standard Package Options

| t <sub>PD</sub> (ns) | t <sub>co1</sub><br>(ns) | f <sub>MAX</sub><br>(MHz) | Ordering Code       | Package | Operation Range  |
|----------------------|--------------------------|---------------------------|---------------------|---------|------------------|
|                      |                          |                           | ATF1508ASL-20 JC84  | 84J     |                  |
| 20                   | 12                       | 83.3                      | ATF1508ASL-20 QC100 | 100Q1   | Commercial       |
| 20                   | 12                       | 63.3                      | ATF1508ASL-20 AC100 | 100A    | (0°C to 70°C)    |
|                      |                          |                           | ATF1508ASL-20 QC160 | 160Q1   |                  |
|                      |                          |                           | ATF1508ASL-25 JI84  | 84J     |                  |
| 25                   | 15                       | 70                        | ATF1508ASL-25 QI100 | 100Q1   | Industrial       |
| 25                   | 15                       | 70                        | ATF1508ASL-25 AI100 | 100A    | (-40°C to +85°C) |
|                      |                          |                           | ATF1508ASL-25 QI160 | 160Q1   |                  |

Note: 1. The last time buy is Sept. 30, 2005 for shaded parts.

#### **Using "C" Product for Industrial**

To use commercial product for Industrial temperature ranges, down-grade one speed grade from the "I" to the "C" device (7 ns "C" = 10 ns "I") and de-rate power by 30%.

#### ATF1508ASL Green Package Options (Pb/Halide-free/RoHS Compliant)

| t <sub>PD</sub> (ns) | t <sub>CO1</sub><br>(ns) | f <sub>MAX</sub><br>(MHz) | Ordering Code                             | Package     | Operation Range                |
|----------------------|--------------------------|---------------------------|-------------------------------------------|-------------|--------------------------------|
| 25                   | 15                       | 70                        | ATF1508ASL-25 JU84<br>ATF1508ASL-25 AU100 | 84J<br>100A | Industrial<br>(-40°C to +85°C) |

|       | Package Type                                                   |  |  |  |  |  |  |
|-------|----------------------------------------------------------------|--|--|--|--|--|--|
| 84J   | 84-lead, Plastic J-leaded Chip Carrier (PLCC)                  |  |  |  |  |  |  |
| 100Q1 | 100-lead, Plastic Quad Pin Flat Package (PQFP)                 |  |  |  |  |  |  |
| 100A  | 100-lead, Very Thin Plastic Gull Wing Quad Flat Package (TQFP) |  |  |  |  |  |  |
| 160Q1 | 160-lead, Plastic Quad Pin Flat Package (PQFP)                 |  |  |  |  |  |  |



#### 100Q1 - PQFP





#### **COMMON DIMENSIONS**

(Unit of Measure = mm)
JEDEC STANDARD MS-022, GC-1

| JEDEC STANDARD MS-022, GC-1 |           |      |      |      |  |
|-----------------------------|-----------|------|------|------|--|
| SYMBOL                      | MIN       | NOM  | MAX  | NOTE |  |
| Α                           | _         | 3.04 | 3.4  |      |  |
| A1                          | 0.25      | 0.33 | 0.5  |      |  |
| D                           | 23.20 BSC |      |      |      |  |
| Е                           | 17.20 BSC |      |      |      |  |
| E1                          | 14.00 BSC |      |      |      |  |
| В                           | 0.22      | _    | 0.40 |      |  |
| С                           | 0.11      | _    | 0.23 |      |  |
| D1                          | 20 BSC    |      |      |      |  |
| L                           | 0.73      | _    | 1.03 |      |  |
| е                           | 0.65 BSC  |      |      |      |  |

07/6/2005

2325 Orchard Parkway San Jose, CA 95131

TITLE

100Q1, 100-lead, 14 x 20 mm Body, 3.2 mm Footprint, 0.65 mm Pitch, Plastic Quad Flat Package (PQFP)

DRAWING NO. | REV. | 100Q1





#### 160Q1 - PQFP







3/28/02

AMEL

2325 Orchard Parkway San Jose, CA 95131 **TITLE 160Q1,** 160-lead, 28 x 28 mm Body, 3.2 Form Opt., Plastic Quad Flat Pack (PQFP)

DRAWING NO. REV.

Q1 A





## **Revision History**

| Revision | Comments                                                                                                                    |
|----------|-----------------------------------------------------------------------------------------------------------------------------|
| 0784P    | Green package options added.                                                                                                |
| 07840    | The ATF1508ASL-25 commercial speed offering was obsoleted in 2002 and replaced by the ATF1508ASL-20 commercial speed grade. |



Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document