



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Last Time Buy                                                                   |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | C166SV2                                                                         |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 40MHz                                                                           |
| Connectivity               | CANbus, SPI, UART/USART                                                         |
| Peripherals                | PWM, WDT                                                                        |
| Number of I/O              | 47                                                                              |
| Program Memory Size        | 64KB (64K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 6K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 2.35V ~ 2.7V                                                                    |
| Data Converters            | A/D 14x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                              |
| Mounting Type              | -                                                                               |
| Package / Case             | -                                                                               |
| Supplier Device Package    | -                                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/xc164cm8f40faakxqma1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Summary of Features**

# Table 1 XC164CM Derivative Synopsis

| Derivative <sup>1)</sup>                 | Temp.<br>Range   | Program<br>Memory   | On-Chip RAM                                          | Interfaces                               |
|------------------------------------------|------------------|---------------------|------------------------------------------------------|------------------------------------------|
| SAK-XC164CM-16F40F<br>SAK-XC164CM-16F20F | -40 to<br>125 °C | 128 Kbytes<br>Flash | 2 Kbytes DPRAM,<br>4 Kbytes DSRAM,<br>2 Kbytes PSRAM | ASC0, ASC1,<br>SSC0, SSC1,<br>CAN0, CAN1 |
| SAF-XC164CM-16F40F<br>SAF-XC164CM-16F20F | -40 to<br>85 °C  | 128 Kbytes<br>Flash | 2 Kbytes DPRAM,<br>4 Kbytes DSRAM,<br>2 Kbytes PSRAM | ASC0, ASC1,<br>SSC0, SSC1,<br>CAN0, CAN1 |
| SAK-XC164CM-8F40F<br>SAK-XC164CM-8F20F   | -40 to<br>125 °C | 64 Kbytes<br>Flash  | 2 Kbytes DPRAM,<br>2 Kbytes DSRAM,<br>2 Kbytes PSRAM | ASC0, ASC1,<br>SSC0, SSC1,<br>CAN0, CAN1 |
| SAF-XC164CM-8F40F<br>SAF-XC164CM-8F20F   | -40 to<br>85 °C  | 64 Kbytes<br>Flash  | 2 Kbytes DPRAM,<br>2 Kbytes DSRAM,<br>2 Kbytes PSRAM | ASC0, ASC1,<br>SSC0, SSC1,<br>CAN0, CAN1 |
| SAK-XC164CM-4F40F<br>SAK-XC164CM-4F20F   | -40 to<br>125 °C | 32 Kbytes<br>Flash  | 2 Kbytes DPRAM,<br>2 Kbytes PSRAM                    | ASC0, ASC1,<br>SSC0, SSC1,<br>CAN0, CAN1 |
| SAF-XC164CM-4F40F<br>SAF-XC164CM-4F20F   | -40 to<br>85 °C  | 32 Kbytes<br>Flash  | 2 Kbytes DPRAM,<br>2 Kbytes PSRAM                    | ASC0, ASC1,<br>SSC0, SSC1,<br>CAN0, CAN1 |

1) This Data Sheet is valid for:

devices starting with and including design step BA for the -16F derivatives, and for devices starting with and including design step AA for -4F/8F derivatives.



# **General Device Information**

| Table 2     | Pi          | Pin Definitions and Functions |                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|-------------|-------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Sym-<br>bol | Pin<br>Num. | Input<br>Outp.                | Function                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| RSTIN       | 63          | 1                             | Reset Input with Schmitt-Trigger characteristics. A low-level<br>at this pin while the oscillator is running resets the XC164CM.<br>A spike filter suppresses input pulses < 10 ns. Input pulses<br>> 100 ns safely pass the filter. The minimum duration for a<br>safe recognition should be 100 ns + 2 CPU clock cycles.<br><i>Note: The reset duration must be sufficient to let the</i>                          |  |  |  |  |  |
|             |             |                               | hardware configuration signals settle.<br><u>External</u> circuitry must guarantee low-level at the<br><u>RSTIN</u> pin at least until both power supply voltages<br>have reached the operating range.                                                                                                                                                                                                               |  |  |  |  |  |
| NMI         | 64          | 1                             | Non-Maskable Interrupt Input. A high to low transition at this<br>pin causes the CPU to vector to the NMI trap routine. When<br>the PWRDN (power down) instruction is executed, the NMI<br>pin must be low in order to force the XC164CM into power<br>down mode. If NMI is high, when PWRDN is executed, the<br>part will continue to run in normal mode.<br>If not used, pin NMI should be pulled high externally. |  |  |  |  |  |
| Port 9      | 43-48       | IO                            | Port 9 is a 6-bit bidirectional I/O port. Each pin can be<br>programmed for input (output driver in high-impedance state)<br>or output (configurable as push/pull or open drain driver). The<br>input threshold of Port 9 is selectable (standard or special).<br>The following Port 9 pins also serve for alternate functions:                                                                                      |  |  |  |  |  |
| P9.0        | 43          | I/O<br>I                      | CC16IO: (CAPCOM2) CC16 Capture Inp./Compare Outp.,<br>CAN2_RxD: (CAN Node 2) Receive Data Input <sup>1)</sup> ,<br>EX5IN: (East External Interrupt 5) Input (alternate pin A)                                                                                                                                                                                                                                        |  |  |  |  |  |
| P9.1        | 44          | I/O<br>O                      | CC17IO: (CAPCOM2) CC17 Capture Inp./Compare Outp.,<br>CAN2_TxD: (CAN Node 2) Transmit Data Output                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| P9.2        | 45          | I/O<br>I                      | CC18IO: (CAPCOM2) CC18 Capture Inp./Compare Outp.,<br>CAN1_RxD: (CAN Node 1) Receive Data Input <sup>1)</sup> ,<br>EX4IN: (East External Interrupt 4) Input (alternate pin A)                                                                                                                                                                                                                                        |  |  |  |  |  |
| P9.3        | 46          | I/O<br>O                      | CC19IO: (CAPCOM2) CC19 Capture Inp./Compare Outp.,<br>CAN1_TxD: (CAN Node 1) Transmit Data Output,<br>CC20IO: (CAPCOM2) CC20 Capture Inp./Compare Outp                                                                                                                                                                                                                                                               |  |  |  |  |  |
| P9.5        | 48          | 1/O                           | CC21IO: (CAPCOM2) CC21 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|             |             |                               | Note: At the end of an external reset P9.4 and P9.5 also may input startup configuration values.                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |



# **General Device Information**

| Table 2     | Pin Definitions and Functions (cont'd) |                |                                                                    |  |  |  |
|-------------|----------------------------------------|----------------|--------------------------------------------------------------------|--|--|--|
| Sym-<br>bol | Pin<br>Num.                            | Input<br>Outp. | Function                                                           |  |  |  |
| PORT1       | 1-6,                                   | 10             | PORT1 consists of one 8-bit and one 6-bit bidirectional I/O        |  |  |  |
|             | 49-56                                  |                | port P1L and P1H. Each pin can be programmed for input             |  |  |  |
|             |                                        |                | (output driver in high-impedance state) or output.                 |  |  |  |
|             |                                        |                | The following PORT1 pins also serve for alt. functions:            |  |  |  |
| P1L.0       | 49                                     | 1/0            | CC60: [CAPCOM6] Input / Output of Channel 0                        |  |  |  |
| P1L.1       | 50                                     | 0              | COUT60: [CAPCOM6] Output of Channel 0                              |  |  |  |
| P1L.2       | 51                                     | 1/0            | CC61: [CAPCOM6] Input / Output of Channel 1                        |  |  |  |
| P1L.3       | 52                                     | 0              | COUT61: [CAPCOM6] Output of Channel 1                              |  |  |  |
| P1L.4       | 53                                     | 1/0            | CC62: [CAPCOM6] Input / Output of Channel 2                        |  |  |  |
| P1L.5       | 54                                     | 0              | COUT62: [CAPCOM6] Output of Channel 2                              |  |  |  |
| P1L.6       | 55                                     | 0              | COUT63: Output of 10-bit Compare Channel                           |  |  |  |
| P1L./       | 56                                     | 1              | CTRAP: [CAPCOM6] Trap Input CTRAP is an input pin with             |  |  |  |
|             |                                        |                | an internal pull-up resistor. A low level on this pin switches the |  |  |  |
|             |                                        |                | CAPCOM6 compare outputs to the logic level defined by              |  |  |  |
|             |                                        |                | software (if enabled).                                             |  |  |  |
|             |                                        | 1/0            | CC22IO: [CAPCOM2] CC22 Capture Inp./Compare Outp.                  |  |  |  |
| P1H.0       | 1                                      |                | CC6POSU: [CAPCOM6] Position 0 Input,                               |  |  |  |
|             |                                        |                | EXUIN: [Fast External Interrupt 0] Input (default pin),            |  |  |  |
|             | 2                                      | 1/0            | CCCDOS1: [CAPCOM2] CC23 Capture Inp./Compare Outp.                 |  |  |  |
| PIN.I       | 2                                      |                | EX1N: [CAPCONO] Position 1 input,                                  |  |  |  |
|             |                                        |                | MDST1: [SSC1] Mostor Dessive/Slove Transmit In/Out                 |  |  |  |
| D1L 2       | 2                                      | 1/0            | CC6POS2: [CAPCOM6] Position 2 Input                                |  |  |  |
| F 111.Z     | 5                                      |                | EX2[N]: [East External Interrupt 2] Input (default nin)            |  |  |  |
|             |                                        |                | MTSP1: [SSC1] Master Transmit/Slave Receive Out/Inn                |  |  |  |
| D1H 3       | 3                                      | 1              | T7IN: ICAPCOM21 Timer T7 Count Input                               |  |  |  |
| 1 111.5     | 5                                      |                | SCI K1: ISSC11 Master Clock Output / Slave Clock Input             |  |  |  |
|             |                                        | 1              | EX3N: [East External Interrunt 3] Input (default nin)              |  |  |  |
| P1H 4       | 5                                      |                | CC24IO: ICAPCOM2I CC24 Capture Inn /Compare Outn                   |  |  |  |
| 1 111.4     | 0                                      | 1              | EX4IN: [East External Interrunt 4] Input (default nin)             |  |  |  |
| P1H 5       | 6                                      |                | CC25IO: ICAPCOM21 CC25 Capture Inp (Compare Outp                   |  |  |  |
| 1 111.0     | 0                                      | 1              | EX5IN: [Fast External Interrupt 5] Input (default pin)             |  |  |  |
|             |                                        |                | Note: At the end of an external reset P1H.4 and P1H.5 also         |  |  |  |
|             |                                        |                |                                                                    |  |  |  |



# 3.1 Memory Subsystem and Organization

The memory space of the XC164CM is configured in a von Neumann architecture, which means that all internal and external resources, such as code memory, data memory, registers and I/O ports, are organized within the same linear address space. This common memory space includes 16 Mbytes and is arranged as 256 segments of 64 Kbytes each, where each segment consists of four data pages of 16 Kbytes each. The entire memory space can be accessed byte wise or word wise. Portions of the on-chip DPRAM and the register spaces (E/SFR) have additionally been made directly bit addressable.

The internal data memory areas and the Special Function Register areas (SFR and ESFR) are mapped into segment 0, the system segment.

The Program Management Unit (PMU) handles all code fetches and, therefore, controls accesses to the program memories, such as Flash memory and PSRAM.

The Data Management Unit (DMU) handles all data transfers and, therefore, controls accesses to the DSRAM and the on-chip peripherals.

Both units (PMU and DMU) are connected via the high-speed system bus to exchange data. This is required if operands are read from program memory, code or data is written to the PSRAM, or data is read from or written to peripherals on the LXBus (such as TwinCAN). The system bus allows concurrent two-way communication for maximum transfer performance.

**32/64/128 Kbytes of on-chip Flash memory**<sup>1)</sup> store code or constant data. The on-chip Flash memory is organized as four 8-Kbyte sectors and up to three 32-Kbyte sectors. Each sector can be separately write protected<sup>2)</sup>, erased and programmed (in blocks of 128 Bytes). The complete Flash area can be read-protected. A password sequence temporarily unlocks protected areas. The Flash module combines very fast 64-bit one-cycle read accesses with protected and efficient writing algorithms for programming and erasing. Thus, program execution out of the internal Flash results in maximum performance. Dynamic error correction provides extremely high read data security for all read accesses.

Programming typically takes 2 ms per 128-byte block (5 ms max.), erasing a sector typically takes 200 ms (500 ms max.).

**2 Kbytes of on-chip Program SRAM (PSRAM)** are provided to store user code or data. The PSRAM is accessed via the PMU and is therefore optimized for code fetches.

**0/2/4 Kbytes<sup>1)</sup> of on-chip Data SRAM (DSRAM)** are provided as a storage for general user data. The DSRAM is accessed via the DMU and is therefore optimized for data accesses. DSRAM is not available in the XC164CM-4F derivatives.

<sup>1)</sup> Depends on the respective derivative. See Table 1 "XC164CM Derivative Synopsis" on Page 6.

<sup>2)</sup> Each two 8-Kbyte sectors are combined for write-protection purposes.



- 2) Not defined register locations return a trap code ( $1E9B_H$ ).
- 3) Depends on the respective derivative. See Table 1 "XC164CM Derivative Synopsis" on Page 6.



# 3.3 Interrupt System

With an interrupt response time of typically 8 CPU clocks (in case of internal program execution), the XC164CM is capable of reacting very fast to the occurrence of non-deterministic events.

The architecture of the XC164CM supports several mechanisms for fast and flexible response to service requests that can be generated from various sources internal or external to the microcontroller. Any of these interrupt requests can be programmed to being serviced by the Interrupt Controller or by the Peripheral Event Controller (PEC).

In contrast to a standard interrupt service where the current program execution is suspended and a branch to the interrupt vector table is performed, just one cycle is 'stolen' from the current CPU activity to perform a PEC service. A PEC service implies a single byte or word data transfer between any two memory locations with an additional increment of either the PEC source, or the destination pointer, or both. An individual PEC transfer counter is implicitly decremented for each PEC service except when performing in the continuous transfer mode. When this counter reaches zero, a standard interrupt is performed to the corresponding source related vector location. PEC services are very well suited, for example, for supporting the transmission or reception of blocks of data. The XC164CM has 8 PEC channels each of which offers such fast interrupt-driven data transfer capabilities.

A separate control register which contains an interrupt request flag, an interrupt enable flag and an interrupt priority bit field exists for each of the possible interrupt nodes. Via its related register, each node can be programmed to one of sixteen interrupt priority levels. Once having been accepted by the CPU, an interrupt service can only be interrupted by a higher prioritized service request. For the standard interrupt processing, each of the possible interrupt nodes has a dedicated vector location.

Fast external interrupt inputs are provided to service external interrupts with high precision requirements. These fast interrupt inputs feature programmable edge detection (rising edge, falling edge, or both edges).

Software interrupts are supported by means of the 'TRAP' instruction in combination with an individual trap (interrupt) number.

**Table 4** shows all of the possible XC164CM interrupt sources and the corresponding hardware-related interrupt flags, vectors, vector locations and trap (interrupt) numbers.

Note: Interrupt nodes which are not assigned to peripherals (unassigned nodes), may be used to generate software controlled interrupt requests by setting the respective interrupt request bit (xIR).



## Table 4XC164CM Interrupt Nodes (cont'd)

| Source of Interrupt or PEC<br>Service Request | Control<br>Register | Vector<br>Location <sup>1)</sup> | Trap<br>Number                    |
|-----------------------------------------------|---------------------|----------------------------------|-----------------------------------|
| CAN5                                          | CAN_5IC             | xx'0168 <sub>H</sub>             | 5A <sub>H</sub> / 90 <sub>D</sub> |
| CAN6                                          | CAN_6IC             | xx'016C <sub>H</sub>             | 5B <sub>H</sub> / 91 <sub>D</sub> |
| CAN7                                          | CAN_7IC             | xx'0170 <sub>H</sub>             | 5C <sub>H</sub> / 92 <sub>D</sub> |
| RTC                                           | RTC_IC              | xx'0174 <sub>H</sub>             | 5D <sub>H</sub> / 93 <sub>D</sub> |
| Unassigned node                               | _                   | xx'0040 <sub>H</sub>             | 10 <sub>H</sub> / 16 <sub>D</sub> |
| Unassigned node                               | _                   | xx'0044 <sub>H</sub>             | 11 <sub>H</sub> / 17 <sub>D</sub> |
| Unassigned node                               | _                   | xx'0048 <sub>H</sub>             | 12 <sub>H</sub> / 18 <sub>D</sub> |
| Unassigned node                               | _                   | xx'004C <sub>H</sub>             | 13 <sub>H</sub> / 19 <sub>D</sub> |
| Unassigned node                               | _                   | xx'0050 <sub>H</sub>             | 14 <sub>H</sub> / 20 <sub>D</sub> |
| Unassigned node                               | _                   | xx'0054 <sub>H</sub>             | 15 <sub>H</sub> / 21 <sub>D</sub> |
| Unassigned node                               | _                   | xx'0058 <sub>H</sub>             | 16 <sub>H</sub> / 22 <sub>D</sub> |
| Unassigned node                               | _                   | xx'005C <sub>H</sub>             | 17 <sub>H</sub> / 23 <sub>D</sub> |
| Unassigned node                               | _                   | xx'0078 <sub>H</sub>             | 1E <sub>H</sub> / 30 <sub>D</sub> |
| Unassigned node                               | _                   | xx'007C <sub>H</sub>             | 1F <sub>H</sub> / 31 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0080 <sub>H</sub>             | 20 <sub>H</sub> / 32 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0084 <sub>H</sub>             | 21 <sub>H</sub> / 33 <sub>D</sub> |
| Unassigned node                               | _                   | xx'00FC <sub>H</sub>             | 3F <sub>H</sub> / 63 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0100 <sub>H</sub>             | 40 <sub>H</sub> / 64 <sub>D</sub> |
| Unassigned node                               | _                   | xx'0104 <sub>H</sub>             | 41 <sub>H</sub> / 65 <sub>D</sub> |
| Unassigned node                               | -                   | xx'012C <sub>H</sub>             | 4B <sub>H</sub> / 75 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0160 <sub>H</sub>             | 58 <sub>H</sub> / 88 <sub>D</sub> |

1) Register VECSEG defines the segment where the vector table is located to.

Bitfield VECSC in register CPUCON1 defines the distance between two adjacent vectors. This table represents the default setting, with a distance of 4 (two words) between two vectors.



The XC164CM also provides an excellent mechanism to identify and to process exceptions or error conditions that arise during run-time, so-called 'Hardware Traps'. Hardware traps cause immediate non-maskable system reaction which is similar to a standard interrupt service (branching to a dedicated vector table location). The occurrence of a hardware trap is additionally signified by an individual bit in the trap flag register (TFR). Except when another higher prioritized trap service is in progress, a hardware trap will interrupt any actual program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts.

**Table 5** shows all of the possible exceptions or error conditions that can arise during runtime:

| Exception Condition             | Tran    | Tran     | Vector                               | Tran                                    | Tran     |
|---------------------------------|---------|----------|--------------------------------------|-----------------------------------------|----------|
|                                 | Flag    | Vector   | Location <sup>1)</sup>               | Number                                  | Priority |
| Reset Functions:                | _       |          |                                      |                                         |          |
| Hardware Reset                  |         | RESET    | xx'0000 <sub>H</sub>                 | 00 <sub>H</sub>                         | III      |
| Software Reset                  |         | RESET    | xx'0000 <sub>H</sub>                 | 00 <sub>H</sub>                         | 111      |
| W-dog Timer Overflow            |         | RESET    | xx'0000 <sub>H</sub>                 | 00 <sub>H</sub>                         | III      |
| Class A Hardware Traps:         |         |          |                                      |                                         |          |
| • Non-Maskable Interrupt        | NMI     | NMITRAP  | xx'0008 <sub>H</sub>                 | 02 <sub>H</sub>                         | II       |
| Stack Overflow                  | STKOF   | STOTRAP  | xx'0010 <sub>H</sub>                 | 04 <sub>H</sub>                         | II       |
| Stack Underflow                 | STKUF   | STUTRAP  | xx'0018 <sub>H</sub>                 | 06 <sub>H</sub>                         | II       |
| Software Break                  | SOFTBRK | SBRKTRAP | xx'0020 <sub>H</sub>                 | 08 <sub>H</sub>                         | II       |
| Class B Hardware Traps:         |         |          |                                      |                                         |          |
| Undefined Opcode                | UNDOPC  | BTRAP    | xx'0028 <sub>H</sub>                 | 0A <sub>H</sub>                         | 1        |
| PMI Access Error                | PACER   | BTRAP    | xx'0028 <sub>H</sub>                 | 0A <sub>H</sub>                         | 1        |
| Protected Instruction     Fault | PRTFLT  | BTRAP    | xx'0028 <sub>H</sub>                 | 0A <sub>H</sub>                         | I        |
| Illegal Word Operand            | ILLOPA  | BTRAP    | xx'0028 <sub>4</sub>                 | 0A⊔                                     | 1        |
| Access                          |         |          |                                      |                                         |          |
| Reserved                        | -       | -        | [2C <sub>H</sub> - 3C <sub>H</sub> ] | [0B <sub>H</sub> -<br>0F <sub>H</sub> ] | _        |
| Software Traps                  | _       | _        | Any                                  | Any                                     | Current  |
| TRAP Instruction                |         |          | [xx'0000 <sub>H</sub> -              | [00 <sub>H</sub> -                      | CPU      |
|                                 |         |          | xx'01FC <sub>H</sub> ]               | 7F <sub>H</sub> ]                       | Priority |
|                                 |         |          | in steps of                          |                                         |          |
|                                 |         |          | 4 <sub>H</sub>                       |                                         |          |

## Table 5Hardware Trap Summary

1) Register VECSEG defines the segment where the vector table is located to.

Bitfield VECSC in register CPUCON1 defines the distance between two adjacent vectors. This table represents the default setting, with a distance of 4 (two words) between two vectors.





Figure 5 CAPCOM2 Unit Block Diagram







With its maximum resolution of 2 system clock cycles, the **GPT2 module** provides precise event control and time measurement. It includes two timers (T5, T6) and a capture/reload register (CAPREL). Both timers can be clocked with an input clock which is derived from the CPU clock via a programmable prescaler or with external signals. The



count direction (up/down) for each timer is programmable by software or may additionally be altered dynamically by an external signal on a port pin (TxEUD). Concatenation of the timers is supported via the output toggle latch (T6OTL) of timer T6, which changes its state on each timer overflow/underflow.

The state of this latch may be used to clock timer T5, and/or it may be output on pin T6OUT. The overflows/underflows of timer T6 can additionally be used to clock the CAPCOM2 timers, and to cause a reload from the CAPREL register.

The CAPREL register may capture the contents of timer T5 based on an external signal transition on the corresponding port pin (CAPIN), and timer T5 may optionally be cleared after the capture procedure. This allows the XC164CM to measure absolute time differences or to perform pulse multiplication without software overhead.

The capture trigger (timer T5 to CAPREL) may also be generated upon transitions of GPT1 timer T3's inputs T3IN and/or T3EUD. This is especially advantageous when T3 operates in Incremental Interface Mode.



# 3.10 Asynchronous/Synchronous Serial Interfaces (ASC0/ASC1)

The Asynchronous/Synchronous Serial Interfaces ASC0/ASC1 (USARTs) provide serial communication with other microcontrollers, processors, terminals or external peripheral components. They are upward compatible with the serial ports of the Infineon 8-bit microcontroller families and support full-duplex asynchronous communication and half-duplex synchronous communication. A dedicated baudrate generator with a fractional divider precisely generates all standard baud rates without oscillator tuning. For transmission, reception, error handling, and baud rate detection 5 separate interrupt vectors are provided.

In asynchronous mode, 8- or 9-bit data frames (with optional parity bit) are transmitted or received, preceded by a start bit and terminated by one or two stop bits. For multiprocessor communication, a mechanism to distinguish address from data bytes has been included (8-bit data plus wake-up bit mode). IrDA data transmissions up to 115.2 kbit/s with fixed or programmable IrDA pulse width are supported.

In synchronous mode, bytes (8 bits) are transmitted or received synchronously to a shift clock which is generated by the ASC0/1. The LSB is always shifted first.

In both modes, transmission and reception of data is FIFO-buffered. An autobaud detection unit allows to detect asynchronous data frames with its baudrate and mode with automatic initialization of the baudrate generator and the mode control bits.

A number of optional hardware error detection capabilities has been included to increase the reliability of data transfers. A parity bit can automatically be generated on transmission or be checked on reception. Framing error detection allows to recognize data frames with missing stop bits. An overrun error will be generated, if the last character received has not been read out of the receive buffer register at the time the reception of a new character is complete.

## Summary of Features

- Full-duplex asynchronous operating modes
  - 8- or 9-bit data frames, LSB first, one or two stop bits, parity generation/checking
  - Baudrate from 2.5 Mbit/s to 0.6 bit/s (@ 40 MHz)
  - Multiprocessor mode for automatic address/data byte detection
  - Support for IrDA data transmission/reception up to max. 115.2 kbit/s (@ 40 MHz)
  - Auto baudrate detection
- Half-duplex 8-bit synchronous operating mode at 5 Mbit/s to 406.9 bit/s (@ 40 MHz)
- Buffered transmitter/receiver with FIFO support (8 entries per direction)
- Loop-back option available for testing purposes
- Interrupt generation on transmitter buffer empty condition, last bit transmitted condition, receive buffer full condition, error condition (frame, parity, overrun error), start and end of an autobaud detection



# 3.14 Watchdog Timer

The Watchdog Timer represents one of the fail-safe mechanisms which have been implemented to prevent the controller from malfunctioning for longer periods of time.

The Watchdog Timer is always enabled after a reset of the chip, and can be disabled until the EINIT instruction has been executed (compatible mode), or it can be disabled and enabled at any time by executing instructions DISWDT and ENWDT (enhanced mode). Thus, the chip's start-up procedure is always monitored. The software has to be designed to restart the Watchdog Timer before it overflows. If, due to hardware or software related failures, the software fails to do so, the Watchdog Timer overflows and generates an internal hardware reset.

The Watchdog Timer is a 16-bit timer, clocked with the system clock divided by 2/4/128/256. The high byte of the Watchdog Timer register can be set to a prespecified reload value (stored in WDTREL) in order to allow further variation of the monitored time interval. Each time it is serviced by the application software, the high byte of the Watchdog Timer is reloaded and the low byte is cleared. Thus, time intervals between 13 µs and 419 ms can be monitored (@ 40 MHz).

The default Watchdog Timer interval after reset is 3.28 ms (@ 40 MHz).



# 3.18 Instruction Set Summary

 Table 8 lists the instructions of the XC164CM in a condensed way.

The various addressing modes that can be used with a specific instruction, the operation of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction can be found in the "**Instruction Set Manual**".

This document also provides a detailed description of each instruction.

| Mnemonic      | Description                                                                                       | Bytes |  |  |
|---------------|---------------------------------------------------------------------------------------------------|-------|--|--|
| ADD(B)        | Add word (byte) operands                                                                          |       |  |  |
| ADDC(B)       | Add word (byte) operands with Carry                                                               |       |  |  |
| SUB(B)        | Subtract word (byte) operands                                                                     |       |  |  |
| SUBC(B)       | Subtract word (byte) operands with Carry                                                          |       |  |  |
| MUL(U)        | (Un)Signed multiply direct GPR by direct GPR (16- $\times$ 16-bit)                                | 2     |  |  |
| DIV(U)        | (Un)Signed divide register MDL by direct GPR (16-/16-bit)                                         | 2     |  |  |
| DIVL(U)       | (Un)Signed long divide reg. MD by direct GPR (32-/16-bit)                                         | 2     |  |  |
| CPL(B)        | Complement direct word (byte) GPR                                                                 | 2     |  |  |
| NEG(B)        | Negate direct word (byte) GPR                                                                     | 2     |  |  |
| AND(B)        | Bitwise AND, (word/byte operands)                                                                 | 2/4   |  |  |
| OR(B)         | Bitwise OR, (word/byte operands)                                                                  | 2/4   |  |  |
| XOR(B)        | Bitwise exclusive OR, (word/byte operands)                                                        | 2/4   |  |  |
| BCLR/BSET     | Clear/Set direct bit                                                                              | 2     |  |  |
| BMOV(N)       | Move (negated) direct bit to direct bit                                                           | 4     |  |  |
| BAND/BOR/BXOR | AND/OR/XOR direct bit with direct bit                                                             | 4     |  |  |
| BCMP          | Compare direct bit to direct bit                                                                  | 4     |  |  |
| BFLDH/BFLDL   | Bitwise modify masked high/low byte of bit-addressable direct word memory with immediate data     | 4     |  |  |
| CMP(B)        | Compare word (byte) operands                                                                      | 2/4   |  |  |
| CMPD1/2       | Compare word data to GPR and decrement GPR by 1/2                                                 | 2/4   |  |  |
| CMPI1/2       | Compare word data to GPR and increment GPR by 1/2                                                 | 2/4   |  |  |
| PRIOR         | Determine number of shift cycles to normalize direct word GPR and store result in direct word GPR | 2     |  |  |
| SHL/SHR       | Shift left/right direct word GPR                                                                  | 2     |  |  |

## Table 8 Instruction Set Summary



# **Operating Conditions**

The following operating conditions must not be exceeded to ensure correct operation of the XC164CM. All parameters specified in the following sections refer to these operating conditions, unless otherwise noticed.

| Parameter                                 | Symbol              | Limit Values |                        | Unit | Notes                                            |
|-------------------------------------------|---------------------|--------------|------------------------|------|--------------------------------------------------|
|                                           |                     | Min.         | Max.                   |      |                                                  |
| Digital supply voltage for the core       | V <sub>DDI</sub>    | 2.35         | 2.7                    | V    | Active mode,<br>$f_{CPU} = f_{CPUmax}^{1}$       |
| Digital supply voltage for IO pads        | V <sub>DDP</sub>    | 4.4          | 5.5                    | V    | Active mode <sup>2)3)</sup>                      |
| Supply Voltage Difference                 | $\Delta V_{\rm DD}$ | -0.5         | -                      | V    | $V_{\rm DDP}$ - $V_{\rm DDI}^{4)}$               |
| Digital ground voltage                    | V <sub>SS</sub>     | 0            |                        | V    | Reference voltage                                |
| Overload current                          | I <sub>OV</sub>     | -5           | 5                      | mA   | Per IO pin <sup>5)6)</sup>                       |
|                                           |                     | -2           | 5                      | mA   | Per analog input<br>pin <sup>5)6)</sup>          |
| Overload current coupling                 | K <sub>OVA</sub>    | -            | $1.0 \times 10^{-4}$   | _    | <i>I</i> <sub>OV</sub> > 0                       |
| factor for analog inputs <sup>7</sup>     |                     | -            | 1.5 × 10 <sup>-3</sup> | -    | <i>I</i> <sub>OV</sub> < 0                       |
| Overload current coupling                 | K <sub>OVD</sub>    | -            | $5.0 \times 10^{-3}$   | -    | <i>I</i> <sub>OV</sub> > 0                       |
| factor for digital I/O pins <sup>()</sup> |                     | -            | 1.0 × 10 <sup>-2</sup> | -    | <i>I</i> <sub>OV</sub> < 0                       |
| Absolute sum of overload currents         | $\Sigma  I_{OV} $   | -            | 50                     | mA   | 6)                                               |
| External Load<br>Capacitance              | CL                  | -            | 50                     | pF   | Pin drivers in <b>default</b> mode <sup>8)</sup> |
| Ambient temperature                       | T <sub>A</sub>      | 0            | 70                     | °C   | SAB-XC164                                        |
|                                           |                     | -40          | 85                     | °C   | SAF-XC164                                        |
|                                           |                     | -40          | 125                    | °C   | SAK-XC164                                        |

# Table 10 Operating Condition Parameters

1)  $f_{\text{CPUmax}}$  = 40 MHz for devices marked ... 40F,  $f_{\text{CPUmax}}$  = 20 MHz for devices marked ... 20F.

2) External circuitry must guarantee low-level at the RSTIN pin at least until both power supply voltages have reached the operating range.

<sup>3)</sup> The specified voltage range is allowed for operation. The range limits may be reached under extreme operating conditions. However, specified parameters, such as leakage currents, refer to the standard operating voltage range of  $V_{\text{DDP}}$  = 4.75 V to 5.25 V.

<sup>4)</sup> This limitation must be fulfilled under all operating conditions including power-ramp-up, power-ramp-down, and power-save modes.



5) Overload conditions occur if the standard operating conditions are exceeded, i.e. the voltage on any pin exceeds the specified range:  $V_{OV} > V_{DDP} + 0.5 \vee (I_{OV} > 0)$  or  $V_{OV} < V_{SS} - 0.5 \vee (I_{OV} < 0)$ . The absolute sum of input overload currents on all pins may not exceed **50 mA**. The supply voltages must remain within the specified limits.

Proper operation is not guaranteed if overload conditions occur on functional pins such as XTAL1.

- 6) Not subject to production test verified by design/characterization.
- 7) An overload current  $(I_{OV})$  through a pin injects a certain error current  $(I_{INJ})$  into the adjacent pins. This error current adds to the respective pin's leakage current  $(I_{OZ})$ . The amount of error current depends on the overload current and is defined by the overload coupling factor  $K_{OV}$ . The polarity of the injected error current is inverse compared to the polarity of the overload current that produces it.

The total current through a pin is  $|I_{TOT}| = |I_{OZ}| + (|I_{OV}| \times K_{OV})$ . The additional error current may distort the input voltage on analog inputs.

8) The timing is valid for pin drivers operating in default current mode (selected after reset). Reducing the output current may lead to increased delays or reduced driving capability ( $C_L$ ).

## **Parameter Interpretation**

The parameters listed in the following partly represent the characteristics of the XC164CM and partly its demands on the system. To aid in interpreting the parameters right, when evaluating them for a design, they are marked in column "Symbol":

**CC** (Controller Characteristics):

The logic of the XC164CM will provide signals with the respective characteristics.

#### **SR** (System Requirement):

The external system must provide signals with the respective characteristics to the XC164CM.



# 4.2 DC Parameters

These parameters are static or average values, which may be exceeded during switching transitions (e.g. output current).

| Table 11 | DC Characteristics | (Operating Conditions apply) <sup>1)</sup> |
|----------|--------------------|--------------------------------------------|
|----------|--------------------|--------------------------------------------|

| Parameter                                                      | Symbol                                  |    | Limit Values                      |                                 | Unit | <b>Test Condition</b>                                                |
|----------------------------------------------------------------|-----------------------------------------|----|-----------------------------------|---------------------------------|------|----------------------------------------------------------------------|
|                                                                |                                         |    | Min.                              | Max.                            |      |                                                                      |
| Input low voltage TTL<br>(all except XTAL1)                    | V <sub>IL</sub>                         | SR | -0.5                              | 0.2 × V <sub>DDP</sub><br>- 0.1 | V    | -                                                                    |
| Input low voltage<br>XTAL1 <sup>2)</sup>                       | V <sub>ILC</sub>                        | SR | -0.5                              | $0.3 	imes V_{ m DDI}$          | V    | -                                                                    |
| Input low voltage<br>(Special Threshold)                       | V <sub>ILS</sub>                        | SR | -0.5                              | $0.45 \times V_{\text{DDP}}$    | V    | 3)                                                                   |
| Input high voltage TTL<br>(all except XTAL1)                   | V <sub>IH</sub>                         | SR | $0.2 \times V_{\text{DDP}} + 0.9$ | V <sub>DDP</sub> + 0.5          | V    | -                                                                    |
| Input high voltage<br>XTAL1 <sup>2)</sup>                      | V <sub>IHC</sub>                        | SR | $0.7 	imes V_{ m DDI}$            | V <sub>DDI</sub> + 0.5          | V    | -                                                                    |
| Input high voltage<br>(Special Threshold)                      | V <sub>IHS</sub>                        | SR | 0.8 × V <sub>DDP</sub><br>- 0.2   | V <sub>DDP</sub> + 0.5          | V    | 3)                                                                   |
| Input Hysteresis<br>(Special Threshold)                        | HYS                                     |    | $0.04 \times V_{\text{DDP}}$      | -                               | V    | $V_{\text{DDP}}$ in [V],<br>Series resis-<br>tance = 0 $\Omega^{3)}$ |
| Output low voltage                                             | V <sub>OL</sub>                         | CC | _                                 | 1.0                             | V    | $I_{\rm OL} \leq I_{\rm OLmax}^{4)}$                                 |
|                                                                |                                         |    | -                                 | 0.45                            | V    | $I_{\rm OL} \leq I_{\rm OLnom}^{4)5)}$                               |
| Output high voltage <sup>6)</sup>                              | V <sub>OH</sub>                         | CC | V <sub>DDP</sub> - 1.0            | _                               | V    | $I_{\rm OH} \geq {I_{\rm OHmax}}^{\rm 4)}$                           |
|                                                                |                                         |    | V <sub>DDP</sub> - 0.45           | _                               | V    | $I_{\rm OH} \ge I_{\rm OHnom}^{4)5)}$                                |
| Input leakage current<br>(Port 5) <sup>7)</sup>                | I <sub>OZ1</sub>                        | CC | -                                 | ±300                            | nA   | $0 V < V_{IN} < V_{DDP},$<br>$T_A \le 125 \text{ °C}$                |
|                                                                |                                         |    |                                   | ±200                            | nA   | $0 V < V_{IN} < V_{DDP},$<br>$T_A \le 85 \ ^{\circ}C^{12)}$          |
| Input leakage current (all other <sup>8)</sup> ) <sup>7)</sup> | I <sub>OZ2</sub>                        | CC | -                                 | ±500                            | nA   | $0.45 V < V_{IN} < V_{DDP}$                                          |
| Configuration pull-up                                          | <i>I</i> <sub>CPUH</sub> <sup>10)</sup> |    | —                                 | -10                             | μA   | $V_{\rm IN} = V_{\rm IHmin}$                                         |
| current <sup>9)</sup>                                          | $I_{\rm CPUL}^{11)}$                    |    | -100                              | -                               | μA   | $V_{\rm IN} = V_{\rm ILmax}$                                         |



| Parameter Symbol                                           |                 | ol | Limit Values |      | Unit | <b>Test Condition</b>    |  |
|------------------------------------------------------------|-----------------|----|--------------|------|------|--------------------------|--|
|                                                            |                 |    | Min.         | Max. |      |                          |  |
| XTAL1 input current                                        | $I_{\rm IL}$    | CC | _            | ±20  | μA   | $0 V < V_{IN} < V_{DDI}$ |  |
| Pin capacitance <sup>12)</sup><br>(digital inputs/outputs) | C <sub>IO</sub> | CC | -            | 10   | pF   | -                        |  |

## Table 11 DC Characteristics (Operating Conditions apply)<sup>1)</sup> (cont'd)

1) Keeping signal levels within the limits specified in this table, ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current  $I_{OV}$ .

- 2) If XTAL1 is driven by a crystal, reaching an amplitude (peak to peak) of  $0.4 \times V_{DDI}$  is sufficient.
- 3) This parameter is tested for P3, P9.

4) The maximum deliverable output current of a port driver depends on the selected output driver mode, see Table 12, Current Limits for Port Output Drivers. The limit for pin groups must be respected.

- 5) As a rule, with decreasing output current the output levels approach the respective supply level ( $V_{OL} \rightarrow V_{SS}$ ,  $V_{OH} \rightarrow V_{DDP}$ ). However, only the levels for nominal output currents are guaranteed.
- 6) This specification is not valid for outputs which are switched to open drain mode. In this case the respective output will float and the voltage results from the external circuitry.
- 7) An additional error current ( $I_{INJ}$ ) will flow if an overload current flows through an adjacent pin. Please refer to the definition of the overload coupling factor  $K_{OV}$ .
- The driver of P3.15 is designed for faster switching, because this pin can deliver the system clock (CLKOUT). The maximum leakage current for P3.15 is, therefore, increased to 1 μA.
- 9) During a hardware reset this specification is valid for configuration on P1H.4, P1H.5, P9.4 and P9.5. After a hardware reset this specification is valid for NMI.
- 10) The maximum current may be drawn while the respective signal line remains inactive.
- 11) The minimum current must be drawn to drive the respective signal line active.
- 12) Not subject to production test verified by design/characterization.

| Port Output Driver<br>Mode | Maximum Output Current $(I_{OLmax}, -I_{OHmax})^{1)}$ | Nominal Output Current<br>( <i>I</i> <sub>OLnom</sub> , - <i>I</i> <sub>OHnom</sub> ) |
|----------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------|
| Strong driver              | 10 mA                                                 | 2.5 mA                                                                                |
| Medium driver              | 4.0 mA                                                | 1.0 mA                                                                                |
| Weak driver                | 0.5 mA                                                | 0.1 mA                                                                                |

## Table 12 Current Limits for Port Output Drivers

 An output current above |I<sub>OXnom</sub>| may be drawn from up to three pins at the same time. For any group of 16 neighboring port output pins the total output current in each direction (ΣI<sub>OL</sub> and Σ-I<sub>OH</sub>) must remain below 50 mA.



# 4.3 Analog/Digital Converter Parameters

These parameters describe how the optimum ADC performance can be reached.

| Parameter                                       | Symbol                  |    | Limit Values                                                  |                                 | Unit            | Test             |
|-------------------------------------------------|-------------------------|----|---------------------------------------------------------------|---------------------------------|-----------------|------------------|
|                                                 |                         |    | Min.                                                          | Max.                            |                 | Condition        |
| Analog reference supply                         | V <sub>AREF</sub>       | SR | 4.5                                                           | V <sub>DDP</sub><br>+ 0.1       | V               | 1)               |
| Analog reference ground                         | $V_{AGND}$              | SR | V <sub>SS</sub> - 0.1                                         | V <sub>SS</sub> + 0.1           | V               | -                |
| Analog input voltage range                      | $V_{AIN}$               | SR | V <sub>AGND</sub>                                             | V <sub>AREF</sub>               | V               | 2)               |
| Basic clock frequency                           | $f_{\sf BC}$            |    | 0.5                                                           | 20                              | MHz             | 3)               |
| Conversion time for 10-bit result <sup>4)</sup> | t <sub>C10P</sub>       | CC | $52 \times t_{\rm BC}$ + $t_{\rm S}$ + $6 \times t_{\rm SYS}$ |                                 | _               | Post-calibr. on  |
|                                                 | <i>t</i> <sub>C10</sub> | CC | $40 \times t_{\rm BC}$ + $t_{\rm BC}$                         | $t_{\rm S}$ + 6 × $t_{\rm SYS}$ | _               | Post-calibr. off |
| Conversion time for 8-bit result <sup>4)</sup>  | t <sub>C8P</sub>        | CC | $44 \times t_{\rm BC}$ + $t_{\rm BC}$                         | $t_{\rm S}$ + 6 × $t_{\rm SYS}$ | _               | Post-calibr. on  |
|                                                 | t <sub>C8</sub>         | CC | $32 \times t_{\rm BC}$ + $t_{\rm BC}$                         | $t_{\rm S}$ + 6 × $t_{\rm SYS}$ | -               | Post-calibr. off |
| Calibration time after reset                    | t <sub>CAL</sub>        | CC | 484                                                           | 11,696                          | t <sub>BC</sub> | 5)               |
| Total unadjusted error                          | TUE                     | CC | _                                                             | ±2                              | LSB             | 1)               |
| Total capacitance<br>of an analog input         | $C_{AINT}$              | CC | _                                                             | 15                              | pF              | 6)               |
| Switched capacitance of an analog input         | $C_{AINS}$              | CC | _                                                             | 10                              | pF              | 6)               |
| Resistance of the analog input path             | R <sub>AIN</sub>        | CC | _                                                             | 2                               | kΩ              | 6)               |
| Total capacitance<br>of the reference input     | $C_{AREFT}$             | CC | _                                                             | 20                              | pF              | 6)               |
| Switched capacitance of the reference input     | $C_{AREFS}$             | CC | _                                                             | 15                              | pF              | 6)               |
| Resistance of the reference input path          | R <sub>AREF</sub>       | СС | _                                                             | 1                               | kΩ              | 6)               |

| Table 14 | A/D Converter Characteristics (Operating Conditions apply) |
|----------|------------------------------------------------------------|
|----------|------------------------------------------------------------|

1) TUE is tested at  $V_{AREF} = V_{DDP} + 0.1 \text{ V}$ ,  $V_{AGND} = 0 \text{ V}$ . It is verified by design for all other voltages within the defined voltage range.

If the analog reference supply voltage drops below 4.5 V (i.e.  $V_{AREF} \ge 4.0$  V) or exceeds the power supply voltage by up to 0.2 V (i.e.  $V_{AREF} = V_{DDP} + 0.2$  V) the maximum TUE is increased to ±3 LSB. This range is not subject to production test.

The specified TUE is guaranteed only, if the absolute sum of input overload currents on Port 5 pins (see  $I_{OV}$  specification) does not exceed 10 mA, and if  $V_{AREF}$  and  $V_{AGND}$  remain stable during the respective period of time. During the reset calibration sequence the maximum TUE may be ±4 LSB.



# 4.4 AC Parameters

These parameters describe the dynamic behavior of the XC164CM.

# 4.4.1 Definition of Internal Timing

The internal operation of the XC164CM is controlled by the internal master clock  $f_{MC}$ .

The master clock signal  $f_{\rm MC}$  can be generated from the oscillator clock signal  $f_{\rm OSC}$  via different mechanisms. The duration of master clock periods (TCMs) and their variation (and also the derived external timing) depend on the used mechanism to generate  $f_{\rm MC}$ . This influence must be regarded when calculating the timings for the XC164CM.



Figure 15 Generation Mechanisms for the Master Clock

Note: The example for PLL operation shown in **Figure 15** refers to a PLL factor of 1:4, the example for prescaler operation refers to a divider factor of 2:1.