

Welcome to E-XFL.COM

Embedded - Microcontrollers - Application Specific: Tailored Solutions for Precision and Performance

### Embedded - Microcontrollers - Application Specific

represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

### What Are <u>Embedded - Microcontrollers -</u> <u>Application Specific</u>?

Application enacific microcontrollars are angineered to

### Details

·XF

| Product Status                                           | Obsolete                                              |
|----------------------------------------------------------|-------------------------------------------------------|
| Applications                                             | Intelligent LED Driver                                |
| Core Processor                                           | M8C                                                   |
| Program Memory Type                                      | FLASH (16KB)                                          |
| Controller Series                                        | CY8CLED                                               |
| RAM Size                                                 | 1K x 8                                                |
| Interface                                                | DALI, DMX512, I²C, IrDA, SPI, UART/USART              |
| Number of I/O                                            | 14                                                    |
|                                                          |                                                       |
| Voltage - Supply                                         | 4.75V ~ 5.25V                                         |
| Voltage - Supply<br>Operating Temperature                | 4.75V ~ 5.25V<br>-40°C ~ 85°C                         |
|                                                          |                                                       |
| Operating Temperature                                    | -40°C ~ 85°C                                          |
| Operating Temperature<br>Mounting Type                   | -40°C ~ 85°C<br>Surface Mount                         |
| Operating Temperature<br>Mounting Type<br>Package / Case | -40°C ~ 85°C<br>Surface Mount<br>56-VFQFN Exposed Pad |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 3. Logic Block Diagrams



Figure 3-1. CY8CLED04D0x Logic Block Diagram





Figure 3-5. CY8CLED02D01 Logic Block Diagram



# 4. PowerPSoC<sup>®</sup> Functional Overview

The PowerPSoC family incorporates programmable system-on-chip technology with the best in class power electronics controllers and switching devices to create easy to use power-system-on-chip solutions for lighting applications.

All PowerPSoC family devices are designed to replace traditional MCUs, system ICs, and the numerous discrete components that surround them. PowerPSoC devices feature high performance power electronics including 1 ampere 2 MHz power FETs, hysteretic controllers, current sense amplifiers, and PrISM/PWM modulators to create a complete power electronics solution for LED power management. Configurable power, analog, digital, and interconnect circuitry enables a high level of integration in a host of industrial, commercial, and consumer LED lighting applications.

This architecture integrates programmable analog and digital blocks to enable you to create customized peripheral configurations that match the requirements of each individual application. Additionally, the device includes a 24 MHz CPU, Flash program memory, SRAM data memory, and configurable I/O in a range of convenient pinouts and packages.

The PowerPSoC architecture, as illustrated in the block diagrams, consists of five main areas: PSoC core, digital system, analog system, system resources, and power peripherals, which include power FETs, hysteretic controllers, current sense amplifiers, and PrISM/PWM modulators. Configurable global busing combines all of the device resources into a complete custom system. The PowerPSoC family of devices have 10-port I/Os that connect to the global digital and analog interconnects, providing access to eight digital blocks and six analog blocks.

## 5. Power Peripherals

PowerPSoC is designed to operate at voltages from 7 V to 32 V, drive up to 1 ampere of current using internal MOSFET switches, and over 1 ampere with external MOSFETs.

This family of devices (CY8CLED0xD/G0y) combines up to four independent channels of constant current drivers. These drivers feature hysteretic controllers with the Programmable

System-on-Chip (PSoC) that contains an 8-bit microcontroller, configurable digital and analog peripherals, and embedded flash memory.

The CY8CLED0xD/G0y is the first product in the PowerPSoC family to integrate power peripherals to add further integration for your power electronics applications. The PowerPSoC family of intelligent power controller ICs are used in lighting applications that need traditional MCUs and discrete power electronics support. The power peripherals of the CY8CLED0xD/G0y include up to four 32 volt power MOSFETs with current ratings up to 1 ampere each. It also integrates gate drivers that enable applications to drive external MOSFETs for higher current and voltage capabilities. The controller is a programmable threshold hysteretic controller, with user-selectable feedback paths that uses the IC in current mode floating load buck, floating load buck-boost, and boost configurations.

## 5.1 Hysteretic Controllers

The PowerPSoC contains four hysteretic controllers. There is one hysteretic controller for each channel of the device.

The hysteretic controllers provide cycle by cycle switch control with fast transient response, which simplifies system design by requiring no external compensation. The hysteretic controllers include the following key features:

- Four independent channels
- DAC configurable thresholds
- Wide switching frequency range from 20 kHz to 2 MHz
- Programmable minimum on and off time
- Floating load buck, floating load buck-boost and boost topology controller

The reference inputs (REF\_A and REF\_B in Figure 5-1.) of the hysteretic controller are provided by the reference DACs as illustrated in the top level block diagram (see Figure 3-1. on page 3).

The hysteretic control function output is generated by comparing the feedback value to two thresholds. Going below the lower threshold turns the switch ON and exceeding the upper threshold turns the switch OFF as shown in Figure 5-1. The output current waveforms are shown in Figure 5-2.

The hysteretic controller also controls the minimum on-time and off-time. This circuit prevents oscillation at very high frequencies; which can be very destructive to output switches.

The output to the gate drivers is gated by the Trip, DIM and Enable signals. The Enable signal is a direct result of the enable bit in the control register for the hysteretic controller.

The Trip signal can be any digital signal that follows TTL logic (logic high and logic low). It is an active high input.

The DIM Modulation signal is the output of the dedicated modulators that are present in the power peripherals, or any other digital modulation signal.

### Figure 5-1. Generating Hysteretic Control Function Output





the routing is done. Table 5-1 illustrates example values of  $R_{sense}$  for different currents.

The method to calculate the  $\mathsf{R}_{\mathsf{sense}}$  value for a desired average current is explained in the application note CY8CLED0xx0x: Topology and Design Guide for Circuits using PowerPSoC - AN52699

Table 5-1. R<sub>sense</sub> Values for Different Currents

| Max Load Current (mA) | Typical $R_{sense}$ (m $\Omega$ ) |  |  |  |  |  |
|-----------------------|-----------------------------------|--|--|--|--|--|
| 1000                  | 100                               |  |  |  |  |  |
| 750                   | 130                               |  |  |  |  |  |
| 500                   | 200                               |  |  |  |  |  |
| 350                   | 300                               |  |  |  |  |  |





### 5.6 Voltage Comparators

There are six comparators that provide high speed comparator operation for over voltage, over current, and various other system event detections. For example, the comparators may be used for zero crossing detection for an AC input line or monitoring total DC bus current. Programmable internal analog routing enables these comparators to monitor various analog signals. These comparators include the following key features:

- High speed comparator operation: 100 ns response time
- Programmable interrupt generation
- Low input offset voltage and input bias currents

Six precision voltage comparators are available. The differential positive and negative inputs of the comparators are routed from the analog multiplexer and the output goes to the digital multiplexer. A programmable inverter is used to select the output polarity. User-selectable hysteresis can be enabled or disabled to trade-off noise immunity versus comparator sensitivity.

## 5.7 Reference DACs

The reference DACs are used to generate set points for various analog modules such as Hysteretic controllers and comparators. The reference DACs include the following key features:

- 8-bit resolution
- Guaranteed monotonic operation

- Low gain errors
- 10 us settling time

These DACs are available to provide programmable references for the various analog and comparator functions and are controlled by memory mapped registers.

DAC[0:7] are embedded in the hysteretic controllers and are required to set the upper and lower thresholds for channel 0 to 3.

DAC [8:13] are connected to the Power Peripherals Analog Multiplexer and provide programmable references to the comparator bank. These are used to set trip points which enable over voltage, over current, and other system event detection.

## 5.8 Built-in Switching Regulator

The switching regulator is used to power the low voltage (5 V portion of the PowerPSoC) from the input line. This regulator is based upon a peak current control loop which can support up to 250 mA of output current. The current not being consumed by PowerPSoC is used to power additional system peripherals. The key features of the built-in switching regulator include:

- Ability to self power device from input line
- Small filter component sizes
- Fast response to transients

Refer to Table 15-20 for component values.

The 'Ref' signal that forms the reference to the Error Amplifier is internally generated and there is no user control over it.

### Figure 5-4. Built-in Switching Regulator



## 5.9 Analog Multiplexer

The PowerPSoC family's analog MUX is designed to route signals from the CSA output, function I/O pins and the DACs to comparator inputs and the current sense inputs of the hysteretic controllers. Additionally, CSA outputs can be routed to the AINX block using this MUX.

For a full matrix representation of all possible routing using this MUX, refer to the PowerPSoC Technical Reference Manual.

The CPU configures the Power Peripherals Analog Multiplexer connections using memory mapped registers. The analog multiplexer includes the following key features:

Signal integrity for minimum signal corruption



## 5.10 Digital Multiplexer

The PowerPSoC family's digital MUX is a configurable switching matrix that connects the power peripheral digital resources.

For a full matrix representation of all possible routing using this MUX, refer to the PowerPSoC Technical Reference Manual.

This power peripheral digital multiplexer is independent of the main PSoC digital buses or global interconnect of the PSoC core. The digital multiplexer includes the following key features:

Connect signals to ensure needed flexibility

### 5.11 Function Pins (FN0[0:3])

The function I/O pins are a set of dedicated control pins used to perform system level functions with the power peripheral blocks of the PowerPSoC. These pins are dynamically configurable, enabling them to perform a multitude of input and output functions. These I/Os have direct access to the input and output of the voltage comparators, input of the hysteretic controller, and output of the digital PWM blocks for the device. The function I/O pins are register mapped. The microcontroller can control and read the state of these pins and the interrupt function.

Some of the key system benefits of the function I/O are:

- Enabling an external higher voltage current-sense amplifier as shown in Figure 5-5.
- Synchronizing dimming of multiple PowerPSoC controllers as shown in Figure 5-6.
- Programmable fail-safe monitor and dedicated shutdown of hysteretic controller as shown in Figure 5-7.

Along with the these functions, these I/Os also provide interrupt functionality, enabling intelligent system responses to power control lighting system status.

### Figure 5-5. External CSA and FET Application





#### Figure 5-7. Event Detection



### Figure 5-6. PowerPSoC in Master/Slave Configuration



# 6. PSoC Core

The PSoC core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable general purpose I/O(GPIO).

The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four MIPS 8-bit Harvard architecture microprocessor. The CPU uses an interrupt controller with up to 20 vectors to simplify programming of real time embedded events. The program execution is timed and protected using the included sleep and watchdog timers (WDT) time and protect program execution.

Memory encompasses 16 K of flash for program storage, 1 K of SRAM for data storage, and up to 2 K of EEPROM emulated using the flash. Program flash uses four protection levels on blocks of 64 bytes, allowing customized software IP protection.

The PSoC device incorporates flexible internal clock generators, including a 24 MHz internal main oscillator (IMO) accurate to 4 percent over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz internal low-speed oscillator (ILO) is provided for the sleep timer and WDT. The clocks, together with programmable clock dividers (as a system resource), provide the flexibility to integrate almost any timing requirement into the PowerPSoC device.

PowerPSoC GPIOs provide connection to the CPU, digital, and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt on high level, low level, and change from last read.

## 6.1 Digital System

The digital system contains eight digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references.

Digital peripheral configurations include:

- DMX512
- Counters (8 to 32 bit)
- Timers (8 to 32 bit)
- UART 8-bit with selectable parity
- SPI master and slave
- I<sup>2</sup>C master, slave, and multi-master
- Cyclical redundancy checker/generator (8 to 32 bit)
- IrDA
- Pseudo random sequence generators (8 to 32 bit)

**Note** The DALI interface is supported through the use of a combination of the above mentioned user modules. For more details on the exact configuration and an example project, refer to the application note, PowerPSoC Firmware Design Guidelines, Lighting Control Interfaces - AN51012.

The digital blocks can be connected to any GPIO through a series of global buses that route any signal to any pin. The buses

also allow signal multiplexing and performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

There are four digital blocks in each row. This allows optimum choice of system resources for your application.





### 6.2 Analog System

The analog system contains six configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PowerPSoC analog functions (most available as user modules) are:

- Analog-to-digital converters (up to 2, with 6 to 12-bit resolution, selectable as incremental, Delta Sigma, and SAR)
- Filters (2 and 4 pole band-pass, low-pass, and notch)
- Amplifiers (up to 2, with selectable gain to 48x)
- Instrumentation amplifiers (1 with selectable gain to 93x)
- Comparators (up to 2, with 16 selectable thresholds)
- DACs (up to 2, with 6 to 9-bit resolution)
- Multiplying DACs (up to 2, with 6 to 9-bit resolution)
- High current output drivers (two with 30 mA drive as a PSoC core resource)
- 1.3 V reference (as a system resource)
- Modulators
- Correlators
- Peak detectors
- Many other topologies possible



Analog blocks are arranged in two columns of three blocks each, which includes one continuous time (CT) and two switched capacitor (SC) blocks, as shown in Figure 6-2. on page 14.





Microcontroller Interface (Address Bus, Data Bus, Etc.)

## 6.3 Analog Multiplexer System

The Analog Mux Bus connects to every GPIO pin in ports 0 to 2. Pins can be connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with comparators and analog-to-digital converters. It can be split into two sections for simultaneous dual-channel processing. An additional analog input multiplexer provides a second path to bring Port 0 pins to the analog array.

Switch control logic enables selected pins to precharge continuously under hardware control. This enables capacitive

measurement for applications such as touch sensing. Other multiplexer applications include:

- Track pad, finger sensing
- Crosspoint connection between any I/O pin combinations

Like other PSoC devices, PowerPSoC has specific pins allocated to the reference capacitor (Ref Cap) and modulation resistor (Mod resistor). These are indicated in the device pinouts (Section 13). For more details on capacitive sensing, see the design guide, Getting Started With CapSense. Apart from these, there are a number of application notes on Capacitive Sensing on the Cypress webbiest. The PowerPSoC Technical Reference Manual provides details on the analog system configuration that enables all I/Os in the device to be CapSense inputs.

### 6.4 Additional System Resources

System resources provide additional capability useful in complete systems. Additional resources include a multiplier, decimator, low voltage detection, and power on reset. Brief statements describing the merits of each resource follow.

- Two multiply accumulates (MACs) provide fast 8-bit multipliers with 32-bit accumulate, to assist in both general math and digital filters.
- A decimator provides a custom hardware filter for digital signal processing applications including creation of delta sigma ADCs.
- Low-voltage detection (LVD) interrupts signal the application of falling voltage levels, while the advanced POR (power on reset) circuit eliminates the need for a system supervisor.
- Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. The designer can generate additional clocks using digital PSoC blocks as clock dividers.
- The I<sup>2</sup>C module provides 100 and 400 kHz communication over two wires. Slave, master, and multi-master applications are supported.
- An internal 1.3 V reference provides an absolute reference for the analog system, including ADCs and DACs.
- Versatile analog multiplexer system.



## 8. PowerPSoC Device Characteristics

There are two major groups of devices in the PowerPSoC family. One group is a 4-channel 56-pin QFN and the other is a 3-channel 56-pin QFN. These are summarized in the following table.

| Table 8-1. Po | owerPSoC Device | Characteristics |
|---------------|-----------------|-----------------|
|---------------|-----------------|-----------------|

| Device Group        | Internal<br>Power FETs | External<br>Gate<br>Drivers | Digital I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Col-<br>umns | Analog<br>Blocks | SRAM<br>Size | Flash Size |
|---------------------|------------------------|-----------------------------|-------------|-----------------|-------------------|------------------|-------------------|------------------------|------------------|--------------|------------|
| CY8CLED04D01-56LTXI | 4X1.0 A                | 4                           | 14          | 2               | 8                 | 14               | 2                 | 2                      | 6                | 1 K          | 16 K       |
| CY8CLED04D02-56LTXI | 4X0.5 A                | 4                           | 14          | 2               | 8                 | 14               | 2                 | 2                      | 6                | 1 K          | 16 K       |
| CY8CLED04G01-56LTXI | 0                      | 4                           | 14          | 2               | 8                 | 14               | 2                 | 2                      | 6                | 1 K          | 16 K       |
| CY8CLED03D01-56LTXI | 3X1.0 A                | 3                           | 14          | 2               | 8                 | 14               | 2                 | 2                      | 6                | 1 K          | 16 K       |
| CY8CLED03D02-56LTXI | 3X0.5 A                | 3                           | 14          | 2               | 8                 | 14               | 2                 | 2                      | 6                | 1 K          | 16 K       |
| CY8CLED03G01-56LTXI | 0                      | 3                           | 14          | 2               | 8                 | 14               | 2                 | 2                      | 6                | 1 K          | 16 K       |
| CY8CLED02D01-56LTXI | 2X1.0 A                | 2                           | 14          | 2               | 8                 | 14               | 2                 | 2                      | 6                | 1 K          | 16 K       |
| CY8CLED01D01-56LTXI | 1X1.0 A                | 1                           | 14          | 2               | 8                 | 14               | 2                 | 2                      | 6                | 1 K          | 16 K       |
| CY8CLED01D01-56LTXQ | 1X1.0 A                | 1                           | 14          | 2               | 8                 | 14               | 2                 | 2                      | 6                | 1 K          | 16 K       |



## 9. Getting Started

The quickest way to understand the PowerPSoC device is to read this datasheet and then use the PSoC Designer integrated development environment (IDE). This datasheet is an overview of the PowerPSoC integrated circuit and presents specific pin, register, and electrical specifications. For in depth information, along with detailed programming information, refer to the *PowerPSoC Technical Reference Manual*.

For up-to-date ordering, packaging, and electrical specification information, see the latest PowerPSoC device datasheets on the web at www.cypress.com.

### 9.1 Application Notes

Application notes are an excellent introduction to a wide variety of possible PowerPSoC designs. Layout guidelines, thermal management and firmware design guidelines are some of the topics covered. To view the PowerPSoC application notes, go to http://www.cypress.com/powerpsoc and click on the Application Notes link.

### 9.2 Development Kits

Development Kits are available from the following distributors: Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store contains development kits, C compilers, and all accessories for PowerPSoC development. For more information on the kits or to purchase a kit from the Cypress web site, go to http://www.cypress.com/powerpsoc and click on the Development Kits link.

### 9.3 Training

Free PowerPSoC technical training (on demand, webinars, and workshops) is available online at www.cypress.com/training. The training covers a wide variety of topics and skill levels to assist you in your designs.

### 9.4 CYPros Consultants

Certified PSoC Consultants offer everything from technical assistance to completed PowerPSoC designs. To contact or become a PSoC Consultant go to www.cypress.com/cypros.

### 9.5 Technical Support

PowerPSoC application engineers take pride in fast and accurate response. They can be reached with a 24-hour guaranteed response at http://www.cypress.com/support/. If you cannot find an answer to your question, call technical support at 1-800-541-4736.

## 10. Development Tools

PSoC Designer is a Microsoft<sup>®</sup> Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE runs on Windows XP, Windows Vista, or Windows 7.

This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and built-in support for third-party assemblers and C compilers. PSoC Designer also supports C language compilers developed specifically for the devices in the PowerPSoC family.

### **10.1 PSoC Designer Software Subsystems**

### 10.1.1 Chip-Level View

The chip-level view is a more traditional integrated development environment (IDE) based on PSoC Designer. Choose a base device to work with and then select different onboard analog and digital components called user modules that use the PowerPSoC blocks. Examples of user modules are current sense amplifiers, PrISM, PWM, DMM, Floating Load Buck, and Boost. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration allows for changing configurations at run time.

### 10.1.2 Code Generation Tools

PSoC Designer supports multiple third party C compilers and assemblers. The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. The choice is yours.

**Assemblers.** The assemblers allow assembly code to merge seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compilers.** C language compilers are available that support the PowerPSoC family of devices. The products allow you to create complete C programs for the PowerPSoC family of devices.

The optimizing C compilers provide all the features of C tailored to the PowerPSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

### 10.1.3 Debugger

The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PowerPSoC device. Debugger commands allow the designer to read and program and read and write data memory, read and write I/O registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest.

### 10.1.4 Online Help System

The online help system displays online, context-sensitive help for you. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to faqs and an Online Support Forum to aid the designer in getting started.



## 12.6 CY8CLED02D01 56-Pin Part Pinout (without OCD)

The CY8CLED02D01 PowerPSoC devices are available with the following pinout information. Every port pin (labeled with a "P" and "FN0") is capable of Digital I/O.

| Pin      | Туре            |                   |                      |                       | Fig                                                                            | ure        |           |
|----------|-----------------|-------------------|----------------------|-----------------------|--------------------------------------------------------------------------------|------------|-----------|
| No.      | Digital<br>Rows | Analog<br>Columns | Power<br>Peripherals | Name                  | Description                                                                    |            |           |
| 1        | I/O             | I                 |                      | P1[0]                 | GPIO/I <sup>2</sup> C SDA (Secondary)/<br>ISSP SDATA                           |            |           |
| 2        | I/O             | 1                 |                      | P2[2]                 | GPIO/Direct Switch Cap connection                                              |            |           |
| 3        | I/O             | I/O               |                      | P0[3]                 | GPIO/Analog Input (Column 0)/<br>Analog Output (Column 0)                      |            |           |
| 4        | I/O             | I/O               |                      | P0[5]                 | GPIO/Analog Input (Column 0)/<br>Analog Output (Column 1)/<br>Capsense Ref Cap |            |           |
| 5        | I/O             | I                 |                      | P0[7]                 | GPIO/Analog Input (Column 0)/<br>Capsense Ref Cap                              |            |           |
| 6        | I/O             | I                 |                      | P1[1]                 | GPIO/I <sup>2</sup> C SCLK (Secondary)/<br>ISSP SCLK                           |            |           |
| 7        | I/O             | -                 |                      | P1[5]                 | GPIO/I <sup>2</sup> C SDA (Primary)                                            |            |           |
| 3        | I/O             | I                 |                      | P1[7]                 | GPIO/I <sup>2</sup> C SCL (Primary)                                            | 1          |           |
| Э        | 1               |                   |                      | V <sub>SS</sub>       | Digital Ground                                                                 | 1          |           |
| 10       | 1               |                   |                      | NC                    | No Connect                                                                     | 1          |           |
| 11       | <u> </u>        |                   |                      | NC                    | No Connect                                                                     | 1          |           |
| 12       |                 |                   |                      | NC                    | No Connect                                                                     | 1          |           |
| 13       | ł               |                   |                      | NC                    | No Connect                                                                     |            |           |
| 14       | 1               |                   |                      | XRES                  | External Reset                                                                 |            |           |
| 15       | -               |                   |                      | V <sub>DD</sub>       | Digital Power Supply                                                           |            |           |
| 16       |                 |                   |                      | V <sub>SS</sub>       | Digital Ground                                                                 |            |           |
| 17       |                 |                   |                      | AV <sub>SS</sub>      | Analog Ground                                                                  |            |           |
| 8        |                 |                   |                      | AV <sub>DD</sub>      | Analog Power Supply                                                            |            |           |
| 19       |                 |                   |                      | DNC <sup>[9]</sup>    | Do Not Connect                                                                 |            |           |
| 20       |                 |                   |                      | DNC <sup>[9]</sup>    | Do Not Connect                                                                 |            |           |
| 21       |                 |                   |                      | DNC <sup>[9]</sup>    | Do Not Connect                                                                 |            |           |
| 22       |                 |                   |                      | DNC <sup>[9]</sup>    | Do Not Connect                                                                 |            |           |
| 23       |                 |                   |                      | SREGCOMP              | Voltage Regulator Error Amp Comp                                               |            |           |
| 23<br>24 |                 |                   | I                    | SREGFB                | Regulator Voltage Mode Feedback                                                |            |           |
| 25       |                 |                   | 1                    | SREGCSN               | Current Mode Feedback Negative                                                 |            |           |
| 26       |                 |                   | 1                    | SREGCSP               | Current Mode Feedback Positive                                                 |            |           |
| 27       |                 |                   | 0                    | SREGSW                | Switch Mode Regulator OUT                                                      |            |           |
| 28       |                 |                   | -                    | SREGHVIN              | Switch Mode Regulator IN                                                       |            |           |
| 29       |                 |                   |                      | GDV <sub>DD</sub>     | Gate Driver Power Supply                                                       |            |           |
| 30       |                 |                   |                      | GDV <sub>SS</sub>     | Gate Driver Ground                                                             | Pin<br>No. | Dig<br>Ro |
| 31       |                 |                   |                      | PGND3 <sup>[10]</sup> | Power FET Ground 3                                                             | 44         |           |
| 32       |                 |                   |                      | DNC <sup>[9]</sup>    | Do Not Connect                                                                 | 45         |           |
| 33       |                 |                   |                      | DNC <sup>[9]</sup>    | Do Not Connect                                                                 | 46         |           |
| 34       |                 |                   |                      | PGND2 <sup>[10]</sup> | Power FET Ground 2                                                             | 47         |           |
| 35       |                 |                   |                      | DNC <sup>[9]</sup>    | Do Not Connect                                                                 | 48         |           |
| 36       |                 |                   |                      | DNC <sup>[9]</sup>    | Do Not Connect                                                                 | 49         |           |
| 37       |                 |                   |                      | SW1                   | Power Switch 1                                                                 | 50         |           |
| 38       |                 |                   | 0                    | GD1                   | External Low Side Gate Driver 1                                                | 51         |           |
| 39       |                 |                   |                      | PGND1 <sup>[10]</sup> | Power FET Ground 1                                                             | 52         |           |
| 40       |                 |                   |                      | SW0                   | Power Switch 0                                                                 | 53         | I/        |
| 41       |                 |                   | 0                    | GD0                   | External Low Side Gate Driver 0                                                | 54         |           |
| 42       |                 |                   |                      | PGND0 <sup>[10]</sup> | Power FETGround 0                                                              | 55         | 1/        |
|          |                 |                   |                      |                       |                                                                                |            |           |

### Table 12-6. CY8CLED02D01 56-Pin Part Pinout (QFN)

### e 12-6. CY8CLED02D01 56-Pin PowerPSoC Device





\* Connect Exposed Pad to PGNDx

| 21 | 0 | SKEGSW                | Switch Mode Regulator OUT       |     |     |      |                      |                   |                                                         |
|----|---|-----------------------|---------------------------------|-----|-----|------|----------------------|-------------------|---------------------------------------------------------|
| 28 |   | SREGHVIN              | Switch Mode Regulator IN        |     |     |      |                      |                   |                                                         |
| 29 |   | GDV <sub>DD</sub>     | Gate Driver Power Supply        | Pin |     | Туре |                      |                   |                                                         |
| 30 |   | GDV <sub>SS</sub>     | Gate Driver Ground              | No. |     |      | Power<br>Peripherals | Name              | Description                                             |
| 31 |   | PGND3 <sup>[10]</sup> | Power FET Ground 3              | 44  |     |      |                      | GDV <sub>DD</sub> | Gate Driver Power Supply                                |
| 32 |   | DNC <sup>[9]</sup>    | Do Not Connect                  | 45  |     |      | I/O                  | FN0[0]            | Function I/O                                            |
| 33 |   | DNC <sup>[9]</sup>    | Do Not Connect                  | 46  |     |      | I/O                  | FN0[1]            | Function I/O                                            |
| 34 |   | PGND2 <sup>[10]</sup> | Power FET Ground 2              | 47  |     |      | I/O                  | FN0[2]            | Function I/O                                            |
| 35 |   | DNC <sup>[9]</sup>    | Do Not Connect                  | 48  |     |      | I/O                  | FN0[3]            | Function I/O                                            |
| 36 |   | DNC <sup>[9]</sup>    | Do Not Connect                  | 49  |     |      | I                    | CSN0              | Current Sense Negative Input 0                          |
| 37 |   | SW1                   | Power Switch 1                  | 50  |     |      |                      | CSP0              | Current Sense Positive Input and<br>Power Supply - CSA0 |
| 38 | 0 | GD1                   | External Low Side Gate Driver 1 | 51  |     |      |                      | CSP1              | Current Sense Positive Input and<br>Power Supply - CSA1 |
| 39 |   | PGND1 <sup>[10]</sup> | Power FET Ground 1              | 52  |     |      | I                    | CSN1              | Current Sense Negative Input 1                          |
| 40 |   | SW0                   | Power Switch 0                  | 53  | I/O | I    |                      | P0[4]             | GPIO/Analog Input (Column 1) /<br>Bandgap Output        |
| 41 | 0 | GD0                   | External Low Side Gate Driver 0 | 54  |     |      |                      | V <sub>DD</sub>   | Digital Power Supply                                    |
| 42 |   | PGND0 <sup>[10]</sup> | Power FETGround 0               | 55  |     |      |                      | V <sub>SS</sub>   | Digital Ground                                          |
| 43 |   | GDV <sub>SS</sub>     | Gate Driver Ground              | 56  | I/O | I    |                      | P1[4]             | GPIO / External Clock Input                             |

Notes

9. Do Not Connect (DNC) pins must be left unconnected, or floating. Connecting these pins to power or ground may cause improper operation or failure of the device. 10. All PGNDx pins must be connected to the ground plane on the PCB irrespective of whether the corresponding PowerPSoC channel is used or not.



## 12.7 CY8CLED01D01 56-Pin Part Pinout (without OCD)

The CY8CLED01D01 PowerPSoC device is available with the following pinout information. Every port pin (labeled with a "P" and "FN0") is capable of Digital I/O.

## Table 12-7. CY8CLED01D01 56-Pin Part Pinout (QFN)

|            | Туре            |        |                      |                       |                                                                                | Fig | jure <sup>·</sup> |
|------------|-----------------|--------|----------------------|-----------------------|--------------------------------------------------------------------------------|-----|-------------------|
| Pin<br>No. | Digital<br>Rows | Analog | Power<br>Peripherals | Name                  | Description                                                                    |     | Juio              |
| 1          | I/O             | 1      |                      | P1[0]                 | GPIO/I <sup>2</sup> C SDA (Secondary)/<br>ISSP SDATA                           |     |                   |
| 2          | I/O             | 1      |                      | P2[2]                 | GPIO/Direct Switch Cap connection                                              |     |                   |
| 3          | I/O             | I/O    |                      | P0[3]                 | GPIO/Analog Input (Column 0)/<br>Analog Output (Column 0)                      |     |                   |
| 4          | I/O             | I/O    |                      | P0[5]                 | GPIO/Analog Input (Column 0)/<br>Analog Output (Column 1)/<br>Capsense Ref Cap |     |                   |
| 5          | I/O             | I      |                      | P0[7]                 | GPIO/Analog Input (Column 0)/<br>Capsense Ref Cap                              |     |                   |
| 6          | I/O             | Ι      |                      | P1[1]                 | GPIO/I <sup>2</sup> C SCLK (Secondary)/<br>ISSP SCLK                           |     |                   |
| 7          | I/O             | I      |                      | P1[5]                 | GPIO/I <sup>2</sup> C SDA (Primary)                                            |     |                   |
| 8          | I/O             | I      |                      | P1[7]                 | GPIO/I <sup>2</sup> C SCL (Primary)                                            |     |                   |
| 9          |                 |        |                      | V <sub>SS</sub>       | Digital Ground                                                                 |     |                   |
| 10         |                 |        |                      | NC                    | No Connect                                                                     | 1   |                   |
| 11         |                 |        |                      | NC                    | No Connect                                                                     | 1   |                   |
| 12         |                 |        |                      | NC                    | No Connect                                                                     | 1   |                   |
| 13         |                 |        |                      | NC                    | No Connect                                                                     |     |                   |
| 14         | I               |        |                      | XRES                  | External Reset                                                                 |     |                   |
| 15         |                 |        |                      | V <sub>DD</sub>       | Digital Power Supply                                                           |     |                   |
| 16         |                 |        |                      | V <sub>SS</sub>       | Digital Ground                                                                 |     |                   |
| 17         |                 |        |                      | AV <sub>SS</sub>      | Analog Ground                                                                  |     |                   |
| 18         |                 |        |                      | AV <sub>DD</sub>      | Analog Power Supply                                                            |     |                   |
| 19         |                 |        |                      | DNC <sup>[11]</sup>   | Do Not Connect                                                                 |     |                   |
| 20         |                 |        |                      | DNC <sup>[11]</sup>   | Do Not Connect                                                                 |     |                   |
| 21         |                 |        |                      | DNC <sup>[11]</sup>   | Do Not Connect                                                                 |     |                   |
| 22         |                 |        |                      | DNC <sup>[11]</sup>   | Do Not Connect                                                                 |     |                   |
| 23         |                 |        |                      | SREGCOMP              | Voltage Regulator Error Amp Comp                                               |     |                   |
| 24         |                 |        | I                    | SREGFB                | Regulator Voltage Mode Feedback Node                                           |     |                   |
| 25         |                 |        | I                    | SREGCSN               | Current Mode Feedback Negative                                                 |     |                   |
| 26         |                 |        | I                    | SREGCSP               | Current Mode Feedback Positive                                                 |     |                   |
| 27         |                 |        | 0                    | SREGSW                | Switch Mode Regulator OUT                                                      |     |                   |
| 28         |                 |        |                      | SREGHVIN              | Switch Mode Regulator IN                                                       |     |                   |
| 29         |                 |        |                      | GDV <sub>DD</sub>     | Gate Driver Power Supply                                                       | Pin |                   |
| 30         |                 |        |                      | GDV <sub>SS</sub>     | Gate Driver Ground                                                             | No. | Digita<br>Rows    |
| 31         |                 |        |                      | PGND3 <sup>[12]</sup> | Power FET Ground 3                                                             | 44  |                   |
| 32         |                 |        |                      | DNC <sup>[11]</sup>   | Do Not Connect                                                                 | 45  |                   |
| 33         |                 |        |                      | DNC <sup>[11]</sup>   | Do Not Connect                                                                 | 46  |                   |
| 34         |                 |        |                      | PGND2 <sup>[12]</sup> | Power FET Ground 2                                                             | 47  |                   |
| 35         |                 |        |                      | DNC <sup>[11]</sup>   | Do Not Connect                                                                 | 48  |                   |
| 36         |                 |        |                      | DNC <sup>[11]</sup>   | Do Not Connect                                                                 | 49  |                   |
| 37         |                 |        |                      | DNC <sup>[11]</sup>   | Do Not Connect                                                                 | 50  |                   |
| 38         |                 |        |                      | DNC <sup>[11]</sup>   | Do Not Connect                                                                 | 51  |                   |
| 39         |                 |        |                      | PGND1 <sup>[12]</sup> | Power FET Ground 1                                                             | 52  |                   |
| 40         |                 |        |                      | SW0                   | Power Switch 0                                                                 | 53  | I/O               |
| 41         |                 |        | 0                    | GD0                   | External Low Side Gate Driver 0                                                | 54  |                   |
| 42         |                 |        |                      | PGND0 <sup>[12]</sup> | Power FET Ground 0                                                             | 55  |                   |
| 43         | 1 -             | 1      | 1                    | GDV                   | Gate Driver Ground                                                             | 56  | 1/0               |

12-7. CY8CLED01D01 56-Pin PowerPSoC Device

**QFN Top View** 



### \* Connect Exposed Pad to PGNDx

| 28 |   | SREGHVIN              | Switch Mode Regulator IN        |     |                 |                   |                      |                     |                                                         |
|----|---|-----------------------|---------------------------------|-----|-----------------|-------------------|----------------------|---------------------|---------------------------------------------------------|
| 29 |   | GDV <sub>DD</sub>     | Gate Driver Power Supply        | Pin |                 | Туре              | ;                    |                     |                                                         |
| 30 |   | GDV <sub>SS</sub>     | Gate Driver Ground              | No. | Digital<br>Rows | Analog<br>Columns | Power<br>Peripherals | Name                | Description                                             |
| 31 |   | PGND3 <sup>[12]</sup> | Power FET Ground 3              | 44  |                 |                   |                      | GDV <sub>DD</sub>   | Gate Driver Power Supply                                |
| 32 |   | DNC <sup>[11]</sup>   | Do Not Connect                  | 45  |                 |                   | I/O                  | FN0[0]              | Function I/O                                            |
| 33 |   | DNC <sup>[11]</sup>   | Do Not Connect                  | 46  |                 |                   | I/O                  | FN0[1]              | Function I/O                                            |
| 34 |   | PGND2 <sup>[12]</sup> | Power FET Ground 2              | 47  |                 |                   | I/O                  | FN0[2]              | Function I/O                                            |
| 35 |   | DNC <sup>[11]</sup>   | Do Not Connect                  | 48  |                 |                   | I/O                  | FN0[3]              | Function I/O                                            |
| 36 |   | DNC <sup>[11]</sup>   | Do Not Connect                  | 49  |                 |                   | I                    | CSN0                | Current Sense Negative Input 0                          |
| 37 |   | DNC <sup>[11]</sup>   | Do Not Connect                  | 50  |                 |                   |                      | CSP0                | Current Sense Positive Input and<br>Power Supply - CSA0 |
| 38 |   | DNC <sup>[11]</sup>   | Do Not Connect                  | 51  |                 |                   |                      | DNC <sup>[11]</sup> | Do Not Connect                                          |
| 39 |   | PGND1 <sup>[12]</sup> | Power FET Ground 1              | 52  |                 |                   |                      | DNC <sup>[11]</sup> | Do Not Connect                                          |
| 40 |   | SW0                   | Power Switch 0                  | 53  | I/O             | I                 |                      | P0[4]               | GPIO/Analog Input (Column 1) /<br>Bandgap Output        |
| 41 | 0 | GD0                   | External Low Side Gate Driver 0 | 54  |                 |                   |                      | V <sub>DD</sub>     | Digital Power Supply                                    |
| 42 |   | PGND0 <sup>[12]</sup> | Power FET Ground 0              | 55  |                 |                   |                      | V <sub>SS</sub>     | Digital Ground                                          |
| 43 |   | GDV <sub>SS</sub>     | Gate Driver Ground              | 56  | I/O             |                   |                      | P1[4]               | GPIO / External Clock Input                             |

#### Notes

11. Do Not Connect (DNC) pins must be left unconnected, or floating. Connecting these pins to power or ground may cause improper operation or failure of the device. 12. All PGNDx pins must be connected to the ground plane on the PCB irrespective of whether the corresponding PowerPSoC channel is used or not.



# 14. Electrical Specifications

This section presents the DC and AC electrical specifications of the CY8CLED04D0X, CY8CLED04G01, CY8CLED03D0X, CY8CLED03G01, CY8CLED02D01, and CY8CLED01D01 of the PowerPSoC device family. For the most up to date electrical specifications, confirm that you have the most recent datasheet by going to the web at http://www.cypress.com/powerpsoc. Specifications for Industrial rated devices are valid for -40 °C  $\leq T_A \leq 85$  °C,  $T_J \leq 115$  °C and for Extended Temperature rated devices for -40 °C  $\leq T_A \leq 105$  °C,  $T_J \leq 125$  °C, except where noted.

## 14.1 Absolute Maximum Ratings

Exceeding maximum ratings may shorten the useful life of the device. Not all user guidelines are production tested.

### Table 14-1. Absolute Maximum Ratings

| Symbol                                                       | Description                                                                      | Min                  | Тур | Max                   | Units  | Notes                                                                                                                                                                               |
|--------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------|-----|-----------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub>                                             | Storage temperature                                                              | -55                  | _   | +115                  | °C     | Higher storage temperatures<br>reduces data retention time.<br>Recommended storage<br>temperature is 0 °C to 50 °C.                                                                 |
| T <sub>A</sub>                                               | Ambient temperature with power applied                                           | -40<br>-40           | -   | +85<br>+105           | °<br>C | $T_J \le 115 \text{ °C}$ (industrial rated)<br>$T_J \le 125 \text{ °C}$ (extended<br>temperature rated)                                                                             |
| V <sub>DD</sub> ,<br>AV <sub>DD</sub> ,<br>GDV <sub>DD</sub> | Supply voltage on $V_{DD},AV_{DD},and$ $GDV_{DD}$                                | -0.5                 | -   | +6.0                  | V      | Relative to $V_{SS}, AV_{SS},$ and $GDV_{SS}$ respectively                                                                                                                          |
| V <sub>IO</sub>                                              | DC input voltage                                                                 | V <sub>SS</sub> -0.5 | -   | V <sub>DD</sub> + 0.5 | V      | Applies only to GPIO and FN0 pins                                                                                                                                                   |
| V <sub>IO2</sub>                                             | DC voltage applied to tristate                                                   | $V_{SS} - 0.5$       | _   | V <sub>DD</sub> + 0.5 | V      |                                                                                                                                                                                     |
| V <sub>FET</sub>                                             | Maximum voltage from power Switch<br>(SWx) to Power FET Ground (PGNDx)           | -                    | _   | 36 <sup>[13]</sup>    | V      | PGNDx is connected to $\mathrm{GDV}_\mathrm{SS}$                                                                                                                                    |
| V <sub>REGIN</sub>                                           | Maximum voltage on SREGHVIN Pin relative to V <sub>SS</sub>                      | -                    | -   | 36 <sup>[13]</sup>    | V      |                                                                                                                                                                                     |
| V <sub>CSP</sub> ,V <sub>CSN</sub>                           | Maximum voltage applied to CSA pins relative to $V_{SS}$                         | -0.5                 | -   | 36 <sup>[13]</sup>    | V      |                                                                                                                                                                                     |
| V <sub>SENSE</sub>                                           | Maximum input differential voltage across<br>CSA input                           | -1.0                 | _   | 1.0                   | V      |                                                                                                                                                                                     |
| I <sub>MAIO</sub>                                            | Maximum current into any port pin<br>configured as analog driver                 | -50                  | -   | +50                   | mA     |                                                                                                                                                                                     |
| I <sub>MIO</sub>                                             | Maximum current into any port and function pin                                   | -25                  | -   | +50                   | mA     |                                                                                                                                                                                     |
| LU                                                           | Latch up current                                                                 | 200                  | _   | _                     | mA     | JESD78A Conformal                                                                                                                                                                   |
| ESD                                                          | Electrostatic discharge voltage                                                  | 2000                 | -   | -                     | V      | Human Body Model ESD.                                                                                                                                                               |
| SR <sub>REGIN</sub>                                          | Ramp rate for the SREGHVIN pin                                                   | -                    | _   | 32                    | V/µs   |                                                                                                                                                                                     |
| SR <sub>CSP</sub>                                            | Ramp rate for the CSPx pins                                                      | -                    | _   | 3.2                   | V/µs   |                                                                                                                                                                                     |
| SR <sub>H</sub> V <sub>DD-FLB</sub>                          | High voltage supply ramp rate for floating load buck configuration               | _                    | -   | 15                    | V/ms   | For other topologies, to enable<br>operation with faster ramp rates,<br>or if the LED string voltage is<br>< 6.5 V, see the <i>PowerPSoC</i><br><i>Technical Reference Manual</i> . |
| SRV <sub>DD-EXT</sub>                                        | External $V_{DD}$ supply ramp rate ( $V_{DD}$ , $AV_{DD}$ , and $GDV_{DD}$ pins) | -                    | -   | 0.2                   | V/μs   | Applies only when powered by a<br>source other than the Built-in<br>Switching Regulator                                                                                             |

Note

<sup>13.</sup> Stresses beyond the "Absolute Maximum Ratings" on page 30 may cause permanent damage to the device. You must ensure that the absolute maximum ratings are NEVER exceeded. Functional operation is not implied under any conditions beyond the "Electrical Characteristics" on page 31 onwards. Extended exposure to "Absolute Maximum Ratings" on page 30 may affect reliability of the device.



## 14.2 Operating Temperature

| Symbol         | Description          | Min        | Тур | Max          | Units  | Notes                                                                                                       |
|----------------|----------------------|------------|-----|--------------|--------|-------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient temperature  | -40<br>-40 | -   | +85<br>+105  | ℃<br>℃ | $T_J \leq 115~^\circ\text{C}$ (Industrial rated) $T_J \leq 125~^\circ\text{C}$ (extended temperature rated) |
| TJ             | Junction temperature | -40<br>-40 | -   | +115<br>+125 | ℃<br>℃ | Industrial rated<br>Extended Temperature rated                                                              |

## **15. Electrical Characteristics**

## 15.1 System Level

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V,  $T_J \le 115$  °C for Industrial rated devices and 4.75 V to 5.25 V,  $T_J \le 125$  °C for Extended Temperature rated devices. Typical parameters apply to 5 V at 25 °C. These are for design guidance only.

Table 15-1. System Level Operating Specifications

| Symbol             | Description                                                      | Min  | Тур | Max        | Units | Notes                                                                                                                                                                                                                                                                                                                                 |
|--------------------|------------------------------------------------------------------|------|-----|------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f <sub>SW</sub>    | Circuit switching frequency range for<br>hysteretic control loop | 0.02 | -   | 2          | MHz   |                                                                                                                                                                                                                                                                                                                                       |
| t <sub>D,MAX</sub> | Maximum delay time from CSA input to<br>FET state change         | -    | -   | 100<br>115 |       | $\begin{array}{l} \text{HV}_{\text{DD}} = 24 \text{ V}, \text{ I}_{\text{D}} = 1 \text{ A}, \text{ f}_{\text{SW}} = 2 \text{ MHz} \\ \text{(Industrial rated)} \\ \text{HV}_{\text{DD}} = 24 \text{ V}, \text{ I}_{\text{D}} = 1 \text{ A}, \text{ f}_{\text{SW}} = 2 \text{ MHz} \\ \text{(Extended Temperature rated)} \end{array}$ |
| D                  | Output duty cycle for hysteretic controllers                     | 5    | -   | 95         | %     | f <sub>SW</sub> < 0.25 MHz                                                                                                                                                                                                                                                                                                            |
| E                  | Power converter efficiency                                       | 90   | 95  | -          | %     | $HV_{DD} = 24 V$ , $I_D = 1 A$ , $f_{SW} = 2 MHz$                                                                                                                                                                                                                                                                                     |

### 15.2 Chip Level

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V,  $T_J \le 115$  °C for Industrial rated devices and 4.75 V to 5.25 V,  $T_J \le 125$  °C for Extended Temperature rated devices. Typical parameters apply to 5 V at 25 °C. These are for design guidance only.

Note See the PowerPSoC Technical Reference Manual for more information on the DPWMxPCF register

### Table 15-2. Chip Level DC Specifications

| Symbol                                                   | Description                                            | Min  | Тур | Max  | Units | Notes                                                                                                                                                                                  |
|----------------------------------------------------------|--------------------------------------------------------|------|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> , AV <sub>DD,</sub><br>GDV <sub>DD</sub> | Digital, analog, and gate driver supply voltage range  | 4.75 | -   | 5.25 | V     | All should be powered from the same source.                                                                                                                                            |
| HV <sub>DD</sub>                                         | Power converter high voltage supply range              | 7    | _   | 32   | V     |                                                                                                                                                                                        |
| HV <sub>PINS</sub>                                       | Voltage range for the CSPx and<br>SREGHVIN pins        | 7    | -   | 32   | V     | Not all pins need to be at the same voltage level.                                                                                                                                     |
| IV <sub>DD</sub>                                         | Supply current (V <sub>DD</sub> pins),<br>IMO = 24 MHz | _    | 16  | 50   | mA    | Conditions are $V_{DD} = 5 \text{ V}$ , $T_J = 25 \text{ °C}$ ,<br>CPU = 3 MHz, SYSCLK doubler<br>disabled, VC1 = 1.5 MHz,<br>VC2 = 93.75 kHz, VC3 = 93.75 kHz,<br>analog power = off. |
| I <sub>A</sub> V <sub>DD</sub>                           | Supply current (AV <sub>DD</sub> pin)                  | -    | -   | 25   | mA    | Conditions are $V_{DD} = 5 V$ , $T_J = 25 °C$ ,                                                                                                                                        |



## 15.3 Power Peripheral Low Side N-Channel FET

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V,  $T_J \leq 115$  °C for Industrial rated devices and 4.75 V to 5.25 V,  $T_J \leq 125$  °C for Extended Temperature rated devices. Typical parameters apply to 5 V at 25 °C. These are for design guidance only.

| Table 15-4. | Low Side N | -Channel Fl | ET DC S | pecifications |
|-------------|------------|-------------|---------|---------------|
|-------------|------------|-------------|---------|---------------|

| Symbol               | Description                                             | Min | Тур | Max       | Units    | Notes                                                                                                                                                                                                                                                                  |
|----------------------|---------------------------------------------------------|-----|-----|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DS</sub>      | Operating drain to source voltage                       | -   | _   | 32        | V        |                                                                                                                                                                                                                                                                        |
| V <sub>DS,INST</sub> | Instantaneous drain source voltage                      | -   | -   | 36        | V        |                                                                                                                                                                                                                                                                        |
| ID                   | Average drain current                                   |     | -   | 1<br>0.5  | A<br>A   | CY8CLED04/3/2/1D01 devices<br>CY8CLED04/3D02 devices                                                                                                                                                                                                                   |
| I <sub>DMAX</sub>    | Maximum instantaneous repetitive pulsed<br>current      | -   | _   | 3<br>1.5  | A        | Less than 33% duty cycle for an<br>average current of 1 A,<br>$f_{SW} = 0.1$ MHz.<br>CY8CLED04/3/2/1D01 devices<br>Less than 33% duty cycle for an<br>average current of 0.5 A,<br>$f_{SW} = 0.1$ MHz. CY8CLED04/3D02<br>devices                                       |
| R <sub>DS(ON)</sub>  | Drain to source ON resistance                           | -   | -   | 0.5<br>1  | Ω<br>Ω   | $\begin{split} I_D &= 1 \text{ A, } \text{GDV}_{DD} = 5 \text{ V, } \text{T}_J = 25 \text{ °C} \\ \text{CY8CLED04/3/2/1D01 devices} \\ I_D &= 0.5 \text{ A, } \text{GDV}_{DD} = 5 \text{ V, } \text{T}_J = 25 \text{ °C} \\ \text{CY8CLED04/3D02 devices} \end{split}$ |
| I <sub>DSS</sub>     | Switching node to PGND leakage                          | -   | _   | 10<br>250 | μΑ<br>μΑ | $T_J = 25 \text{ °C}$<br>$T_J = 115 \text{ °C}$ (Industrial rated) and $T_J$<br>= 125 °C (Extended Temperature<br>rated)                                                                                                                                               |
| I <sub>SFET</sub>    | Supply current per channel - FET (internal gate driver) | _   | _   | 6.25      | mA       | f <sub>SW</sub> = 2 MHz                                                                                                                                                                                                                                                |

## Table 15-5. Low Side N-Channel FET AC Specifications

| Symbol         | Description | Min | Тур | Max | Units | Notes                                            |
|----------------|-------------|-----|-----|-----|-------|--------------------------------------------------|
| t <sub>R</sub> | Rise time   | —   | ١   | 20  | ns    | $I_{D} = 1 \text{ A}, \text{ R}_{D} = 32 \Omega$ |
| t <sub>F</sub> | Fall time   | —   | -   | 20  | ns    | $I_{D} = 1 \text{ A}, \text{ R}_{D} = 32 \Omega$ |

## Figure 15-2. Low Side N-Channel FET Test Circuit for I<sub>DSS</sub>, t<sub>R, and</sub> t<sub>F</sub>





Figure 15-5. Built-in Switching Regulator Timing Diagram









## 15.12 PSoC Core Operational Amplifier Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V,  $T_J \le 115$  °C for Industrial rated devices and 4.75 V to 5.25 V,  $T_J \le 125$  °C for Extended Temperature rated devices. Typical parameters apply to 5 V at 25 °C. These are for design guidance only.

The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Capacitor PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block.

| Table 15-23. Operational Amplifier DC Specifications |
|------------------------------------------------------|
|------------------------------------------------------|

| Symbol                                 | Description                                                                                                                                                                                                                                                                                                      | Min                                                                     | Тур                                             | Max                                        | Units                            | Notes                                                                                                                                                                                                    |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>                      | Input offset voltage (absolute value)<br>Power = low, opamp bias = high<br>Power = medium, opamp bias = high<br>Power = high, opamp bias = high                                                                                                                                                                  | -<br>-<br>-<br>-<br>-                                                   | 1.6<br>1.6<br>1.3<br>1.3<br>1.2<br>1.2          | 10<br>15<br>8<br>13<br>7.5<br>12           | mV<br>mV<br>mV<br>mV<br>mV       | Industrial rated<br>Extended temperature rated<br>Industrial rated<br>Extended temperature rated<br>Industrial rated<br>Extended temperature rated                                                       |
| TCV <sub>OSOA</sub>                    | Average input offset voltage drift                                                                                                                                                                                                                                                                               | _                                                                       | 7.0                                             | 35.0                                       | μV / °C                          |                                                                                                                                                                                                          |
| I <sub>EBOA</sub>                      | Input leakage current (Port 0 analog pins)                                                                                                                                                                                                                                                                       | _                                                                       | 20                                              | -                                          | pA                               | Gross tested to 1 µA.                                                                                                                                                                                    |
| C <sub>INOA</sub>                      | Input capacitance (Port 0 analog pins)                                                                                                                                                                                                                                                                           | -                                                                       | 4.5                                             | 9.5                                        | pF                               | Т <sub>Ј</sub> = 25 °С.                                                                                                                                                                                  |
| V <sub>CMOA</sub>                      | Common mode voltage range<br>Common mode voltage range (high power or<br>high opamp bias)                                                                                                                                                                                                                        | 0.0<br>0.5                                                              | _                                               | V <sub>DD</sub><br>V <sub>DD</sub> – 0.5   | ><br>>                           | The common-mode input voltage<br>range is measured through an<br>analog output buffer. The specifi-<br>cation includes the limitations<br>imposed by the characteristics of<br>the analog output buffer. |
| G <sub>OLOA</sub>                      | Open loop gain<br>Power = low, opamp bias = high<br>Power = medium, opamp bias = high<br>Power = high, opamp bias = high                                                                                                                                                                                         | 60<br>60<br>80                                                          |                                                 | _<br>_<br>_                                | dB<br>dB<br>dB                   | _                                                                                                                                                                                                        |
| V <sub>OHIGHOA</sub>                   | High output voltage swing (internal signals)<br>Power = low, opamp bias = high<br>Power = medium, opamp bias = high<br>Power = high, opamp bias = high                                                                                                                                                           | V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.5 |                                                 | -<br>-<br>-                                | V<br>V<br>V                      | _                                                                                                                                                                                                        |
| V <sub>OLOWOA</sub>                    | Low output voltage swing (internal signals)<br>Power = low, opamp bias = high<br>Power = medium, opamp bias = high<br>Power = high, opamp bias = high                                                                                                                                                            | -<br>-<br>-                                                             |                                                 | 0.2<br>0.2<br>0.5                          | V<br>V<br>V                      | -                                                                                                                                                                                                        |
| I <sub>SOA</sub><br>PSRR <sub>OA</sub> | Supply current (including associated analog<br>output buffer)<br>Power = low, opamp bias = low<br>Power = low, opamp bias = high<br>Power = medium, opamp bias = low<br>Power = medium, opamp bias = high<br>Power = high, opamp bias = low<br>Power = high, opamp bias = high<br>Supply voltage rejection ratio | -<br>-<br>-<br>-<br>-<br>52                                             | 400<br>500<br>800<br>1200<br>2400<br>4600<br>80 | 800<br>900<br>1000<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>βΒ | -<br>$V_{SS} \le V_{IN} \le (V_{DD} - 2.25) \text{ or } (V_{DD} - 2.25)$                                                                                                                                 |
| rskkoa                                 | Supply voltage rejection ratio                                                                                                                                                                                                                                                                                   | 52                                                                      | 80                                              | _                                          | uВ                               | $V_{SS} \le V_{IN} \le (V_{DD} - 2.25) \text{ of } (V_{DD} - 1.25 \text{ V}) \le V_{IN} \le V_{DD}.$                                                                                                     |



### Table 15-28. Analog Output Buffer AC Specifications (continued)

| Symbol             | Description                                                         | Min  | Тур | Max | Units | Notes |
|--------------------|---------------------------------------------------------------------|------|-----|-----|-------|-------|
| SR <sub>ROB</sub>  | Rising slew rate (20% to 80%), 1 V step, 100 pF load                |      |     |     |       | -     |
|                    | Power = low                                                         | 0.65 | _   | _   | V/μs  |       |
|                    | Power = high                                                        | 0.65 | -   | _   | V/µs  |       |
| SR <sub>FOB</sub>  | Falling slew rate (80% to 20%), 1 V step, 100 pF load               |      |     |     |       | -     |
|                    | Power = low                                                         | 0.65 | -   | _   | V/µs  |       |
|                    | Power = high                                                        | 0.65 | _   | -   | V/µs  |       |
| BW <sub>OBSS</sub> | Small signal bandwidth, 20 mV <sub>pp</sub> , 3 dB BW, 100 pF load  |      |     |     |       | -     |
|                    | Power = low                                                         | 0.8  | _   | _   | MHz   |       |
|                    | Power = high                                                        | 0.8  | _   | -   | MHz   |       |
| BW <sub>OBLS</sub> | Large signal bandwidth, 1 V <sub>pp</sub> , 3 dB BW,<br>100 pF load |      |     |     |       | -     |
|                    | Power = low                                                         | 300  | -   | _   | kHz   |       |
|                    | Power = high                                                        | 300  | —   | —   | kHz   |       |



## 15.17 PSoC Core POR and LVD

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V,  $T_J \le 115$  °C for Industrial rated devices and 4.75 V to 5.25 V,  $T_J \le 125$  °C for Extended Temperature rated devices. Typical parameters apply to 5 V at 25 °C. These are for design guidance only.

**Note** The bits PORLEV and VM in the following table refer to bits in the VLT\_CR register. See the *PowerPSoC Technical Reference Manual* for more information on the VLT\_CR register.

### Table 15-31. POR and LVD DC Specifications

| Symbol                                 | Description                                                            | Min          | Тур          | Max          | Units  | Notes |
|----------------------------------------|------------------------------------------------------------------------|--------------|--------------|--------------|--------|-------|
| V <sub>PPOR2</sub>                     | V <sub>DD</sub> Value for PPOR Trip<br>PORLEV[1:0] = 10b               | _            | 4.55         | 4.70         | V      | _     |
| V <sub>LVD6</sub><br>V <sub>LVD7</sub> | V <sub>DD</sub> Value for LVD Trip<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 4.62<br>4.71 | 4.73<br>4.81 | 4.83<br>4.95 | V<br>V | _     |

### 15.18 PSoC Core Programming Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V,  $T_J \le 115$  °C for Industrial rated devices and 4.75 V to 5.25 V,  $T_J \le 125$  °C for Extended Temperature rated devices. Typical parameters apply to 5 V at 25 °C. These are for design guidance only.

| Symbol                | Description                                                                                 | Min                   | Тур | Max                    | Units | Notes                                |
|-----------------------|---------------------------------------------------------------------------------------------|-----------------------|-----|------------------------|-------|--------------------------------------|
| I <sub>DDP</sub>      | Supply current during programming or verify                                                 | -                     | 15  | 30                     | mA    | -                                    |
| V <sub>ILP</sub>      | Input low voltage during programming or verify                                              | -                     | -   | 0.8                    | V     | -                                    |
| V <sub>IHP</sub>      | Input high voltage during programming or verify                                             | 2.1                   | -   | _                      | V     | _                                    |
| I <sub>ILP</sub>      | Input current when applying V <sub>ILP</sub> to P1[0] or P1[1] during programming or verify | -                     | _   | 0.2                    | mA    | Driving internal pull down resistor. |
| I <sub>IHP</sub>      | Input current when applying V <sub>IHP</sub> to P1[0] or P1[1] during programming or verify | -                     | _   | 1.5                    | mA    | Driving internal pull down resistor. |
| V <sub>OLV</sub>      | Output low voltage during programming or verify                                             | -                     | _   | V <sub>SS</sub> + 0.75 | V     | _                                    |
| V <sub>OHV</sub>      | Output high voltage during programming or verify                                            | V <sub>DD</sub> – 1.0 | -   | V <sub>DD</sub>        | V     | _                                    |
| Flash <sub>ENPB</sub> | Flash endurance (per block)                                                                 | 50,000                | -   | -                      | _     | Erase/write cycles per block.        |
| Flash <sub>ENT</sub>  | Flash endurance (total) <sup>[17]</sup>                                                     | 1,800,000             | -   | _                      | -     | Erase/write cycles.                  |
| Flash <sub>DR</sub>   | Flash data retention <sup>[18]</sup>                                                        | 10                    | _   | _                      | Years | -                                    |

### Table 15-32. Programming DC Specifications

#### Notes

<sup>17.</sup> A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36 x 1 blocks of 50,000 maximum cycles each, 36 x 2 blocks of 25,000 maximum cycles each, or 36 x 4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36 x 50,000 and that no single block ever sees more than 50,000 cycles)

<sup>18.</sup> Guaranteed for -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C for Industrial rated devices and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  105 °C for Extended Temperature rated devices.



# 17. Packaging Information

### **Packaging Dimensions**

This section illustrates the package specification for the CY8CLED04D0X, CY8CLED04G01, CY8CLED03D0X, CY8CLED03G01, CY8CLED02D01, and CY8CLED01D01 along with the thermal impedance for the package and solder reflow peak temperatures. **Important Note** For information on the preferred dimensions for mounting QFN packages, see the following Application Note at http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf.



### Figure 17-1. 56-Pin QFN (8 × 8 × 1.0 mm)

### 17.1 Thermal Impedance

| Package                | Typical θ <sub>JA</sub> <sup>[22]</sup> |
|------------------------|-----------------------------------------|
| 56 QFN <sup>[23]</sup> | 16.6 °C/W                               |

## 17.2 Solder Reflow Peak Temperature

Following is the minimum solder reflow peak temperature to achieve good solderability.

| Package | Minimum Peak<br>Temperature <sup>[24]</sup> | Maximum Peak<br>Temperature |
|---------|---------------------------------------------|-----------------------------|
| 56 QFN  | 240 °C                                      | 260 °C                      |

#### Notes

22.  $T_J = T_A + POWER \times \theta_{JA}$ 

<sup>23.</sup> To achieve the thermal impedance specified for the QFN package, the center thermal pad should be soldered to the PCB ground plane. The thermal model for Cypress's PowerPSoC family was simulated using a JESD51-7 standard FR4 PCB with four metal layers, 2 oz copper weight on outer layers, and 1 oz on inner layers. Thermal via array below the device is laid out according to package manufacturers' recommendations.

<sup>24.</sup> Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220 ± 5 °C with Sn-Pb or 245 ± 5 °C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications.



## 21. Sales, Solutions, and Legal Information

### 21.1 Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

| Products                 |                           |
|--------------------------|---------------------------|
| Automotive               | cypress.com/go/automotive |
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
|                          | cypress.com/go/plc        |
| Memory                   | cypress.com/go/memory     |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |
|                          |                           |

# PSoC<sup>®</sup> Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Community | Forums | Blogs | Video | Training

Technical Support cypress.com/go/support

© Cypress Semiconductor Corporation, 2008-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

#### Document Number: 001-46319 Rev. \*R

#### Revised April 16, 2015

Page 55 of 55

PSoC Designer™, Programmable System-on-Chip™, and PrISM™ are trademarks and PSoC® and, PowerPSoC® are registered trademarks of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are property of the respective corporations.