



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

# Details

| Product Status             | Not For New Designs                                                               |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | C166SV2                                                                           |
| Core Size                  | 16/32-Bit                                                                         |
| Speed                      | 80MHz                                                                             |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, LINbus, SPI, SSC, UART/USART, USI              |
| Peripherals                | I <sup>2</sup> S, POR, PWM, WDT                                                   |
| Number of I/O              | 38                                                                                |
| Program Memory Size        | 320KB (320K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | -                                                                                 |
| RAM Size                   | 34K x 8                                                                           |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                         |
| Data Converters            | A/D 9x10b                                                                         |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 64-LQFP Exposed Pad                                                               |
| Supplier Device Package    | PG-LQFP-64-6                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/xc2336b40f80lrabkxuma1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Summary of Features

# 1.3 Definition of Feature Variants

The XC2336B types are offered with several Flash memory sizes. **Table 3** and **Table 4** describe the location of the available Flash memory.

#### Table 3 Continuous Flash Memory Ranges

| Total Flash Size | 1st Range <sup>1)</sup>                      | 2nd Range                                    | 3rd Range                                    |
|------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|
| 320 Kbytes       | C0'0000 <sub>H</sub><br>C0'EFFF <sub>H</sub> | C1'0000 <sub>H</sub><br>C4'FFFF <sub>H</sub> | n.a.                                         |
| 192 Kbytes       | C0'0000 <sub>H</sub><br>C0'EFFF <sub>H</sub> | C1'0000 <sub>H</sub><br>C1'FFFF <sub>H</sub> | C4'0000 <sub>H</sub><br>C4'FFFF <sub>H</sub> |

1) The uppermost 4-Kbyte sector of the first Flash segment is reserved for internal use (C0'F000<sub>H</sub> to C0'FFFF<sub>H</sub>).

#### Table 4 Flash Memory Module Allocation (in Kbytes)

| Total Flash Size | Flash 0 <sup>1)</sup> | Flash 1 |
|------------------|-----------------------|---------|
| 320              | 256                   | 64      |
| 192              | 128                   | 64      |

1) The uppermost 4-Kbyte sector of the first Flash segment is reserved for internal use (C0'F000<sub>H</sub> to C0'FFFF<sub>H</sub>).

The XC2336B types are offered with different interface options. **Table 5** lists the available channels for each option.

#### Table 5 Interface Channel Association

| Total Number      | Available Channels / Message Objects |  |
|-------------------|--------------------------------------|--|
| 7 ADC0 channels   | CH0, CH2, Ch4, CH8, CH10, CH13, CH15 |  |
| 2 ADC1 channels   | CH0, CH4                             |  |
| 2 CAN nodes       | CAN0, CAN1<br>64 message objects     |  |
| 4 serial channels | U0C0, U0C1, U1C0, U1C1               |  |

The XC2336B types are offered with several SRAM memory sizes. **Figure 1** shows the allocation rules for PSRAM and DSRAM. Note that the rules differ:

- PSRAM allocation starts from the lower address
- DSRAM allocation starts from the higher address

For example 8 Kbytes of PSRAM will be allocated at E0'0000h-E0'1FFFh and 8 Kbytes of DSRAM will be at 00'C000h-00'DFFFh.



#### **General Device Information**

| Table | Table 6         Pin Definitions and Functions (cont'd) |        |      |                                                |  |  |  |  |
|-------|--------------------------------------------------------|--------|------|------------------------------------------------|--|--|--|--|
| Pin   | Symbol                                                 | Ctrl.  | Туре | Function                                       |  |  |  |  |
| 7     | P6.0                                                   | O0 / I | DA/A | Bit 0 of Port 6, General Purpose Input/Output  |  |  |  |  |
|       | EMUX0                                                  | 01     | DA/A | External Analog MUX Control Output 0 (ADC0)    |  |  |  |  |
|       | BRKOUT                                                 | O3     | DA/A | OCDS Break Signal Output                       |  |  |  |  |
|       | ADCx_REQG<br>TyG                                       | I      | DA/A | External Request Gate Input for ADC0/1         |  |  |  |  |
|       | U1C1_DX0E                                              | I      | DA/A | USIC1 Channel 1 Shift Data Input               |  |  |  |  |
| 8     | P6.1                                                   | O0 / I | DA/A | Bit 1 of Port 6, General Purpose Input/Output  |  |  |  |  |
|       | EMUX1                                                  | 01     | DA/A | External Analog MUX Control Output 1 (ADC0)    |  |  |  |  |
|       | T3OUT                                                  | O2     | DA/A | GPT12E Timer T3 Toggle Latch Output            |  |  |  |  |
|       | U1C1_DOUT                                              | O3     | DA/A | USIC1 Channel 1 Shift Data Output              |  |  |  |  |
|       | ADCx_REQT<br>RyE                                       | I      | DA/A | External Request Trigger Input for ADC0/1      |  |  |  |  |
|       | ESR1_6                                                 | I      | DA/A | ESR1 Trigger Input 6                           |  |  |  |  |
| 10    | P15.0                                                  | I      | In/A | Bit 0 of Port 15, General Purpose Input        |  |  |  |  |
|       | ADC1_CH0                                               | I      | In/A | Analog Input Channel 0 for ADC1                |  |  |  |  |
| 11    | P15.4                                                  | I      | In/A | Bit 4 of Port 15, General Purpose Input        |  |  |  |  |
|       | ADC1_CH4                                               | I      | In/A | Analog Input Channel 4 for ADC1                |  |  |  |  |
|       | T6INA                                                  | I      | In/A | GPT12E Timer T6 Count/Gate Input               |  |  |  |  |
| 12    | $V_{AREF}$                                             | -      | PS/A | Reference Voltage for A/D Converters ADC0/1    |  |  |  |  |
| 13    | V <sub>AGND</sub>                                      | -      | PS/A | Reference Ground for A/D Converters ADC0/1     |  |  |  |  |
| 14    | P5.0                                                   | I      | In/A | Bit 0 of Port 5, General Purpose Input         |  |  |  |  |
|       | ADC0_CH0                                               | I      | In/A | Analog Input Channel 0 for ADC0                |  |  |  |  |
| 15    | P5.2                                                   | I      | In/A | Bit 2 of Port 5, General Purpose Input         |  |  |  |  |
|       | ADC0_CH2                                               | I      | In/A | Analog Input Channel 2 for ADC0                |  |  |  |  |
|       | TDI_A                                                  | I      | In/A | JTAG Test Data Input                           |  |  |  |  |
| 19    | P5.4                                                   | I      | In/A | Bit 4 of Port 5, General Purpose Input         |  |  |  |  |
|       | ADC0_CH4                                               | I      | In/A | Analog Input Channel 4 for ADC0                |  |  |  |  |
|       | T3EUDA                                                 | I      | In/A | GPT12E Timer T3 External Up/Down Control Input |  |  |  |  |
|       | TMS_A                                                  | I      | In/A | JTAG Test Mode Selection Input                 |  |  |  |  |



# 3 Functional Description

The architecture of the XC2336B combines advantages of RISC, CISC, and DSP processors with an advanced peripheral subsystem in a well-balanced design. On-chip memory blocks allow the design of compact systems-on-silicon with maximum performance suited for computing, control, and communication.

The on-chip memory blocks (program code memory and SRAM, dual-port RAM, data SRAM) and the generic peripherals are connected to the CPU by separate high-speed buses. Another bus, the LXBus, connects additional on-chip resources and external resources. This bus structure enhances overall system performance by enabling the concurrent operation of several subsystems of the XC2336B.

The block diagram gives an overview of the on-chip components and the advanced internal bus structure of the XC2336B.



Figure 4 Block Diagram



Up to 16 Kbytes of on-chip Data SRAM (DSRAM) are used for storage of general user data. The DSRAM is accessed via a separate interface and is optimized for data access.

Note: The actual size of the DSRAM depends on the quoted device type.

**2 Kbytes of on-chip Dual-Port RAM (DPRAM)** provide storage for user-defined variables, for the system stack, and for general purpose register banks. A register bank can consist of up to 16 word-wide (R0 to R15) and/or byte-wide (RL0, RH0, ..., RL7, RH7) General Purpose Registers (GPRs).

The upper 256 bytes of the DPRAM are directly bit addressable. When used by a GPR, any location in the DPRAM is bit addressable.

**8 Kbytes of on-chip Stand-By SRAM (SBRAM)** provide storage for system-relevant user data that must be preserved while the major part of the device is powered down. The SBRAM is accessed via a specific interface and is powered in domain M.

**1024 bytes (2**  $\times$  **512 bytes)** of the address space are reserved for the Special Function Register areas (SFR space and ESFR space). SFRs are word-wide registers which are used to control and monitor functions of the different on-chip units. Unused SFR addresses are reserved for future members of the XC2000 Family. In order to ensure upward compatibility they should either not be accessed or written with zeros.

In order to meet the requirements of designs where more memory is required than is available on chip, up to 12 Mbytes (approximately, see **Table 8**) of external RAM and/or ROM can be connected to the microcontroller. The External Bus Interface also provides access to external peripherals.

**The on-chip Flash memory** stores code, constant data, and control data. The 320 Kbytes of on-chip Flash memory consist of 1 module of 64 Kbytes (preferably for data storage) and 1 module of 256 Kbytes. Each module is organized in 4-Kbyte sectors. The uppermost 4-Kbyte sector of segment 0 (located in Flash module 0) is used internally to store operation control parameters and protection information.

Note: The actual size of the Flash memory depends on the chosen device type.

Each sector can be separately write protected<sup>1)</sup>, erased and programmed (in blocks of 128 Bytes). The complete Flash area can be read-protected. A user-defined password sequence temporarily unlocks protected areas. The Flash modules combine 128-bit read access with protected and efficient writing algorithms for programming and erasing. Dynamic error correction provides extremely high read data security for all read access operations. Access to different Flash modules can be executed in parallel. For Flash parameters, please see Section 4.6.

To save control bits, sectors are clustered for protection purposes, they remain separate for programming/erasing.



to a dedicated vector table location). The occurrence of a hardware trap is also indicated by a single bit in the trap flag register (TFR). Unless another higher-priority trap service is in progress, a hardware trap will interrupt any ongoing program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts.

Depending on the package option up to 3 External Service Request (ESR) pins are provided. The ESR unit processes their input values and allows to implement user controlled trap functions (System Requests SR0 and SR1). In this way reset, wakeup and power control can be efficiently realized.

Software interrupts are supported by the 'TRAP' instruction in combination with an individual trap (interrupt) number. Alternatively to emulate an interrupt by software a program can trigger interrupt requests by writing the Interrupt Request (IR) bit of an interrupt control register.

# 3.6 On-Chip Debug Support (OCDS)

The On-Chip Debug Support system built into the XC2336B provides a broad range of debug and emulation features. User software running on the XC2336B can be debugged within the target system environment.

The OCDS is controlled by an external debugging device via the debug interface. This either consists of the 2-pin Device Access Port (DAP) or of the JTAG port conforming to IEEE-1149. The debug interface can be completed with an optional break interface.

The debugger controls the OCDS with a set of dedicated registers accessible via the debug interface (DAP or JTAG). In addition the OCDS system can be controlled by the CPU, e.g. by a monitor program. An injection interface allows the execution of OCDS-generated instructions by the CPU.

Multiple breakpoints can be triggered by on-chip hardware, by software, or by an external trigger input. Single stepping is supported, as is the injection of arbitrary instructions and read/write access to the complete internal address space. A breakpoint trigger can be answered with a CPU halt, a monitor call, a data transfer, or/and the activation of an external signal.

Tracing of data can be obtained via the debug interface, or via the external bus interface for increased performance.

Tracing of program execution is supported by the XC2000 Family emulation device. With this device the DAP can operate on clock rates of up to 20 MHz.

The DAP interface uses two interface signals, the JTAG interface uses four interface signals, to communicate with external circuitry. The debug interface can be amended with two optional break lines.



| Compare Modes           | Function                                                                                                                        |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Mode 2                  | Interrupt-only compare mode;<br>Only one compare interrupt per timer period is generated                                        |
| Mode 3                  | Pin set '1' on match; pin reset '0' on compare timer overflow;<br>Only one compare event per timer period is generated          |
| Double Register<br>Mode | Two registers operate on one pin;<br>Pin toggles on each compare match;<br>Several compare events per timer period are possible |
| Single Event Mode       | Generates single edges or pulses;<br>Can be used with any compare mode                                                          |

## Table 9Compare Modes (cont'd)

When a capture/compare register has been selected for capture mode, the current contents of the allocated timer will be latched ('captured') into the capture/compare register in response to an external event at the port pin associated with this register. In addition, a specific interrupt request for this capture/compare register is generated. Either a positive, a negative, or both a positive and a negative external signal transition at the pin can be selected as the triggering event.

The contents of all registers selected for one of the five compare modes are continuously compared with the contents of the allocated timers.

When a match occurs between the timer value and the value in a capture/compare register, specific actions will be taken based on the compare mode selected.



With its maximum resolution of 2 system clock cycles, the **GPT2 module** provides precise event control and time measurement. It includes two timers (T5, T6) and a capture/reload register (CAPREL). Both timers can be clocked with an input clock which is derived from the CPU clock via a programmable prescaler or with external signals. The counting direction (up/down) for each timer can be programmed by software or altered dynamically with an external signal on a port pin (TxEUD). Concatenation of the timers is supported with the output toggle latch (T6OTL) of timer T6, which changes its state on each timer overflow/underflow.

The state of this latch may be used to clock timer T5, and/or it may be output on pin T6OUT. The overflows/underflows of timer T6 can also be used to clock the CAPCOM2 timers and to initiate a reload from the CAPREL register.

The CAPREL register can capture the contents of timer T5 based on an external signal transition on the corresponding port pin (CAPIN); timer T5 may optionally be cleared after the capture procedure. This allows the XC2336B to measure absolute time differences or to perform pulse multiplication without software overhead.

The capture trigger (timer T5 to CAPREL) can also be generated upon transitions of GPT1 timer T3 inputs T3IN and/or T3EUD. This is especially advantageous when T3 operates in Incremental Interface Mode.



# **MultiCAN Features**

- CAN functionality conforming to CAN specification V2.0 B active for each CAN node (compliant to ISO 11898)
- Independent CAN nodes
- Set of independent message objects (shared by the CAN nodes)
- Dedicated control registers for each CAN node
- Data transfer rate up to 1 Mbit/s, individually programmable for each node
- Flexible and powerful message transfer control and error handling capabilities
- Full-CAN functionality for message objects:
  - Can be assigned to one of the CAN nodes
  - Configurable as transmit or receive objects, or as message buffer FIFO
  - Handle 11-bit or 29-bit identifiers with programmable acceptance mask for filtering
  - Remote Monitoring Mode, and frame counter for monitoring
- Automatic Gateway Mode support
- 16 individually programmable interrupt nodes
- Analyzer mode for CAN bus monitoring

# 3.14 System Timer

The System Timer consists of a programmable prescaler and two concatenated timers (10 bits and 6 bits). Both timers can generate interrupt requests. The clock source can be selected and the timers can also run during power reduction modes.

Therefore, the System Timer enables the software to maintain the current time for scheduling functions or for the implementation of a clock.

# 3.15 Watchdog Timer

The Watchdog Timer is one of the fail-safe mechanisms which have been implemented to prevent the controller from malfunctioning for longer periods of time.

The Watchdog Timer is always enabled after an application reset of the chip. It can be disabled and enabled at any time by executing the instructions DISWDT and ENWDT respectively. The software has to service the Watchdog Timer before it overflows. If this is not the case because of a hardware or software failure, the Watchdog Timer overflows, generating a prewarning interrupt and then a reset request.

The Watchdog Timer is a 16-bit timer clocked with the system clock divided by 16,384 or 256. The Watchdog Timer register is set to a prespecified reload value (stored in WDTREL) in order to allow further variation of the monitored time interval. Each time it is serviced by the application software, the Watchdog Timer is reloaded and the prescaler is cleared.

Time intervals between 3.2  $\mu$ s and 13.4 s can be monitored (@ 80 MHz).

The default Watchdog Timer interval after power-up is 6.5 ms (@ 10 MHz).



| Mnemonic     | Description                         | Bytes |  |  |  |  |  |
|--------------|-------------------------------------|-------|--|--|--|--|--|
| NOP          | Null operation                      | 2     |  |  |  |  |  |
| CoMUL/CoMAC  | Multiply (and accumulate)           | 4     |  |  |  |  |  |
| CoADD/CoSUB  | Add/Subtract                        | 4     |  |  |  |  |  |
| Co(A)SHR     | (Arithmetic) Shift right            | 4     |  |  |  |  |  |
| CoSHL        | Shift left                          | 4     |  |  |  |  |  |
| CoLOAD/STORE | Load accumulator/Store MAC register | 4     |  |  |  |  |  |
| CoCMP        | Compare                             | 4     |  |  |  |  |  |
| CoMAX/MIN    | Maximum/Minimum                     | 4     |  |  |  |  |  |
| CoABS/CoRND  | Absolute value/Round accumulator    | 4     |  |  |  |  |  |
| CoMOV        | Data move                           | 4     |  |  |  |  |  |
| CoNEG/NOP    | Negate accumulator/Null operation   | 4     |  |  |  |  |  |

# Table 11 Instruction Set Summary (cont'd)

1) The Enter Power Down Mode instruction is not used in the XC2336B, due to the enhanced power control scheme. PWRDN will be correctly decoded, but will trigger no action.



# 4.3.3 Power Consumption

The power consumed by the XC2336B depends on several factors such as supply voltage, operating frequency, active circuits, and operating temperature. The power consumption specified here consists of two components:

- The switching current  $I_{\rm S}$  depends on the device activity
- The leakage current I<sub>LK</sub> depends on the device temperature

To determine the actual power consumption, always both components, switching current  $I_{\rm S}$  and leakage current  $I_{\rm LK}$  must be added:

 $I_{\text{DDP}} = I_{\text{S}} + I_{\text{LK}}.$ 

Note: The power consumption values are not subject to production test. They are verified by design/characterization.

To determine the total power consumption for dimensioning the external power supply, also the pad driver currents must be considered.

The given power consumption parameters and their values refer to specific operating conditions:

Active mode:

Regular operation, i.e. peripherals are active, code execution out of Flash.

Stopover mode:

Crystal oscillator and PLL stopped, Flash switched off, clock in domain DMP\_1 stopped.

Note: The maximum values cover the complete specified operating range of all manufactured devices.

The typical values refer to average devices under typical conditions, such as nominal supply voltage, room temperature, application-oriented activity.

After a power reset, the decoupling capacitors for  $V_{\rm DDIM}$  and  $V_{\rm DDI1}$  are charged with the maximum possible current.

For additional information, please refer to Section 5.2, Thermal Considerations.

Note: Operating Conditions apply.



# Table 18 Switching Power Consumption

| Parameter                                                                    | Symbol                  |      | Values                      |                                           | Unit | Note /                                                              |
|------------------------------------------------------------------------------|-------------------------|------|-----------------------------|-------------------------------------------|------|---------------------------------------------------------------------|
|                                                                              |                         | Min. | Тур.                        | Max.                                      |      | Test Condition                                                      |
| Power supply current<br>(active) with all peripherals<br>active and EVVRs on | I <sub>SACT</sub><br>CC | _    | $6 + 0.6 \\ x f_{SYS}^{1)}$ | 8+1.0<br>x f <sub>SYS</sub> <sup>1)</sup> | mA   | power_mode=<br>active ;<br>voltage_range=<br>both <sup>2)3)4)</sup> |
| Power supply current in stopover mode, EVVRs on                              | I <sub>SSO</sub> CC     | _    | 0.7                         | 2.0                                       | mA   | power_mode=<br>stopover ;<br>voltage_range=<br>both <sup>4)</sup>   |

1)  $f_{SYS}$  in MHz

2) The pad supply voltage pins (V<sub>DDPB</sub>) provide the input current for the on-chip EVVRs and the current consumed by the pin output drivers. A small current is consumed because the drivers input stages are switched. In Fast Startup Mode (with the Flash modules deactivated), the typical current is reduced to 3 + 0.6 x f<sub>SYS</sub>.

3) Please consider the additional conditions described in section "Active Mode Power Supply Current".

4) The pad supply voltage has only a minor influence on this parameter.

## Active Mode Power Supply Current

The actual power supply current in active mode not only depends on the system frequency but also on the configuration of the XC2336B's subsystem.

Besides the power consumed by the device logic the power supply pins also provide the current that flows through the pin output drivers.

A small current is consumed because the drivers' input stages are switched.

The IO power domains can be supplied separately. Power domain A ( $V_{\text{DDPA}}$ ) supplies the A/D converters and Port 6. Power domain B ( $V_{\text{DDPB}}$ ) supplies the on-chip EVVRs and all other ports.

During operation domain A draws a maximum current of 1.5 mA for each active A/D converter module from  $V_{\text{DDPA}}$ .

In Fast Startup Mode (with the Flash modules deactivated), the typical current is reduced to  $3 + 0.6 \times f_{SYS}$  mA.



Note: A fraction of the leakage current flows through domain DMP\_A (pin  $V_{DDPA}$ ). This current can be calculated as 7,000 ×  $e^{-\alpha}$ , with  $\alpha = 5000 / (273 + 1.3 \times T_J)$ . For  $T_J = 150^{\circ}$ C, this results in a current of 160  $\mu$ A.

# Leakage Power Consumption Calculation

The leakage power consumption can be calculated according to the following formula:  $I_{LK1} = 530,000 \times e^{-\alpha}$  with  $\alpha = 5000 / (273 + B \times T_J)$ 

Parameter B must be replaced by

- 1.0 for typical values
- 1.3 for maximum values



Figure 15 Leakage Supply Current as a Function of Temperature



# Table 20ADC Parameters (cont'd)

| Parameter                                               | Symbol                     | Values                                                  |      |                             | Unit | Note /         |
|---------------------------------------------------------|----------------------------|---------------------------------------------------------|------|-----------------------------|------|----------------|
|                                                         |                            | Min.                                                    | Тур. | Max.                        |      | Test Condition |
| Broken wire detection delay against VAGND <sup>2)</sup> | t <sub>BWG</sub> CC        | -                                                       | _    | 50 <sup>3)</sup>            |      |                |
| Broken wire detection delay against VAREF <sup>2)</sup> | t <sub>BWR</sub> CC        | -                                                       | -    | 50 <sup>4)</sup>            |      |                |
| Conversion time for 8-bit result <sup>2)</sup>          | t <sub>c8</sub> CC         | $(11+S)$ $TC) \times$ $t_{ADCI} +$ $2 \times$ $t_{SVS}$ | -    | -                           |      |                |
| Conversion time for 10-bit result <sup>2)</sup>         | <i>t</i> <sub>c10</sub> CC | $(13+S)$ $TC) \times t_{ADCI} + 2 \times t_{SYS}$       | -    | -                           |      |                |
| Total Unadjusted Error                                  | TUE <br>CC                 | -                                                       | 1    | 2                           | LSB  | 5)             |
| Wakeup time from analog powerdown, fast mode            | t <sub>WAF</sub> CC        | -                                                       | -    | 4                           | μS   |                |
| Wakeup time from analog powerdown, slow mode            | t <sub>WAS</sub> CC        | -                                                       | -    | 15                          | μS   |                |
| Analog reference ground                                 | $V_{ m AGND}$ SR           | V <sub>SS</sub> -<br>0.05                               | _    | 1.5                         | V    |                |
| Analog input voltage range                              | $V_{\rm AIN}{ m SR}$       | $V_{AGND}$                                              | -    | $V_{AREF}$                  | V    | 6)             |
| Analog reference voltage                                | $V_{AREF}$ SR              | V <sub>AGND</sub><br>+ 1.0                              | -    | V <sub>DDPA</sub><br>+ 0.05 | V    |                |

 These parameter values cover the complete operating range. Under relaxed operating conditions (temperature, supply voltage) typical values can be used for calculation. At room temperature and nominal supply voltage the following typical values can be used: C<sub>AINTtyp</sub> = 12 pF, C<sub>AINStyp</sub> = 5 pF, R<sub>AINtyp</sub> = 1.0 kOhm, C<sub>AREFTtyp</sub> = 15 pF, C<sub>AREFStyp</sub> = 10 pF, R<sub>AREFStyp</sub> = 1.0 kOhm.

2) This parameter includes the sample time (also the additional sample time specified by STC), the time to determine the digital result and the time to load the result register with the conversion result. Values for the basic clock t<sub>ADCI</sub> depend on programming.

3) The broken wire detection delay against  $V_{AGND}$  is measured in numbers of consecutive precharge cycles at a conversion rate of not more than 500  $\mu$ s. Result below 10% (66<sub>H</sub>)



- 4) The broken wire detection delay against V<sub>AREF</sub> is measured in numbers of consecutive precharge cycles at a conversion rate of not more than 10 μs. This function is influenced by leakage current, in particular at high temperature. Result above 80% (332<sub>H</sub>)
- 5) TUE is tested at V<sub>AREF</sub> = V<sub>DDPA</sub> = 5.0 V, V<sub>AGND</sub> = 0 V. It is verified by design for all other voltages within the defined voltage range. The specified TUE is valid only if the absolute sum of input overload currents on analog port pins (see I<sub>OV</sub> specification) does not exceed 10 mA, and if V<sub>AREF</sub> and V<sub>AGND</sub> remain stable during the measurement time.
- V<sub>AIN</sub> may exceed V<sub>AGND</sub> or V<sub>AREF</sub> up to the absolute maximum ratings. However, the conversion result in these cases will be X000<sub>H</sub> or X3FF<sub>H</sub>, respectively.



Figure 16 Equivalent Circuitry for Analog Inputs



# 4.7.4 Pad Properties

The output pad drivers of the XC2336B can operate in several user-selectable modes. Strong driver mode allows controlling external components requiring higher currents such as power bridges or LEDs. Reducing the driving power of an output pad reduces electromagnetic emissions (EME). In strong driver mode, selecting a slower edge reduces EME.

The dynamic behavior, i.e. the rise time and fall time, depends on the applied external capacitance that must be charged and discharged. Timing values are given for a capacitance of 20 pF, unless otherwise noted.

In general, the performance of a pad driver depends on the available supply voltage  $V_{\text{DDP}}$ . Therefore the following tables list the pad parameters for the upper voltage range and the lower voltage range, respectively.

Note: These parameters are not subject to production test but verified by design and/or characterization.

Note: Operating Conditions apply.

**Table 28** is valid under the following conditions:  $V_{\text{DDP}} \le 5.5 \text{ V}$ ;  $V_{\text{DDP}}$  typ. 5 V;  $V_{\text{DDP}} \ge 4.5 \text{ V}$ 

| Parameter                                                    | Symbol                  |      | Values | 5    | Unit | Note /                      |
|--------------------------------------------------------------|-------------------------|------|--------|------|------|-----------------------------|
|                                                              |                         | Min. | Тур.   | Max. |      | Test Condition              |
| Maximum output driver current (absolute value) <sup>1)</sup> | I <sub>Omax</sub><br>CC | -    | -      | 4.0  | mA   | Driver_Strength<br>= Medium |
|                                                              |                         | -    | -      | 10   | mA   | Driver_Strength<br>= Strong |
|                                                              |                         | -    | -      | 0.5  | mA   | Driver_Strength<br>= Weak   |
| Nominal output driver current (absolute value)               | I <sub>Onom</sub><br>CC | -    | -      | 1.0  | mA   | Driver_Strength<br>= Medium |
|                                                              |                         | -    | -      | 2.5  | mA   | Driver_Strength<br>= Strong |
|                                                              |                         | -    | -      | 0.1  | mA   | Driver_Strength<br>= Weak   |

Table 28 Standard Pad Parameters for Upper Voltage Range



#### Table 32 USIC SSC Slave Mode Timing for Upper Voltage Range (cont'd)

| Parameter                                                                      | Symbol                    |      | Values |      | Unit | Note /         |
|--------------------------------------------------------------------------------|---------------------------|------|--------|------|------|----------------|
|                                                                                |                           | Min. | Тур.   | Max. |      | Test Condition |
| Data input DX0 hold time<br>from clock input DX1<br>receive edge <sup>1)</sup> | <i>t</i> <sub>13</sub> SR | 5    | -      | -    | ns   |                |
| Data output DOUT valid time                                                    | <i>t</i> <sub>14</sub> CC | 7    | _      | 33   | ns   |                |

 These input timings are valid for asynchronous input signal handling of slave select input, shift clock input, and receive data input (bits DXnCR.DSEN = 0).

**Table 33** is valid under the following conditions:  $C_L = 20 \text{ pF}$ ; *SSC*= slave ; voltage\_range= lower

| Parameter                                                                         | Symbol                    | Values |      |      | Unit | Note /         |
|-----------------------------------------------------------------------------------|---------------------------|--------|------|------|------|----------------|
|                                                                                   |                           | Min.   | Тур. | Max. |      | Test Condition |
| Select input DX2 setup to first clock input DX1 transmit edge <sup>1)</sup>       | <i>t</i> <sub>10</sub> SR | 7      | -    | -    | ns   |                |
| Select input DX2 hold after<br>last clock input DX1<br>receive edge <sup>1)</sup> | <i>t</i> <sub>11</sub> SR | 7      | -    | _    | ns   |                |
| Receive data input setup<br>time to shift clock receive<br>edge <sup>1)</sup>     | <i>t</i> <sub>12</sub> SR | 7      | -    | -    | ns   |                |
| Data input DX0 hold time<br>from clock input DX1<br>receive edge <sup>1)</sup>    | <i>t</i> <sub>13</sub> SR | 5      | -    | -    | ns   |                |
| Data output DOUT valid<br>time                                                    | <i>t</i> <sub>14</sub> CC | 8      | -    | 41   | ns   |                |

#### Table 33 USIC SSC Slave Mode Timing for Lower Voltage Range

 These input timings are valid for asynchronous input signal handling of slave select input, shift clock input, and receive data input (bits DXnCR.DSEN = 0).



# 4.7.6 Debug Interface Timing

The debugger can communicate with the XC2336B either via the 2-pin DAP interface or via the standard JTAG interface.

# Debug via DAP

The following parameters are applicable for communication through the DAP debug interface.

Note: These parameters are not subject to production test but verified by design and/or characterization.

Note: Operating Conditions apply.

**Table 34** is valid under the following conditions:  $C_1 = 20 \text{ pF}$ ; voltage\_range= upper

| Parameter                                         | Symbol                    | Values |      |      | Unit | Note /         |
|---------------------------------------------------|---------------------------|--------|------|------|------|----------------|
|                                                   |                           | Min.   | Тур. | Max. |      | Test Condition |
| DAP0 clock period <sup>1)</sup>                   | <i>t</i> <sub>11</sub> SR | 25     | -    | -    | ns   |                |
| DAP0 high time                                    | t <sub>12</sub> SR        | 8      | -    | -    | ns   |                |
| DAP0 low time <sup>1)</sup>                       | t <sub>13</sub> SR        | 8      | -    | -    | ns   |                |
| DAP0 clock rise time                              | <i>t</i> <sub>14</sub> SR | -      | -    | 4    | ns   |                |
| DAP0 clock fall time                              | t <sub>15</sub> SR        | -      | -    | 4    | ns   |                |
| DAP1 setup to DAP0 rising edge                    | <i>t</i> <sub>16</sub> SR | 6      | -    | -    | ns   |                |
| DAP1 hold after DAP0 rising edge                  | <i>t</i> <sub>17</sub> SR | 6      | -    | -    | ns   |                |
| DAP1 valid per DAP0<br>clock period <sup>2)</sup> | <i>t</i> <sub>19</sub> CC | 17     | 20   | _    | ns   |                |

 Table 34
 DAP Interface Timing for Upper Voltage Range

1) See the DAP chapter for clock rate restrictions in the Active::IDLE protocol state.

2) The Host has to find a suitable sampling point by analyzing the sync telegram response.

**Table 35** is valid under the following conditions:  $C_{L}$  = 20 pF; voltage\_range= lower



| Parameter                                      | Symbol                    | Values |      |      | Unit | Note /                |
|------------------------------------------------|---------------------------|--------|------|------|------|-----------------------|
|                                                |                           | Min.   | Тур. | Max. |      | <b>Test Condition</b> |
| DAP0 clock period <sup>1)</sup>                | <i>t</i> <sub>11</sub> SR | 25     | -    | -    | ns   |                       |
| DAP0 high time                                 | t <sub>12</sub> SR        | 8      | -    | -    | ns   |                       |
| DAP0 low time <sup>1)</sup>                    | t <sub>13</sub> SR        | 8      | -    | -    | ns   |                       |
| DAP0 clock rise time                           | t <sub>14</sub> SR        | -      | -    | 4    | ns   |                       |
| DAP0 clock fall time                           | t <sub>15</sub> SR        | -      | -    | 4    | ns   |                       |
| DAP1 setup to DAP0<br>rising edge              | <i>t</i> <sub>16</sub> SR | 6      | -    | -    | ns   |                       |
| DAP1 hold after DAP0 rising edge               | <i>t</i> <sub>17</sub> SR | 6      | -    | -    | ns   |                       |
| DAP1 valid per DAP0 clock period <sup>2)</sup> | <i>t</i> <sub>19</sub> CC | 12     | 17   | -    | ns   |                       |

# Table 35 DAP Interface Timing for Lower Voltage Range

1) See the DAP chapter for clock rate restrictions in the Active::IDLE protocol state.

2) The Host has to find a suitable sampling point by analyzing the sync telegram response.



Figure 23 Test Clock Timing (DAP0)



| Table 37 | JTAG Interface | <b>Timing for Lower</b> | Voltage Range | (cont'd) |
|----------|----------------|-------------------------|---------------|----------|
|----------|----------------|-------------------------|---------------|----------|

| Parameter                                                                | Symbol                    | Values |      |      | Unit | Note /         |
|--------------------------------------------------------------------------|---------------------------|--------|------|------|------|----------------|
|                                                                          |                           | Min.   | Тур. | Max. | -    | Test Condition |
| TDI/TMS hold after TCK rising edge                                       | t <sub>7</sub> SR         | 6      | -    | -    | ns   |                |
| TDO valid from TCK falling edge (propagation delay) <sup>1)</sup>        | t <sub>8</sub> CC         | -      | 32   | 36   | ns   |                |
| TDO high impedance to valid output from TCK falling edge <sup>2)1)</sup> | t <sub>9</sub> CC         | -      | 32   | 36   | ns   |                |
| TDO valid output to high impedance from TCK falling edge <sup>1)</sup>   | <i>t</i> <sub>10</sub> CC | -      | 32   | 36   | ns   |                |
| TDO hold after TCK falling edge <sup>1)</sup>                            | <i>t</i> <sub>18</sub> CC | 5      | -    | _    | ns   |                |

1) The falling edge on TCK is used to generate the TDO timing.

2) The setup time for TDO is given implicitly by the TCK cycle time.



Figure 26 Test Clock Timing (TCK)



## Package and Reliability

# 5 Package and Reliability

The XC2000 Family devices use the package type PG-LQFP (Plastic Green - Low Profile Quad Flat Package). The following specifications must be regarded to ensure proper integration of the XC2336B in its target environment.

# 5.1 Packaging

These parameters specify the packaging rather than the silicon.

| Parameter                              | Symbol            | Lim  | it Values     | Unit | Notes                         |
|----------------------------------------|-------------------|------|---------------|------|-------------------------------|
|                                        |                   | Min. | Max.          |      |                               |
| Exposed Pad Dimension                  | $E x \times E y$  | _    | 5.6 	imes 5.6 | mm   | -                             |
| Power Dissipation                      | P <sub>DISS</sub> | -    | 0.8           | W    | -                             |
| Thermal resistance<br>Junction-Ambient | $R_{\Theta JA}$   | -    | 40            | K/W  | No thermal via <sup>1)</sup>  |
|                                        |                   |      | 37            | K/W  | 4-layer, no pad <sup>2)</sup> |
|                                        |                   |      | 25            | K/W  | 4-layer, pad <sup>3)</sup>    |

## Table 38 Package Parameters (PG-LQFP-64-6/-24)

1) Device mounted on a 4-layer board without thermal vias; exposed pad not soldered.

 Device mounted on a 4-layer JEDEC board (according to JESD 51-7) with thermal vias; exposed pad not soldered.

 Device mounted on a 4-layer JEDEC board (according to JESD 51-7) with thermal vias; exposed pad soldered to the board.

Note: To improve the EMC behavior, it is recommended to connect the exposed pad to the board ground, independent of the thermal requirements. Board layout examples are given in an application note.

# Package Compatibility Considerations

The XC2336B is a member of the XC2000 Family of microcontrollers. It is also compatible to a certain extent with members of similar families or subfamilies.

Each package is optimized for the device it houses. Therefore, there may be slight differences between packages of the same pin-count but for different device types. In particular, the size of the Exposed Pad (if present) may vary.

If different device types are considered or planned for an application, it must be ensured that the board layout fits all packages under consideration.