# E·XFL



### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status                                              |                                                                       |
|-------------------------------------------------------------|-----------------------------------------------------------------------|
| Troduct Status                                              | Active                                                                |
| Core Processor                                              | ARM® Cortex®-M0                                                       |
| Core Size                                                   | 32-Bit Single-Core                                                    |
| Speed                                                       | 48MHz                                                                 |
| Connectivity                                                | HDMI-CEC, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART             |
| Peripherals                                                 | DMA, I <sup>2</sup> S, POR, PWM, WDT                                  |
| Number of I/O                                               | 87                                                                    |
| Program Memory Size                                         | 64KB (64K x 8)                                                        |
| Program Memory Type                                         | FLASH                                                                 |
| EEPROM Size                                                 | -                                                                     |
| RAM Size                                                    | 16K x 8                                                               |
| Voltage - Supply (Vcc/Vdd)                                  | 1.65V ~ 3.6V                                                          |
| Data Converters                                             | A/D 19x12b; D/A 2x12b                                                 |
| Oscillator Type                                             | Internal                                                              |
| Operating Temperature                                       | -40°C ~ 85°C (TA)                                                     |
| Mounting Type                                               | Surface Mount                                                         |
| Package / Case                                              | 100-LQFP                                                              |
| Supplier Device Package                                     | 100-LQFP (14x14)                                                      |
| Purchase URL                                                | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f071v8t6 |
| Data Converters<br>Oscillator Type<br>Operating Temperature | A/D 19x12b; D/A 2x12b<br>Internal<br>-40°C ~ 85°C (TA)                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2 Description

The STM32F071x8/xB microcontrollers incorporate the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M0 32-bit RISC core operating at up to 48 MHz frequency, high-speed embedded memories (up to 128 Kbytes of Flash memory and 16 Kbytes of SRAM), and an extensive range of enhanced peripherals and I/Os. All devices offer standard communication interfaces (two I<sup>2</sup>Cs, two SPI/one I<sup>2</sup>S, one HDMI CEC and four USARTs), one 12-bit ADC, one 12-bit DAC with two channels, seven 16-bit timers, one 32-bit timer and an advanced-control PWM timer.

The STM32F071x8/xB microcontrollers operate in the -40 to +85 °C and -40 to +105 °C temperature ranges, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving modes allows the design of low-power applications.

The STM32F071x8/xB microcontrollers include devices in six different packages ranging from 48 pins to 100 pins with a die form also available upon request. Depending on the device chosen, different sets of peripherals are included.

These features make the STM32F071x8/xB microcontrollers suitable for a wide range of applications such as application control and user interfaces, hand-held equipment, A/V receivers and digital TV, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms and HVACs.



# 3.4 Cyclic redundancy check calculation unit (CRC)

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location.

# 3.5 **Power management**

## 3.5.1 Power supply schemes

- V<sub>DD</sub> = V<sub>DDIO1</sub> = 2.0 to 3.6 V: external power supply for I/Os (V<sub>DDIO1</sub>) and the internal regulator. It is provided externally through VDD pins.
- V<sub>DDA</sub> = from V<sub>DD</sub> to 3.6 V: external analog power supply for ADC, DAC, Reset blocks, RCs and PLL (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the ADC or DAC are used). It is provided externally through VDDA pin. The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be established first.
- V<sub>DDIO2</sub> = 1.65 to 3.6 V: external power supply for marked I/Os. V<sub>DDIO2</sub> is provided externally through the VDDIO2 pin. The V<sub>DDIO2</sub> voltage level is completely independent from V<sub>DD</sub> or V<sub>DDA</sub>, but it must not be provided without a valid supply on V<sub>DD</sub>. The V<sub>DDIO2</sub> supply is monitored and compared with the internal reference voltage (V<sub>REFINT</sub>). When the V<sub>DDIO2</sub> is below this threshold, all the I/Os supplied from this rail are disabled by hardware. The output of this comparator is connected to EXTI line 31 and it can be used to generate an interrupt. Refer to the pinout diagrams or tables for concerned I/Os list.
- V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

For more details on how to connect power pins, refer to *Figure 12: Power supply scheme*.

# 3.5.2 Power supply supervisors

The device has integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2 V. The device remains in reset mode when the monitored supply voltage is below a specified threshold,  $V_{\text{POR/PDR}}$ , without the need for an external reset circuit.

- The POR monitors only the V<sub>DD</sub> supply voltage. During the startup phase it is required that V<sub>DDA</sub> should arrive first and be greater than or equal to V<sub>DD</sub>.
- The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>.

The device features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}$  power supply and compares it to the  $V_{PVD}$  threshold. An interrupt can be generated when  $V_{DD}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}$  is higher than the  $V_{PVD}$ 



back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator).



Figure 2. Clock tree

Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 48 MHz.



# 3.9.2 Extended interrupt/event controller (EXTI)

The extended interrupt/event controller consists of 32 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 87 GPIOs can be connected to the 16 external interrupt lines.

# 3.10 Analog-to-digital converter (ADC)

The 12-bit analog-to-digital converter has up to 16 external and 3 internal (temperature sensor, voltage reference, VBAT voltage measurement) channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs.

The ADC can be served by the DMA controller.

An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

# 3.10.1 Temperature sensor

The temperature sensor (TS) generates a voltage  $\mathsf{V}_{\mathsf{SENSE}}$  that varies linearly with temperature.

The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value.

The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only.

To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode.

| Calibration value name | Description                                                                                                          | Memory address            |
|------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------|
| TS_CAL1                | TS ADC raw data acquired at a temperature of 30 °C ( $\pm$ 5 °C), V <sub>DDA</sub> = 3.3 V ( $\pm$ 10 mV)            | 0x1FFF F7B8 - 0x1FFF F7B9 |
| TS_CAL2                | TS ADC raw data acquired at a temperature of 110 $^{\circ}$ C (± 5 $^{\circ}$ C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7C2 - 0x1FFF F7C3 |

Table 3. Temperature sensor calibration values

# 3.10.2 Internal voltage reference (V<sub>REFINT</sub>)

The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC and comparators.  $V_{REFINT}$  is internally connected to the ADC\_IN17 input channel. The



The RTC is an independent BCD timer/counter. Its main features are the following:

- calendar with subseconds, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format
- automatic correction for 28, 29 (leap year), 30, and 31 day of the month
- programmable alarm with wake up from Stop and Standby mode capability
- Periodic wakeup unit with programmable resolution and period.
- on-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize the RTC with a master clock
- digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy
- Three anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection
- timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection
- reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision

The RTC clock sources can be:

- a 32.768 kHz external crystal
- a resonator or oscillator
- the internal low-power RC oscillator (typical frequency of 40 kHz)
- the high-speed external clock divided by 32

# 3.16 Inter-integrated circuit interface (I<sup>2</sup>C)

Up to two I<sup>2</sup>C interfaces (I2C1 and I2C2) can operate in multimaster or slave modes. Both can support Standard mode (up to 100 kbit/s), Fast mode (up to 400 kbit/s) and Fast Mode Plus (up to 1 Mbit/s) with 20 mA output drive on most of the associated I/Os.

Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (two addresses, one with configurable mask). They also include programmable analog and digital noise filters.

| Aspect                              | Analog filter                                         | Digital filter                                                                                           |  |
|-------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|
| Pulse width of<br>suppressed spikes | ≥ 50 ns                                               | Programmable length from 1 to 15<br>I2Cx peripheral clocks                                               |  |
| Benefits                            | Available in Stop mode                                | <ul> <li>Extra filtering capability vs.</li> <li>standard requirements</li> <li>Stable length</li> </ul> |  |
| Drawbacks                           | Variations depending on temperature, voltage, process | Wakeup from Stop on address<br>match is not available when digital<br>filter is enabled.                 |  |

| Table 8. Comparison of I <sup>2</sup> C analog and digital filters | Table 8. Comparison of I | <sup>2</sup> C analog and digital filters |
|--------------------------------------------------------------------|--------------------------|-------------------------------------------|
|--------------------------------------------------------------------|--------------------------|-------------------------------------------|

In addition, I2C1 provides hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts



| USART modes/features <sup>(1)</sup>         | USART1 and<br>USART2 | USART3 and<br>USART4 |
|---------------------------------------------|----------------------|----------------------|
| IrDA SIR ENDEC block                        | Х                    | -                    |
| LIN mode                                    | Х                    | -                    |
| Dual clock domain and wakeup from Stop mode | Х                    | -                    |
| Receiver timeout interrupt                  | Х                    | -                    |
| Modbus communication                        | Х                    | -                    |
| Auto baud rate detection                    | X                    | -                    |
| Driver Enable                               | X                    | Х                    |

| Table 10. STM32F071x8/xB USART im | plementation (continued) |
|-----------------------------------|--------------------------|
|                                   |                          |

1. X = supported.

# 3.18 Serial peripheral interface (SPI) / Inter-integrated sound interface (I<sup>2</sup>S)

Two SPIs are able to communicate up to 18 Mbit/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits.

Two standard I<sup>2</sup>S interfaces (multiplexed with SPI1 and SPI2 respectively) supporting four different audio standards can operate as master or slave at half-duplex communication mode. They can be configured to transfer 16 and 24 or 32 bits with 16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 192 kHz can be set by an 8-bit programmable linear prescaler. When operating in master mode, they can output a clock for an external audio component at 256 times the sampling frequency.

| Table 11. STM32F071x8/xB SPI/I <sup>2</sup> S implement | ntation |
|---------------------------------------------------------|---------|
|---------------------------------------------------------|---------|

| SPI features <sup>(1)</sup> | SPI1 and SPI2 |
|-----------------------------|---------------|
| Hardware CRC calculation    | Х             |
| Rx/Tx FIFO                  | Х             |
| NSS pulse mode              | Х             |
| I <sup>2</sup> S mode       | Х             |
| TI mode                     | Х             |

1. X = supported.

# 3.19 High-definition multimedia interface (HDMI) - consumer electronics control (CEC)

The device embeds a HDMI-CEC controller that provides hardware support for the Consumer Electronics Control (CEC) protocol (Supplement 1 to the HDMI standard).

This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory



|          | Pin     | numb   | oers            |         |                                      |             |               |            | Pin function                                                                 | IS                      |
|----------|---------|--------|-----------------|---------|--------------------------------------|-------------|---------------|------------|------------------------------------------------------------------------------|-------------------------|
| UFBGA100 | LQFP100 | LQFP64 | LQFP48/UFQFPN48 | WLCSP49 | Pin name<br>(function upon<br>reset) | Pin<br>type | I/O structure | Notes      | Alternate functions                                                          | Additional<br>functions |
| C11      | 73      | -      | -               | -       | PF6                                  | I/O         | FT            | (3)        | -                                                                            | -                       |
| F11      | 74      | 47     | 35              | B1      | VSS                                  | S           | -             | -          | Ground                                                                       |                         |
| G11      | 75      | 48     | 36              | B2      | VDDIO2                               | S           | -             | -          | Digital power su                                                             | ipply                   |
| A10      | 76      | 49     | 37              | A1      | PA14                                 | I/O         | FT            | (3)<br>(4) | USART2_TX, SWCLK                                                             | -                       |
| A9       | 77      | 50     | 38              | A2      | PA15                                 | I/O         | FT            | (3)        | SPI1_NSS, I2S1_WS,<br>USART2_RX,<br>USART4_RTS,<br>TIM2_CH1_ETR,<br>EVENTOUT | -                       |
| B11      | 78      | 51     | -               | -       | PC10                                 | I/O         | FT            | (3)        | USART3_TX, USART4_TX                                                         | -                       |
| C10      | 79      | 52     | -               | -       | PC11                                 | I/O         | FT            | (3)        | USART3_RX, USART4_RX                                                         | -                       |
| B10      | 80      | 53     | -               | -       | PC12                                 | I/O         | FT            | (3)        | USART3_CK,<br>USART4_CK                                                      | -                       |
| C9       | 81      | -      | -               | -       | PD0                                  | I/O         | FT            | (3)        | SPI2_NSS, I2S2_WS                                                            | -                       |
| В9       | 82      | -      | -               | -       | PD1                                  | I/O         | FT            | (3)        | SPI2_SCK, I2S2_CK                                                            | -                       |
| C8       | 83      | 54     | -               | -       | PD2                                  | I/O         | FT            | (3)        | USART3_RTS, TIM3_ETR                                                         | -                       |
| B8       | 84      | -      | -               | -       | PD3                                  | I/O         | FT            | -          | SPI2_MISO, I2S2_MCK,<br>USART2_CTS                                           | -                       |
| B7       | 85      | -      | -               | -       | PD4                                  | I/O         | FT            | -          | SPI2_MOSI, I2S2_SD,<br>USART2_RTS                                            | -                       |
| A6       | 86      | -      | -               | -       | PD5                                  | I/O         | FT            | -          | USART2_TX                                                                    | -                       |
| B6       | 87      | -      | -               | -       | PD6                                  | I/O         | FT            | -          | USART2_RX                                                                    | -                       |
| A5       | 88      | -      | -               | -       | PD7                                  | I/O         | FT            | -          | USART2_CK                                                                    | -                       |
| A8       | 89      | 55     | 39              | A3      | PB3                                  | I/O         | FT            | -          | SPI1_SCK, I2S1_CK,<br>TIM2_CH2, TSC_G5_IO1,<br>EVENTOUT                      | -                       |
| A7       | 90      | 56     | 40              | A4      | PB4                                  | I/O         | FT            | -          | SPI1_MISO, I2S1_MCK,<br>TIM17_BKIN, TIM3_CH1,<br>TSC_G5_IO2, EVENTOUT        | -                       |
| C5       | 91      | 57     | 41              | B4      | PB5                                  | I/O         | FT            | -          | SPI1_MOSI, I2S1_SD,<br>I2C1_SMBA, TIM16_BKIN,<br>TIM3_CH2                    | WKUP6                   |

| Table 13. STM32F071x8/xB | pin definitions | (continued) |
|--------------------------|-----------------|-------------|
|--------------------------|-----------------|-------------|



### Table 14. Alternate functions selected through GPIOA\_AFR registers for port A AF1 AF2 AF4 Pin name AF0 AF3 AF5 AF7 AF6 USART2 CTS TIM2 CH1 ETR TSC G1 IO1 USART4 TX PA0 COMP1 OUT \_ -EVENTOUT USART2\_RTS TIM2\_CH2 TSC\_G1\_IO2 USART4 RX PA1 TIM15 CH1N \_ TIM15\_CH1 TIM2\_CH3 PA2 USART2\_TX TSC\_G1\_IO3 COMP2\_OUT ---PA3 TIM15 CH2 USART2 RX TIM2\_CH4 TSC G1 IO4 ----SPI1\_NSS, I2S1\_WS USART2\_CK TSC\_G2\_IO1 TIM14\_CH1 PA4 \_ --\_ SPI1\_SCK, I2S1\_CK CEC TIM2\_CH1\_ETR TSC\_G2\_IO2 PA5 \_ \_ \_ USART3 CTS COMP1 OUT PA6 SPI1 MISO, I2S1 MCK TIM3 CH1 TIM1 BKIN TSC G2 103 TIM16 CH1 EVENTOUT SPI1\_MOSI, I2S1\_SD TIM3\_CH2 TIM1\_CH1N TSC\_G2\_IO4 TIM14\_CH1 TIM17\_CH1 COMP2\_OUT PA7 **EVENTOUT** PA8 МСО USART1 CK TIM1\_CH1 **EVENTOUT** CRS\_SYNC \_ \_ USART1 TX TIM15 BKIN TIM1 CH2 TSC G4 IO1 PA9 ----TIM17\_BKIN USART1 RX TIM1 CH3 TSC\_G4\_IO2 PA10 ----EVENTOUT PA11 USART1\_CTS TIM1 CH4 TSC\_G4\_IO3 COMP1 OUT -\_ -EVENTOUT USART1\_RTS TIM1 ETR TSC\_G4\_IO4 COMP2 OUT PA12 ---SWDIO IR\_OUT PA13 \_ --\_ SWCLK USART2\_TX PA14 -\_ -SPI1 NSS, I2S1 WS USART2 RX TIM2 CH1 ETR **EVENTOUT** USART4 RTS PA15 \_ --

DocID025451 Rev 6

39/122

| Pin name | AF0                 | AF1       | AF2        | AF3        | AF4        | AF5               |
|----------|---------------------|-----------|------------|------------|------------|-------------------|
| PB0      | EVENTOUT            | TIM3_CH3  | TIM1_CH2N  | TSC_G3_IO2 | USART3_CK  | -                 |
| PB1      | TIM14_CH1           | TIM3_CH4  | TIM1_CH3N  | TSC_G3_IO3 | USART3_RTS | -                 |
| PB2      | -                   | -         | -          | TSC_G3_IO4 | -          | -                 |
| PB3      | SPI1_SCK, I2S1_CK   | EVENTOUT  | TIM2_CH2   | TSC_G5_IO1 | -          | -                 |
| PB4      | SPI1_MISO, I2S1_MCK | TIM3_CH1  | EVENTOUT   | TSC_G5_IO2 | -          | TIM17_BKIN        |
| PB5      | SPI1_MOSI, I2S1_SD  | TIM3_CH2  | TIM16_BKIN | I2C1_SMBA  | -          | -                 |
| PB6      | USART1_TX           | I2C1_SCL  | TIM16_CH1N | TSC_G5_IO3 | -          | -                 |
| PB7      | USART1_RX           | I2C1_SDA  | TIM17_CH1N | TSC_G5_IO4 | USART4_CTS | -                 |
| PB8      | CEC                 | I2C1_SCL  | TIM16_CH1  | TSC_SYNC   |            | -                 |
| PB9      | IR_OUT              | I2C1_SDA  | TIM17_CH1  | EVENTOUT   |            | SPI2_NSS, I2S2_W  |
| PB10     | CEC                 | I2C2_SCL  | TIM2_CH3   | TSC_SYNC   | USART3_TX  | SPI2_SCK, I2S2_CI |
| PB11     | EVENTOUT            | I2C2_SDA  | TIM2_CH4   | TSC_G6_IO1 | USART3_RX  | -                 |
| PB12     | SPI2_NSS, I2S2_WS   | EVENTOUT  | TIM1_BKIN  | TSC_G6_IO2 | USART3_CK  | TIM15_BKIN        |
| PB13     | SPI2_SCK, I2S2_CK   | -         | TIM1_CH1N  | TSC_G6_IO3 | USART3_CTS | I2C2_SCL          |
| PB14     | SPI2_MISO, I2S2_MCK | TIM15_CH1 | TIM1_CH2N  | TSC_G6_IO4 | USART3_RTS | I2C2_SDA          |
| PB15     | SPI2_MOSI, I2S2_SD  | TIM15_CH2 | TIM1_CH3N  | TIM15_CH1N | -          | -                 |

\_ - -- -- -- -\_ - ----\_ . \_

40/122

5

# 6.1.7 Current consumption measurement



## Figure 13. Current consumption measurement scheme



## Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in analog input mode
- All peripherals are disabled except when explicitly mentioned
- The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency:
  - 0 wait state and Prefetch OFF from 0 to 24 MHz
  - 1 wait state and Prefetch ON above 24 MHz
- When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCLK</sub>

The parameters given in to *Table 31* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*.

| Table 29. | Typical and maximum | current consum | ntion from Vpp | supply at V <sub>DD</sub> = 3.6 V |
|-----------|---------------------|----------------|----------------|-----------------------------------|
|           | Typiour und muximum |                |                |                                   |

|                 | er                       |                                                    |                   | All peripherals enabled |       |                      |        | All peripherals disabled |       |                     |        |      |
|-----------------|--------------------------|----------------------------------------------------|-------------------|-------------------------|-------|----------------------|--------|--------------------------|-------|---------------------|--------|------|
| Symbol          | Parameter                | Conditions                                         | f <sub>HCLK</sub> |                         | N     | lax @ T <sub>A</sub> | (1)    | _                        | м     | ax @ T <sub>A</sub> | (1)    | Unit |
| S               | Par                      |                                                    |                   | Тур                     | 25 °C | 85 °C                | 105 °C | Тур                      | 25 °C | 85 °C               | 105 °C |      |
|                 |                          | HSI48                                              | 48 MHz            | 24.3                    | 26.9  | 27.2                 | 27.9   | 13.1                     | 14.8  | 14.9                | 15.5   |      |
|                 | ory                      |                                                    | 48 MHz            | 24.1                    | 26.8  | 27.0                 | 27.7   | 13.0                     | 14.6  | 14.8                | 15.4   |      |
|                 | Run mode,<br>Flash mem   |                                                    | 32 MHz            | 16.0                    | 18.3  | 18.6                 | 19.2   | 8.76                     | 9.56  | 9.73                | 10.6   |      |
|                 | un m<br>ash r            |                                                    | 24 MHz            | 12.3                    | 13.7  | 14.3                 | 14.7   | 7.36                     | 7.94  | 8.37                | 8.81   |      |
|                 | n Ru<br>n Fla            |                                                    | 8 MHz             | 4.52                    | 5.25  | 5.28                 | 5.61   | 2.89                     | 3.17  | 3.26                | 3.34   |      |
| I <sub>DD</sub> | current in<br>uting from |                                                    | 1 MHz             | 1.25                    | 1.39  | 1.58                 | 1.87   | 0.93                     | 1.06  | 1.15                | 1.34   | mA   |
|                 | curr<br>uting            |                                                    | 48 MHz            | 24.1                    | 27.1  | 27.6                 | 27.8   | 12.9                     | 14.7  | 14.9                | 15.5   |      |
|                 | Supply<br>le exect       | ר ס Bi Clock,<br>בייס Bi HSI clock,<br>בייס BLL on | 32 MHz            | 16.1                    | 18.2  | 18.9                 | 19.3   | 8.82                     | 9.69  | 9.83                | 10.7   |      |
| Sul<br>code e   | -                        | 24 MHz                                             | 12.4              | 14.0                    | 14.4  | 14.8                 | 7.31   | 7.92                     | 8.34  | 8.75                |        |      |
|                 | 22                       | HSI clock,<br>PLL off                              | 8 MHz             | 4.52                    | 5.25  | 5.35                 | 5.61   | 2.87                     | 3.16  | 3.25                | 3.33   |      |



trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs.

**Caution:** Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

## I/O dynamic current consumption

In addition to the internal peripheral current consumption measured previously (see *Table 35: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin:

$$I_{SW} = V_{DDIOx} \times f_{SW} \times C$$

where

 $I_{SW}$  is the current sunk by a switching I/O to charge/discharge the capacitive load  $V_{\text{DDIOx}}$  is the I/O supply voltage

 $V_{\rm DDIO_X}$  is the NO supply voltage

 ${\rm f}_{\rm SW}$  is the I/O switching frequency

C is the total capacitance seen by the I/O pin: C = C<sub>INT</sub> + C<sub>EXT</sub> + C<sub>S</sub>

 $\mathsf{C}_\mathsf{S}$  is the PCB board capacitance including the pad pin.

The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.



| Symbol           | Description                                                                                          | Func<br>suscer | Unit               |      |
|------------------|------------------------------------------------------------------------------------------------------|----------------|--------------------|------|
|                  | Description                                                                                          |                | Positive injection | Unit |
|                  | Injected current on BOOT0 and PF1 pins                                                               |                | NA                 |      |
|                  | Injected current on PC0 pin                                                                          | -0             | +5                 |      |
| I <sub>INJ</sub> | Injected current on PA11 and PA12 pins with induced leakage current on adjacent pins less than -1 mA |                | NA                 | mA   |
|                  | Injected current on all other FT and FTf pins                                                        | -5             | NA                 |      |
|                  | Injected current on all other TTa, TC and RST pins                                                   | -5             | +5                 |      |

## Table 52. I/O current injection susceptibility

# 6.3.14 I/O port characteristics

## General input/output characteristics

Unless otherwise specified, the parameters given in *Table 53* are derived from tests performed under the conditions summarized in *Table 24: General operating conditions*. All I/Os are designed as CMOS- and TTL-compliant (except BOOT0).

| Symbol           | Parameter                     | Conditions                   | Min                                            | Тур                | Мах                                          | Unit |
|------------------|-------------------------------|------------------------------|------------------------------------------------|--------------------|----------------------------------------------|------|
|                  |                               | TC and TTa I/O               | -                                              | -                  | 0.3 V <sub>DDIOx</sub> +0.07 <sup>(1)</sup>  |      |
|                  | Low level input               | FT and FTf I/O               | -                                              | -                  | 0.475 V <sub>DDIOx</sub> -0.2 <sup>(1)</sup> |      |
| V <sub>IL</sub>  | voltage                       | BOOT0                        | -                                              | -                  | 0.3 V <sub>DDIOx</sub> -0.3 <sup>(1)</sup>   | V    |
|                  |                               | All I/Os except<br>BOOT0 pin | -                                              | -                  | 0.3 V <sub>DDIOx</sub>                       |      |
|                  |                               | TC and TTa I/O               | 0.445 V <sub>DDIOx</sub> +0.398 <sup>(1)</sup> | -                  | -                                            |      |
|                  | High level input              | FT and FTf I/O               | 0.5 V <sub>DDIOx</sub> +0.2 <sup>(1)</sup>     | -                  | -                                            |      |
| V <sub>IH</sub>  | voltage                       | BOOT0                        | 0.2 V <sub>DDIOx</sub> +0.95 <sup>(1)</sup>    | -                  | -                                            | V    |
|                  |                               | All I/Os except<br>BOOT0 pin | 0.7 V <sub>DDIOx</sub>                         | -                  | -                                            |      |
|                  |                               | TC and TTa I/O               | -                                              | 200 <sup>(1)</sup> | -                                            |      |
| V <sub>hys</sub> | Schmitt trigger<br>hysteresis | FT and FTf I/O               | -                                              | 100 <sup>(1)</sup> | -                                            | mV   |
|                  | Typici colo                   | BOOT0                        | -                                              | 300 <sup>(1)</sup> | -                                            |      |

## Table 53. I/O static characteristics

4



Figure 21. TC and TTa I/O input characteristics

Figure 22. Five volt tolerant (FT and FTf) I/O input characteristics



|                                        |                         |                                                                       | · · · · ·                                                                                          |     |     |      |
|----------------------------------------|-------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|------|
| OSPEEDRy<br>[1:0] value <sup>(1)</sup> | Symbol                  | Parameter                                                             | Conditions                                                                                         | Min | Max | Unit |
|                                        | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup>                                      |                                                                                                    | -   | 2   | MHz  |
|                                        | t <sub>f(IO)out</sub>   | Output fall time                                                      | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2 \text{ V}$<br>$C_L = 50 \text{ pF}, V_{DDIOx} < 2 \text{ V}$ |     | 12  | ns   |
| Fm+                                    | t <sub>r(IO)out</sub>   | Output rise time                                                      |                                                                                                    |     | 34  |      |
| configuration<br>(4)                   | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup>                                      |                                                                                                    |     | 0.5 | MHz  |
|                                        | t <sub>f(IO)out</sub>   | Output fall time                                                      |                                                                                                    |     | 16  | ne   |
|                                        | t <sub>r(IO)out</sub>   | Output rise time                                                      |                                                                                                    |     | 44  | ns   |
| -                                      | t <sub>EXTIpw</sub>     | Pulse width of external<br>signals detected by the<br>EXTI controller | -                                                                                                  | 10  | -   | ns   |

Table 55. I/O AC characteristics<sup>(1)(2)</sup> (continued)

 The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the STM32F0xxxx RM0091 reference manual for a description of GPIO Port configuration register.

2. Guaranteed by design, not tested in production.

- 3. The maximum frequency is defined in *Figure 23*.
- 4. When Fm+ configuration is set, the I/O speed control is bypassed. Refer to the STM32F0xxxx reference manual RM0091 for a detailed description of Fm+ I/O configuration.



## Figure 23. I/O AC characteristics definition

# 6.3.15 NRST pin characteristics

The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor,  $\mathsf{R}_{\mathsf{PU}}.$ 

Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*.

| Symbol                | Parameter                     | Conditions | Min                                         | Тур | Мах                                      | Unit |
|-----------------------|-------------------------------|------------|---------------------------------------------|-----|------------------------------------------|------|
| V <sub>IL(NRST)</sub> | NRST input low level voltage  | -          | -                                           | -   | 0.3 V <sub>DD</sub> +0.07 <sup>(1)</sup> | V    |
| V <sub>IH(NRST)</sub> | NRST input high level voltage | -          | 0.445 V <sub>DD</sub> +0.398 <sup>(1)</sup> | -   | -                                        | v    |

Table 56. NRST pin characteristics



# 7.3 LQFP64 package information

LQFP64 is a 64-pin, 10 x 10 mm low-profile quad flat package.



Figure 40. LQFP64 package outline

1. Drawing is not to scale.

| Table 73. LQFP64 | 4 package mechanical data | i |
|------------------|---------------------------|---|
|------------------|---------------------------|---|

| Symbol | millimeters |        |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|--------|-------|-----------------------|--------|--------|
| Symbol | Min         | Тур    | Max   | Min                   | Тур    | Мах    |
| А      | -           | -      | 1.600 | -                     | -      | 0.0630 |
| A1     | 0.050       | -      | 0.150 | 0.0020                | -      | 0.0059 |
| A2     | 1.350       | 1.400  | 1.450 | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170       | 0.220  | 0.270 | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.090       | -      | 0.200 | 0.0035                | -      | 0.0079 |
| D      | -           | 12.000 | -     | -                     | 0.4724 | -      |
| D1     | -           | 10.000 | -     | -                     | 0.3937 | -      |
| D3     | -           | 7.500  | -     | -                     | 0.2953 | -      |
| E      | -           | 12.000 | -     | -                     | 0.4724 | -      |
| E1     | -           | 10.000 | -     | -                     | 0.3937 | -      |



| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|-------|-------|-----------------------|--------|--------|
|        | Min         | Тур   | Мах   | Min                   | Тур    | Мах    |
| E3     | -           | 7.500 | -     | -                     | 0.2953 | -      |
| е      | -           | 0.500 | -     | -                     | 0.0197 | -      |
| К      | 0°          | 3.5°  | 7°    | 0°                    | 3.5°   | 7°     |
| L      | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |
| L1     | -           | 1.000 | -     | -                     | 0.0394 | -      |
| CCC    | -           | -     | 0.080 | -                     | -      | 0.0031 |

Table 73. LQFP64 package mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.





1. Dimensions are expressed in millimeters.



## **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



| Ourseland | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|-----------|-------------|-------|-------|-----------------------|--------|--------|--|
| Symbol    | Min         | Тур   | Мах   | Min                   | Тур    | Max    |  |
| А         | -           | -     | 1.600 | -                     | -      | 0.0630 |  |
| A1        | 0.050       | -     | 0.150 | 0.0020                | -      | 0.0059 |  |
| A2        | 1.350       | 1.400 | 1.450 | 0.0531                | 0.0551 | 0.0571 |  |
| b         | 0.170       | 0.220 | 0.270 | 0.0067                | 0.0087 | 0.0106 |  |
| С         | 0.090       | -     | 0.200 | 0.0035                | -      | 0.0079 |  |
| D         | 8.800       | 9.000 | 9.200 | 0.3465                | 0.3543 | 0.3622 |  |
| D1        | 6.800       | 7.000 | 7.200 | 0.2677                | 0.2756 | 0.2835 |  |
| D3        | -           | 5.500 | -     | -                     | 0.2165 | -      |  |
| Е         | 8.800       | 9.000 | 9.200 | 0.3465                | 0.3543 | 0.3622 |  |
| E1        | 6.800       | 7.000 | 7.200 | 0.2677                | 0.2756 | 0.2835 |  |
| E3        | -           | 5.500 | -     | -                     | 0.2165 | -      |  |
| е         | -           | 0.500 | -     | -                     | 0.0197 | -      |  |
| L         | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |  |
| L1        | -           | 1.000 | -     | -                     | 0.0394 | -      |  |
| k         | 0°          | 3.5°  | 7°    | 0°                    | 3.5°   | 7°     |  |
| CCC       | -           | -     | 0.080 | -                     | -      | 0.0031 |  |

Table 75. LQFP48 package mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.



## Figure 46. Recommended footprint for LQFP48 package

1. Dimensions are expressed in millimeters.



This is above the range of the suffix 6 version parts (–40 <  $T_J$  < 105 °C).

In this case, parts must be ordered at least with the temperature range suffix 7 (see *Section 8: Ordering information*) unless we reduce the power dissipation in order to be able to use suffix 6 parts.

Refer to *Figure 51* to select the required temperature range (suffix 6 or 7) according to your temperature or power requirements.





