



Welcome to **E-XFL.COM** 

<u>Embedded - Microcontrollers - Application</u>
<u>Specific</u>: Tailored Solutions for Precision and Performance

Embedded - Microcontrollers - Application Specific represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

What Are <u>Embedded - Microcontrollers - Application Specific</u>?

Annication anacific microcontrollars are anaineared to

| Details                 |                                                                              |
|-------------------------|------------------------------------------------------------------------------|
| Product Status          | Active                                                                       |
| Applications            | Capacitive Sensing                                                           |
| Core Processor          | M8C                                                                          |
| Program Memory Type     | FLASH (8kB)                                                                  |
| Controller Series       | CY8C20xx6A                                                                   |
| RAM Size                | 1K x 8                                                                       |
| Interface               | I <sup>2</sup> C, SPI                                                        |
| Number of I/O           | 28                                                                           |
| Voltage - Supply        | 1.71V ~ 5.5V                                                                 |
| Operating Temperature   | -40°C ~ 85°C                                                                 |
| Mounting Type           | Surface Mount                                                                |
| Package / Case          | 32-UFQFN Exposed Pad                                                         |
| Supplier Device Package | 32-QFN (5x5)                                                                 |
| Purchase URL            | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c20436a-24lqxi |
|                         |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Logic Block Diagram**



#### Note

1. Internal voltage regulator for internal circuitry

# CY8C20336H, CY8C20446H



### **Contents**

| PSoC® Functional Overview                        | 4  |
|--------------------------------------------------|----|
| PSoC Core                                        |    |
| CapSense System                                  | 4  |
| Haptics TS2000 Controller                        | 4  |
| Additional System Resources                      |    |
| Getting Started                                  |    |
| Application Notes                                | 5  |
| Development Kits                                 | 5  |
| Training                                         | 5  |
| CYPros Consultants                               | 5  |
| Solutions Library                                | 5  |
| Technical Support                                | 5  |
| Development Tools                                | 6  |
| PSoC Designer Software Subsystems                | 6  |
| Designing with PSoC Designer                     | 7  |
| Select User Modules                              | 7  |
| Configure User Modules                           | 7  |
| Organize and Connect                             | 7  |
| Generate, Verify, and Debug                      | 7  |
| Pinouts                                          | 8  |
| 24-Pin QFN                                       | 8  |
| 32-Pin QFN                                       |    |
| 48-Pin QFN OCD                                   |    |
| Electrical Specifications                        |    |
| Absolute Maximum Ratings                         |    |
| Operating Temperature                            | 11 |
| DC Chip-Level Specifications                     |    |
| DC General Purpose I/O Specifications            |    |
| DC Analog Mux Bus Specifications                 | 15 |
| DC Low Power Comparator Specifications           | 15 |
| Comparator User Module Electrical Specifications |    |
| ADC Electrical Specifications                    |    |
| DC POR and LVD Specifications                    |    |
| DC Programming Specifications                    | 17 |

| AC Chip-Level Specifications            | 18 |
|-----------------------------------------|----|
| AC General Purpose I/O Specifications   | 19 |
| AC Comparator Specifications            |    |
| AC External Clock Specifications        |    |
| AC Programming Specifications           |    |
| AC I2C Specifications                   | 22 |
| Packaging Information                   |    |
| Thermal Impedances                      | 28 |
| Capacitance on Crystal Pins             | 28 |
| Solder Reflow Peak Temperature          |    |
| Development Tool Selection              |    |
| Software                                |    |
| Development Kits                        | 29 |
| Evaluation Tools                        | 29 |
| Device Programmers                      | 30 |
| Accessories (Emulation and Programming) | 30 |
| Third Party Tools                       |    |
| Build a PSoC Emulator into Your Board   | 30 |
| Ordering Information                    | 31 |
| Ordering Code Definitions               | 31 |
| Document Conventions                    | 32 |
| Acronyms Used                           | 32 |
| Units of Measure                        | 32 |
| Numeric Naming                          | 32 |
| Glossary                                | 33 |
| Reference Documents                     | 33 |
| Document History Page                   | 34 |
| Sales, Solutions, and Legal Information | 35 |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC Solutions                          | 35 |



## PSoC® Functional Overview

The PSoC family consists of on-chip controller devices, which are designed to replace multiple traditional microcontroller unit (MCU)-based components with one, low-cost single-chip programmable component. A PSoC device includes configurable analog and digital blocks, and programmable interconnect. This architecture allows the user to create customized peripheral configurations, to match the requirements of each individual application. Additionally, a fast CPU, flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts.

The architecture for this device family, as shown in the Logic Block Diagram on page 2, consists of three main areas:

- The core
- CapSense analog system
- System resources (including a full-speed USB port).

A common, versatile bus allows connection between the I/O and the analog system.

Each CY8C20336H/446H PSoC device includes a dedicated CapSense block that provides sensing and scanning control circuitry for capacitive sensing applications. Depending on the PSoC package, up to 28 GPIOs are also included. The GPIOs provide access to the MCU and analog mux.

#### **PSoC Core**

The PSoC core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and IMO and ILO. The CPU core, called the M8C, is a powerful processor with speeds up to 24 MHz. The M8C is a 4-MIPS, 8-bit Harvard-architecture microprocessor.

#### CapSense System

The analog system contains the capacitive sensing hardware. Several hardware algorithms are supported. This hardware performs capacitive sensing and scanning without requiring external components. The analog system is composed of the CapSense PSoC block and an internal 1-V or 1.2-V analog reference, which together support capacitive sensing of up to 28 inputs<sup>[2]</sup>. Capacitive sensing is configurable on each GPIO pin. Scanning of enabled CapSense pins are completed quickly and easily across multiple ports.

#### SmartSense™

SmartSense is an innovative solution from Cypress that removes manual tuning of CapSense applications. This solution is easy-to-use and provides a robust noise immunity. It is the only auto-tuning solution that establishes, monitors, and maintains all required tuning parameters. SmartSense allows engineers to go from prototyping to mass production without re-tuning for manufacturing variations in PCB and/or overlay material properties.

Figure 1. CapSense System Block Diagram



#### Analog Multiplexer System

The analog mux bus can connect to every GPIO pin. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with the CapSense block comparator.

Switch-control logic enables selected pins to precharge continuously under hardware control. This enables capacitive measurement for applications such as touch sensing. Other multiplexer applications include:

- Complex capacitive sensing interfaces, such as sliders and touchpads.
- Chip-wide mux that allows analog input from any I/O pin.
- Crosspoint connection between any I/O pin combinations.

#### **Haptics TS2000 Controller**

The CY8C20336H/CY8C20446H family of devices feature an easy-to-use Haptics controller resource with up to 14 different effects. These effects are available for use with three different, selectable ERM modules.

#### Note

2. 36 GPIOs = 33 pins for capacitive sensing + 2 pins for  $I^2C$  + 1 pin for modulator capacitor.



## **Additional System Resources**

System resources provide additional capability, such as configurable USB and I<sup>2</sup>C slave, SPI master/slave communication interface, three 16-bit programmable timers, and various system resets supported by the M8C.

These system resources provide additional capability useful to complete systems. Additional resources include low voltage detection and power on reset. The merits of each system resource are listed here:

- The I<sup>2</sup>C slave/SPI master-slave module provides 50/100/400 kHz communication over two wires. SPI communication over three or four wires runs at speeds of 46.9 kHz to 3 MHz (lower for a slower system clock).
- The I<sup>2</sup>C hardware address recognition feature reduces the already low power consumption by eliminating the need for CPU intervention until a packet addressed to the target device is received.
- The I<sup>2</sup>C enhanced slave interface appears as a 32-byte RAM buffer to the external I<sup>2</sup>C master. Using a simple predefined protocol, the master controls the read and write pointers into the RAM. When this method is enabled, the slave does not stall the bus when receiving data bytes in active mode. For usage details, refer to the application note I2C Enhanced Slave Operation AN56007.
- Low voltage detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced power-on-reset (POR) circuit eliminates the need for a system supervisor.
- An internal reference provides an absolute reference for capacitive sensing.
- A register-controlled bypass mode allows the user to disable the LDO regulator.

## **Getting Started**

For in depth information, along with detailed programming details, see the PSoC® Technical Reference Manual.

For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device datasheets on the web.

#### **Application Notes**

Cypress application notes are an excellent introduction to the wide variety of possible PSoC designs.

#### **Development Kits**

PSoC Development Kits are available online from and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark.

#### **Training**

Free PSoC technical training (on demand, webinars, and workshops), which is available online via www.cypress.com, covers a wide variety of topics and skill levels to assist you in your designs.

#### **CYPros Consultants**

Certified PSoC consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC consultant go to the CYPros Consultants web site.

#### **Solutions Library**

Visit our growing library of solution focused designs. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly.

#### **Technical Support**

Technical support – including a searchable Knowledge Base articles and technical forums – is also available online. If you cannot find an answer to your question, call our Technical Support hotline at 1-800-541-4736.



## **Development Tools**

PSoC Designer™ is the revolutionary integrated design environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes:

- Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration
- Extensive user module catalog
- Integrated source-code editor (C and assembly)
- Free C compiler with no size restrictions or time limits
- Built-in debugger
- In-circuit emulation
- Built-in support for communication interfaces:
  - ☐ Hardware and software I<sup>2</sup>C slaves and masters
  - □ Full-speed USB 2.0
  - □ Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless

PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7.

### **PSoC Designer Software Subsystems**

#### Design Entry

In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this lets you to use more than 100 percent of PSoC's resources for an application.

#### Code Generation Tools

The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two.

**Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

C Language Compilers. C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### Debugger

PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow you to read and program and read and write data memory, and read and write I/O registers. You can read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also lets you to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer.

#### In-Circuit Emulator

A low-cost, high-functionality in-circuit emulator (ICE) is available for development support. This hardware can program single devices.

The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24 MHz) operation.



#### **Pinouts**

The CY8C20336H/CY8C20446H PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of digital I/O and connection to the common analog bus. However, VSS, VDD, and XRES are not capable of digital I/O.

#### 24-Pin QFN

Table 1. Pin Definitions - CY8C20336H [3, 4]

| Pin | Ту      | ре     | N1              | Daniel de la                                                |
|-----|---------|--------|-----------------|-------------------------------------------------------------|
| No. | Digital | Analog | Name            | Description                                                 |
| 1   | I/O     | I      | P2[5]           | Crystal output (XOut)                                       |
| 2   | I/O     | I      | P2[3]           | Crystal input (XIn)                                         |
| 3   | I/O     | I      | P2[1]           |                                                             |
| 4   | IOHR    | I      | P1[7]           | I <sup>2</sup> C SCL, SPI SS                                |
| 5   | IOHR    | I      | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                              |
| 6   | IOHR    | I      | P1[3]           | SPI CLK                                                     |
| 7   | IOHR    | I      | P1[1]           | ISSP CLK <sup>[5]</sup> , I <sup>2</sup> C SCL, SPI MOSI    |
| 8   |         |        | NC              | No connection                                               |
| 9   | Po      | wer    | Vss             | Ground connection                                           |
| 10  | IOHR    | I      | P1[0]           | ISSP DATA <sup>[5]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK |
| 11  | IOHR    | I      | P1[2]           |                                                             |
| 12  | IOHR    | I      | P1[4]           | Optional external clock input (EXTCLK)                      |
| 13  | IOHR    | I      | P1[6]           |                                                             |
| 14  | In      | put    | XRES            | Active high external reset with internal pull down          |
| 15  | I/O     | I      | P2[0]           |                                                             |
| 16  | IOH     | I      | P0[0]           |                                                             |
| 17  | IOH     | I      | P0[2]           |                                                             |
| 18  | ЮН      | I      | P0[4]           |                                                             |
| 19  | ЮН      | I      | P0[6]           |                                                             |
| 20  | Po      | wer    | $V_{DD}$        | Supply voltage                                              |
| 21  | IOH     | I      | P0[7]           |                                                             |
| 22  | IOH     | I      | P0[5]           |                                                             |
| 23  | IOH     | I      | P0[3]           | Integrating input                                           |
| 24  | IOH     | I      | P0[1]           | Integrating input                                           |
| СР  | Po      | wer    | V <sub>SS</sub> | Center pad must be connected to ground                      |

Figure 2. CY8C20336H PSoC Device



LEGEND A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

#### Notes

- During power-up or reset event, device P1[1] and P1[0] may disturb the l<sup>2</sup>C bus. Use alternate pins if you encounter any issues.
   The center pad (CP) on the QFN package must be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal.
   These are the ISSP pins, which are not High Z at POR (Power On Reset).



#### 32-Pin QFN

Table 2. Pin Definitions - CY8C20446H PSoC Device [6, 7]

| Pin | Ту      | ре     |                 | <b>D</b>                                                  |
|-----|---------|--------|-----------------|-----------------------------------------------------------|
| No. | Digital | Analog | Name            | Description                                               |
| 1   | IOH     | ı      | P0[1]           | Integrating input                                         |
| 2   | I/O     | ı      | P2[7]           |                                                           |
| 3   | I/O     | I      | P2[5]           | Crystal output (XOut)                                     |
| 4   | I/O     | I      | P2[3]           | Crystal input (XIn)                                       |
| 5   | I/O     | l      | P2[1]           |                                                           |
| 6   | I/O     | ļ      | P3[3]           |                                                           |
| 7   | I/O     | ļ      | P3[1]           |                                                           |
| 8   | IOHR    | I      | P1[7]           | I <sup>2</sup> C SCL, SPI SS                              |
| 9   | IOHR    |        | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                            |
| 10  | IOHR    | I      | P1[3]           | SPI CLK.                                                  |
| 11  | IOHR    | l      | P1[1]           | ISSP CLK <sup>[8]</sup> , I <sup>2</sup> C SCL, SPI MOSI. |
| 12  | Po      | wer    | Vss             | Ground connection.                                        |
| 13  | IOHR    | I      | P1[0]           | ISSP DATA <sup>[8]</sup> , I <sup>2</sup> C SDA., SPI CLK |
| 14  | IOHR    | Į      | P1[2]           |                                                           |
| 15  | IOHR    | I      | P1[4]           | Optional external clock input (EXTCLK)                    |
| 16  | IOHR    | ļ      | P1[6]           |                                                           |
| 17  | In      | put    | XRES            | Active high external reset with internal pull down        |
| 18  | I/O     | I      | P3[0]           |                                                           |
| 19  | I/O     | ı      | P3[2]           |                                                           |
| 20  | I/O     | ı      | P2[0]           |                                                           |
| 21  | I/O     | I      | P2[2]           |                                                           |
| 22  | I/O     | ı      | P2[4]           |                                                           |
| 23  | I/O     | ı      | P2[6]           |                                                           |
| 24  | IOH     | ı      | P0[0]           |                                                           |
| 25  | IOH     | I      | P0[2]           |                                                           |
| 26  | IOH     | ı      | P0[4]           |                                                           |
| 27  | IOH     | ļ      | P0[6]           |                                                           |
| 28  | Power   |        | $V_{DD}$        | Supply voltage                                            |
| 29  | IOH     |        | P0[7]           |                                                           |
| 30  | IOH     | ļ      | P0[5]           |                                                           |
| 31  | IOH     | ļ      | P0[3]           | Integrating input                                         |
| 32  | Po      | wer    | $V_{SS}$        | Ground connection                                         |
| СР  | Po      | wer    | V <sub>SS</sub> | Center pad must be connected to ground                    |

Figure 3. CY8C20446H PSoC Device



**LEGEND** A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

#### Notes

- During power-up or reset event, device P1[1] and P1[0] may disturb the I<sup>2</sup>C bus. Use alternate pins if you encounter any issues.
   The center pad (CP) on the QFN package must be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal.
   These are the ISSP pins, which are not High Z at POR (Power On Reset).



#### 48-Pin QFN OCD

The 48-pin QFN part is for the CY8C20066A On-Chip Debug (OCD) PSoC device. Note that this part is only used for in-circuit debugging. [9]

Table 3. Pin Definitions - CY8C20066A PSoC Device [10, 11]

| Pin<br>No. | Digital | Analog | Name     | Description                                               |
|------------|---------|--------|----------|-----------------------------------------------------------|
| 1          |         |        | OCDOE    | OCD mode direction pin                                    |
| 2          | I/O     | I      | P2[7]    |                                                           |
| 3          | I/O     | I      | P2[5]    | Crystal output (XOut)                                     |
| 4          | I/O     | I      | P2[3]    | Crystal input (XIn)                                       |
| 5          | I/O     | ı      | P2[1]    |                                                           |
| 6          | I/O     | ı      | P4[3]    |                                                           |
| 7          | I/O     | ı      | P4[1]    |                                                           |
| 8          | I/O     | ı      | P3[7]    |                                                           |
| 9          | I/O     | ı      | P3[5]    |                                                           |
| 10         | I/O     | ı      | P3[3]    |                                                           |
| 11         | I/O     | ı      | P3[1]    |                                                           |
| 12         | IOHR    | ı      | P1[7]    | I <sup>2</sup> C SCL, SPI SS                              |
| 13         | IOHR    | ı      | P1[5]    | I <sup>2</sup> C SDA, SPI MISO                            |
| 14         |         |        | CCLK     | OCD CPU clock output                                      |
| 15         |         |        | HCLK     | OCD high speed clock output                               |
| 16         | IOHR    | I      | P1[3]    | SPI CLK.                                                  |
| 17         | IOHR    | I      | P1[1]    | ISSP CLK <sup>[12]</sup> , I <sup>2</sup> C SCL, SPI MOSI |
| 18         | Pow     | er     | Vss      | Ground connection                                         |
| 19         | I/O     |        | D+       | USB D+                                                    |
| 20         | I/O     |        | D-       | USB D-                                                    |
| 21         | Pow     | er     | $V_{DD}$ | Supply voltage                                            |
| 22         | IOHR    | ı      | P1[0]    | ISSP DATA <sup>(12)</sup> , I <sup>2</sup> C SDA, SPI CLK |
| 23         | IOHR    | I      | P1[2]    |                                                           |

Figure 4. CY8C20066A PSoC Device PO(1), AI VSS PO(3), AI PO(7), AI PO(5), AI PO(7), AI OCCDE OCCDO VVDD VDD PO(6), AI PO(6), AI PO(2), AI PO(0), AI P P2[6],AI AI, P2[7] = 2 35■ P2[4],AI AI, XOut, P2[5] = 3 P2[2],AI AI, XIn, P2[3] 33■ P2[0],AI AI, P2[1] 32= P4[2],AI **QFN** AI, P4[3] 31= P4[0],AI AI, P4[1] (Top View) 30= P3[6],AI AI, P3[7] 29 P3[4], AI AI, P3[5] P3[2],AI AI, P3[3] = 10 27■ P3[0], AI AI, P3[1] **XRES** 26■ AI,I2C SCL, SPI SS,P1[7] = 12 $\stackrel{\circ}{}$   $\pm$  12 $\stackrel{\circ}{}$  12 $\stackrel{\circ}{}$   $\pm$  12 $\stackrel{\circ}{}$  12 $\stackrel{\circ}{}$ P1[6], AI D - 0 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1 D - 1

| 22 | IOHR | - 1 | P1[0] | ISSP DATA <sup>(12)</sup> , I <sup>2</sup> C SDA, SPI CLK |            |          |                       |          |                                        |
|----|------|-----|-------|-----------------------------------------------------------|------------|----------|-----------------------|----------|----------------------------------------|
| 23 | IOHR | I   | P1[2] |                                                           | Pin<br>No. | Digital  | Analog                | Name     | Description                            |
| 24 | IOHR | I   | P1[4] | Optional external clock input (EXTCLK)                    | 37         | IOH      | I                     | P0[0]    |                                        |
| 25 | IOHR | 1   | P1[6] |                                                           | 38         | IOH      | ı                     | P0[2]    |                                        |
| 26 | Inpu | ut  | XRES  | Active high external reset with internal pull down        | 39         | IOH      | ı                     | P0[4]    |                                        |
| 27 | I/O  | I   | P3[0] |                                                           | 40         | IOH      | I                     | P0[6]    |                                        |
| 28 | I/O  | I   | P3[2] |                                                           | 41         | Pow      | Power V <sub>DD</sub> |          | Supply voltage                         |
| 29 | I/O  | ı   | P3[4] |                                                           | 42         |          |                       | OCDO     | OCD even data I/O                      |
| 30 | I/O  | ı   | P3[6] |                                                           | 43         |          |                       | OCDE     | OCD odd data output                    |
| 31 | I/O  | I   | P4[0] |                                                           | 44         | IOH      | I                     | P0[7]    |                                        |
| 32 | I/O  | I   | P4[2] |                                                           | 45         | IOH      | I                     | P0[5]    |                                        |
| 33 | I/O  | ı   | P2[0] |                                                           | 46         | IOH I P0 |                       | P0[3]    | Integrating input                      |
| 34 | I/O  | I   | P2[2] |                                                           | 47         | Power    |                       | $V_{SS}$ | Ground connection                      |
| 35 | I/O  | I   | P2[4] |                                                           | 48         | IOH      | I                     | P0[1]    |                                        |
| 36 | I/O  | I   | P2[6] |                                                           | CP         | Pow      | er                    | $V_{SS}$ | Center pad must be connected to ground |

LEGEND A = Analog, I = Input, O = Output, NC = No Connection H = 5 mA High Output Drive, R = Regulated Output.

- This part is available in limited quantities for In-Circuit Debugging during prototype development. It is not available in production volumes.
   During power-up or reset event, device P1[1] and P1[0] may disturb the I<sup>2</sup>C bus. Use alternate pins if you encounter any issues.
- 11. The center pad (CP) on the QFN package must be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it

must be electrically floated and not connected to any other signal.

12. These are the ISSP pins, which are not High Z at power on reset (POR).



## **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C20x36H/46H PSoC devices. For the latest electrical specifications, confirm that you have the most recent data sheet by visiting the web at <a href="http://www.cypress.com/psoc">http://www.cypress.com/psoc</a>.



Figure 5. Voltage versus CPU Frequency

#### **Absolute Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

**Table 4. Absolute Maximum Ratings** 

| Symbol           | Description                                | Conditions                                                                                                                                                                          | Min                   | Тур | Max            | Units |
|------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|----------------|-------|
| T <sub>STG</sub> | Storage temperature                        | Higher storage temperatures reduce data retention time. Recommended Storage Temperature is +25 °C ± 25 °C. Extended duration storage temperatures above 85 °C degrades reliability. | <b>–</b> 55           | +25 | +125           | °C    |
| $V_{DD}$         | Supply voltage relative to V <sub>SS</sub> |                                                                                                                                                                                     | -0.5                  | -   | +6.0           | V     |
| V <sub>IO</sub>  | DC input voltage                           |                                                                                                                                                                                     | V <sub>SS</sub> – 0.5 | -   | $V_{DD} + 0.5$ | V     |
| $V_{IOZ}$        | DC voltage applied to tristate             |                                                                                                                                                                                     | V <sub>SS</sub> -0.5  | -   | $V_{DD} + 0.5$ | V     |
| I <sub>MIO</sub> | Maximum current into any port pin          |                                                                                                                                                                                     | -25                   | -   | +50            | mA    |
| ESD              | Electrostatic discharge voltage            | Human body model ESD                                                                                                                                                                | 2000                  | -   | _              | V     |
| LU               | Latch up current                           | In accordance with JESD78 standard                                                                                                                                                  | ı                     | ı   | 200            | mA    |

### **Operating Temperature**

**Table 5. Operating Temperature** 

| Symbol         | Description                  | Conditions                                                                                                                                                                                               | Min | Тур | Max  | Units |
|----------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| T <sub>A</sub> | Ambient temperature          |                                                                                                                                                                                                          | -40 | _   | +85  | °C    |
| T <sub>C</sub> | Commercial temperature range |                                                                                                                                                                                                          | 0   | _   | 70   | °C    |
| TJ             | Operational die temperature  | The temperature rise from ambient to junction is package specific. Refer the table Thermal Impedances per Package on page 28. The user must limit the power consumption to comply with this requirement. | -40 | -   | +100 | °C    |



### **DC General Purpose I/O Specifications**

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 3.0 V to 5.5 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 2.4 V to 3.0 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 1.71 V to 2.4 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 7. 3.0 V to 5.5 V DC GPIO Specifications

| Symbol            | Description                                                                 | Conditions                                                                                                                                                                                | Min                    | Тур   | Max  | Units |
|-------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------|------|-------|
| R <sub>PU</sub>   | Pull-up resistor                                                            |                                                                                                                                                                                           | 4                      | 5.60  | 8    | kΩ    |
| V <sub>OH1</sub>  | High output voltage port 2 or 3 pins                                        | $I_{OH} \le 10~\mu A$ , maximum of 10 mA source current in all I/Os                                                                                                                       | V <sub>DD</sub> – 0.20 | _     | -    | V     |
| V <sub>OH2</sub>  | High output voltage port 2 or 3 pins                                        | I <sub>OH</sub> = 1 mA, maximum of 20 mA source current in all I/Os                                                                                                                       | V <sub>DD</sub> – 0.90 | -     | _    | V     |
| V <sub>OH3</sub>  | High output voltage port 0 or 1 pins with LDO regulator disabled for port 1 | $I_{OH}$ < 10 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                        | V <sub>DD</sub> – 0.20 | _     | -    | V     |
| V <sub>OH4</sub>  | High output voltage port 0 or 1 pins with LDO regulator disabled for port 1 | I <sub>OH</sub> = 5 mA, maximum of 20 mA source current in all I/Os                                                                                                                       | V <sub>DD</sub> – 0.90 | _     | -    | V     |
| V <sub>OH5</sub>  | High output voltage port 1 pins with LDO regulator enabled for 3 V out      | I <sub>OH</sub> < 10 μA, V <sub>DD</sub> > 3.1 V, maximum of 4 I/Os all sourcing 5 mA                                                                                                     | 2.85                   | 3.00  | 3.30 | V     |
| V <sub>OH6</sub>  | High output voltage port 1 pins with LDO regulator enabled for 3 V out      | I <sub>OH</sub> = 5 mA, V <sub>DD</sub> > 3.1 V, maximum of 20 mA source current in all I/Os                                                                                              | 2.20                   | _     | _    | V     |
| V <sub>OH7</sub>  | High output voltage port 1 pins with LDO enabled for 2.5 V out              | $I_{OH}$ < 10 $\mu$ A, $V_{DD}$ > 2.7 V, maximum of 20 mA source current in all I/Os                                                                                                      | 2.35                   | 2.50  | 2.75 | V     |
| V <sub>OH8</sub>  | High output voltage port 1 pins with LDO enabled for 2.5 V out              | I <sub>OH</sub> = 2 mA, V <sub>DD</sub> > 2.7 V, maximum of 20 mA source current in all I/Os                                                                                              | 1.90                   | _     | -    | V     |
| V <sub>OH9</sub>  | High output voltage port 1 pins with LDO enabled for 1.8 V out              | $I_{OH}$ < 10 $\mu$ A, $V_{DD}$ > 2.7 V, maximum of 20 mA source current in all I/Os                                                                                                      | 1.60                   | 1.80  | 2.10 | V     |
| V <sub>OH10</sub> | High output voltage port 1 pins with LDO enabled for 1.8 V out              | I <sub>OH</sub> = 1 mA, V <sub>DD</sub> > 2.7 V, maximum of 20 mA source current in all I/Os                                                                                              | 1.20                   | _     | -    | V     |
| V <sub>OL</sub>   | Low output voltage                                                          | $I_{OL}$ = 25 mA, $V_{DD}$ > 3.3 V, maximum of 60 mA sink current on even port pins (for example, P0[2] and P1[4]) and 60 mA sink current on odd port pins (for example, P0[3] and P1[5]) | -                      | -     | 0.75 | V     |
| $V_{IL}$          | Input low voltage                                                           |                                                                                                                                                                                           | _                      | _     | 0.80 | V     |
| V <sub>IH</sub>   | Input high voltage                                                          |                                                                                                                                                                                           | 2.00                   | -     | _    | V     |
| $V_{H}$           | Input hysteresis voltage                                                    |                                                                                                                                                                                           | _                      | 80    | 1    | mV    |
| $I_{IL}$          | Input leakage (absolute value)                                              |                                                                                                                                                                                           | _                      | 0.001 | 1    | μА    |
| C <sub>PIN</sub>  | Pin capacitance                                                             | Package and pin dependent<br>Temp = 25 °C                                                                                                                                                 | 0.50                   | 1.70  | 7    | pF    |



Table 8. 2.4 V to 3.0 V DC GPIO Specifications

| Symbol            | Description                                                                 | Conditions                                                                                                                                                                                 | Min                    | Тур  | Max  | Units |
|-------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------|-------|
| R <sub>PU</sub>   | Pull-up resistor                                                            |                                                                                                                                                                                            | 4                      | 5.60 | 8    | kΩ    |
| V <sub>OH1</sub>  | High output voltage port 2 or 3 pins                                        | $I_{OH}$ < 10 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                         | V <sub>DD</sub> – 0.20 | _    | _    | V     |
| V <sub>OH2</sub>  | High output voltage port 2 or 3 pins                                        | I <sub>OH</sub> = 0.2 mA, maximum of 10 mA source current in all I/Os                                                                                                                      | V <sub>DD</sub> – 0.40 | _    | _    | V     |
| V <sub>OH3</sub>  | High output voltage port 0 or 1 pins with LDO regulator disabled for port 1 | I <sub>OH</sub> < 10 μA, maximum of 10 mA source current in all I/Os                                                                                                                       | V <sub>DD</sub> – 0.20 | -    | _    | V     |
| V <sub>OH4</sub>  | High output voltage port 0 or 1 pins with LDO regulator disabled for port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source current in all I/Os                                                                                                                        | V <sub>DD</sub> – 0.50 | -    | _    | V     |
| V <sub>OH5A</sub> | High output voltage port 1 pins with LDO enabled for 1.8 V out              | $I_{OH}$ < 10 $\mu$ A, $V_{DD}$ > 2.4 V, maximum of 20 mA source current in all I/Os                                                                                                       | 1.50                   | 1.80 | 2.10 | \ \   |
| V <sub>OH6A</sub> | High output voltage port 1 pins with LDO enabled for 1.8 V out              | I <sub>OH</sub> = 1 mA, V <sub>DD</sub> > 2.4 V, maximum of 20 mA source current in all I/Os                                                                                               | 1.20                   | _    | _    | V     |
| V <sub>OL</sub>   | Low output voltage                                                          | I <sub>OL</sub> = 10 mA, maximum of 30 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink<br>current on odd port pins (for example,<br>P0[3] and P1[5]) | -                      | -    | 0.75 | V     |
| V <sub>IL</sub>   | Input low voltage                                                           |                                                                                                                                                                                            | -                      | _    | 0.72 | V     |
| V <sub>IH</sub>   | Input high voltage                                                          |                                                                                                                                                                                            | 1.40                   | _    | _    | V     |
| V <sub>H</sub>    | Input hysteresis voltage                                                    |                                                                                                                                                                                            | _                      | 80   | _    | mV    |
| I <sub>IL</sub>   | Input leakage (absolute value)                                              |                                                                                                                                                                                            | _                      | 1    | 1000 | nA    |
| C <sub>PIN</sub>  | Capacitive load on pins                                                     | Package and pin dependent<br>Temp = 25 °C                                                                                                                                                  | 0.50                   | 1.70 | 7    | pF    |

Table 9. 1.71 V to 2.4 V DC GPIO Specifications

| Symbol           | Description                                                                 | Conditions                                                                                                                                                                                | Min                    | Тур  | Max                    | Units |
|------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------------------------|-------|
| R <sub>PU</sub>  | Pull-up resistor                                                            |                                                                                                                                                                                           | 4                      | 5.60 | 8                      | kΩ    |
| V <sub>OH1</sub> | High output voltage port 2 or 3 pins                                        | $I_{OH}$ = 10 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                        | V <sub>DD</sub> – 0.20 | _    | -                      | V     |
| V <sub>OH2</sub> | High output voltage port 2 or 3 pins                                        | I <sub>OH</sub> = 0.5 mA, maximum of 10 mA source current in all I/Os                                                                                                                     | V <sub>DD</sub> – 0.50 | -    | _                      | V     |
| V <sub>OH3</sub> | High output voltage port 0 or 1 pins with LDO regulator disabled for port 1 | I <sub>OH</sub> = 100 μA, maximum of 10 mA<br>source current in all I/Os                                                                                                                  | V <sub>DD</sub> – 0.20 | -    | -                      | V     |
| V <sub>OH4</sub> | High output voltage port 0 or 1 pins with LDO regulator disabled for port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source current in all I/Os                                                                                                                       | V <sub>DD</sub> – 0.50 | -    | _                      | V     |
| V <sub>OL</sub>  | Low output voltage                                                          | I <sub>OL</sub> = 5 mA, maximum of 20 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink<br>current on odd port pins (for example,<br>P0[3] and P1[5]) | -                      | -    | 0.40                   | V     |
| $V_{IL}$         | Input low voltage                                                           |                                                                                                                                                                                           | _                      | _    | 0.30 × V <sub>DD</sub> | V     |
| V <sub>IH</sub>  | Input high voltage                                                          |                                                                                                                                                                                           | 0.65 × V <sub>DD</sub> | _    | _                      | V     |

Document Number: 001-56223 Rev. \*E



### **DC POR and LVD Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

Table 15. DC POR and LVD Specifications

| Symbol            | Description                      | Conditions                                                       | Min                  | Тур  | Max  | Units |
|-------------------|----------------------------------|------------------------------------------------------------------|----------------------|------|------|-------|
| V <sub>POR0</sub> | 1.66 V selected in PSoC Designer |                                                                  | 1.61                 | 1.66 | 1.71 | V     |
| V <sub>POR1</sub> | 2.36 V selected in PSoC Designer | during startup, reset from the XRES pin, or reset from watchdog. | _                    | 2.36 | 2.41 |       |
| V <sub>POR2</sub> | 2.60 V selected in PSoC Designer |                                                                  | -                    | 2.60 | 2.66 |       |
| V <sub>POR3</sub> | 2.82 V selected in PSoC Designer |                                                                  | _                    | 2.82 | 2.95 |       |
| $V_{LVD0}$        | 2.45 V selected in PSoC Designer |                                                                  | 2.40                 | 2.45 | 2.51 | V     |
| $V_{LVD1}$        | 2.71 V selected in PSoC Designer |                                                                  | 2.64 <sup>[14]</sup> | 2.71 | 2.78 |       |
| $V_{LVD2}$        | 2.92 V selected in PSoC Designer |                                                                  | 2.85 <sup>[15]</sup> | 2.92 | 2.99 |       |
| $V_{LVD3}$        | 3.02 V selected in PSoC Designer |                                                                  | 2.95 <sup>[16]</sup> | 3.02 | 3.09 |       |
| $V_{LVD4}$        | 3.13 V selected in PSoC Designer |                                                                  | 3.06                 | 3.13 | 3.20 |       |
| $V_{LVD5}$        | 1.90 V selected in PSoC Designer |                                                                  | 1.84                 | 1.90 | 2.32 |       |
| $V_{LVD6}$        | 1.80 V selected in PSoC Designer |                                                                  | 1.75 <sup>[17]</sup> | 1.80 | 1.84 |       |
| $V_{LVD7}$        | 4.73 V selected in PSoC Designer |                                                                  | 4.62                 | 4.73 | 4.83 |       |

## **DC Programming Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

**Table 16. DC Programming Specifications** 

| Symbol                | Description Conditions                                                                      |                                                                                                                                                          | Min             | Тур | Max                    | Units |  |
|-----------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------------------------|-------|--|
| Vdd <sub>IWRITE</sub> | Supply voltage for flash write operations                                                   |                                                                                                                                                          | 1.71            | _   | 5.25                   | V     |  |
| I <sub>DDP</sub>      | Supply current during programming or verify                                                 |                                                                                                                                                          | _               | 5   | 25                     | mA    |  |
| V <sub>ILP</sub>      | Input low voltage during programming or verify                                              | See the appropriate DC General Purpose I/O Specifications on page 13                                                                                     | _               | _   | V <sub>IL</sub>        | V     |  |
| $V_{IHP}$             | Input high voltage during programming or verify                                             | See appropriate DC General Purpose I/O<br>Specifications on page 13 table on pages<br>15 or 16                                                           | V <sub>IH</sub> | _   | _                      | V     |  |
| I <sub>ILP</sub>      | Input current when applying V <sub>ILP</sub> to P1[0] or P1[1] during programming or verify | Driving internal pull-down resistor                                                                                                                      | -               | _   | 0.2                    | mA    |  |
| I <sub>IHP</sub>      | Input current when applying V <sub>IHP</sub> to P1[0] or P1[1] during programming or verify | Driving internal pull-down resistor                                                                                                                      | -               | _   | 1.5                    | mA    |  |
| V <sub>OLP</sub>      | Output low voltage during programming or verify                                             |                                                                                                                                                          | _               | _   | V <sub>SS</sub> + 0.75 | V     |  |
| V <sub>OHP</sub>      | Output high voltage during programming or verify                                            | See appropriate DC General Purpose I/O Specifications on page 13 table on page 16. For V <sub>DD</sub> > 3 V use V <sub>OH4</sub> in Table 5 on page 11. | V <sub>OH</sub> | _   | V <sub>DD</sub>        | V     |  |
| Flash <sub>ENPB</sub> | Flash write endurance                                                                       | Erase/write cycles per block                                                                                                                             | 50,000          | _   | _                      | -     |  |
| Flash <sub>DR</sub>   | Flash data retention                                                                        | Following maximum flash write cycles; ambient temperature of 55 °C                                                                                       | 10              | 20  | _                      | Years |  |

<sup>14.</sup> Always greater than 50 mV above V<sub>PPOR1</sub> voltage for falling supply.

15. Always greater than 50 mV above V<sub>PPOR2</sub> voltage for falling supply.

16. Always greater than 50 mV above V<sub>PPOR3</sub> voltage for falling supply.

17. Always greater than 50 mV above V<sub>PPOR0</sub> voltage for falling supply.



### **AC General Purpose I/O Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

Table 18. AC GPIO Specifications

| Symbol               | Description                                                       | Conditions                                                            | Min | Тур | Max                                                              | Units |
|----------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------|-----|-----|------------------------------------------------------------------|-------|
| F <sub>GPIO</sub>    | GPIO operating frequency                                          | Normal strong mode port 0, 1                                          | 0   | _   | 6 MHz for<br>1.71 V <v<sub>DD &lt; 2.40 V<br/>12 MHz for</v<sub> | MHz   |
|                      |                                                                   |                                                                       | 0   | _   | 2.40 V < V <sub>DD</sub> < 5.50 V                                |       |
| T <sub>RISE23</sub>  | Rise time, strong mode, Cload = 50 pF ports 2 or 3                | V <sub>DD</sub> = 3.0 to 3.6 V, 10% – 90%                             | 15  | _   | 80                                                               | ns    |
| T <sub>RISE23L</sub> | Rise time, strong mode low supply,<br>Cload = 50 pF, ports 2 or 3 | V <sub>DD</sub> = 1.71 to 3.0 V, 10% – 90%                            | 15  | _   | 80                                                               | ns    |
| T <sub>RISE01</sub>  | Rise time, strong mode, Cload = 50 pF ports 0 or 1                | V <sub>DD</sub> = 3.0 to 3.6 V, 10% – 90%<br>LDO enabled or disabled  | 10  | -   | 50                                                               | ns    |
| T <sub>RISE01L</sub> | Rise time, strong mode low supply,<br>Cload = 50 pF, ports 0 or 1 | V <sub>DD</sub> = 1.71 to 3.0 V, 10% – 90%<br>LDO enabled or disabled | 10  | -   | 80                                                               | ns    |
| T <sub>FALL</sub>    | Fall time, strong mode, Cload = 50 pF all ports                   | V <sub>DD</sub> = 3.0 to 3.6 V, 10% – 90%                             | 10  | _   | 50                                                               | ns    |
| T <sub>FALLL</sub>   | Fall time, strong mode low supply,<br>Cload = 50 pF, all ports    | V <sub>DD</sub> = 1.71 to 3.0 V, 10% – 90%                            | 10  | _   | 70                                                               | ns    |

Figure 6. GPIO Timing Diagram





## **AC Programming Specifications**

Figure 7. AC Waveform



The following table lists the guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

**Table 23. AC Programming Specifications** 

| Symbol               | Description                                                                            | Conditions                                                  | Min   | Тур | Max   | Units |
|----------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------|-------|-----|-------|-------|
| T <sub>RSCLK</sub>   | Rise time of SCLK                                                                      |                                                             |       | _   | 20    | ns    |
| T <sub>FSCLK</sub>   | Fall time of SCLK                                                                      |                                                             | 1     | _   | 20    | ns    |
| T <sub>SSCLK</sub>   | Data Setup time to falling edge of SCLK                                                |                                                             | 40    | _   | _     | ns    |
| T <sub>HSCLK</sub>   | Data Hold time from falling edge of SCLK                                               |                                                             | 40    | _   | _     | ns    |
| F <sub>SCLK</sub>    | Frequency of SCLK                                                                      |                                                             | 0     | _   | 8     | MHz   |
| T <sub>ERASEB</sub>  | Flash erase time (Block)                                                               |                                                             | -     | _   | 18    | ms    |
| T <sub>WRITE</sub>   | Flash block write time                                                                 |                                                             | -     | _   | 25    | ms    |
| T <sub>DSCLK</sub>   | Data out delay from falling edge of SCLK                                               | 3.6 < V <sub>DD</sub>                                       | _     | _   | 60    | ns    |
| T <sub>DSCLK3</sub>  | Data out delay from falling edge of SCLK                                               | $3.0 \le V_{DD} \le 3.6$                                    | -     | _   | 85    | ns    |
| T <sub>DSCLK2</sub>  | Data out delay from falling edge of SCLK                                               | $1.71 \le V_{DD} \le 3.0$                                   | -     | _   | 130   | ns    |
| T <sub>XRST3</sub>   | External reset pulse width after power-up                                              | Required to enter programming mode when coming out of sleep | 300   | _   | _     | μS    |
| T <sub>XRES</sub>    | XRES Pulse Length                                                                      |                                                             | 300   | _   | _     | μS    |
| T <sub>VDDWAIT</sub> | V <sub>DD</sub> stable to wait-and-poll hold off                                       |                                                             | 0.1   | _   | 1     | ms    |
| T <sub>VDDXRES</sub> | V <sub>DD</sub> stable to XRES assertion delay                                         |                                                             | 14.27 | _   | _     | ms    |
| T <sub>POLL</sub>    | SDATA high pulse time                                                                  |                                                             | 0.01  | _   | 200   | ms    |
| T <sub>ACQ</sub>     | "Key window" time after a V <sub>DD</sub> ramp acquire event, based on 256 ILO clocks. |                                                             | 3.20  | -   | 19.60 | ms    |
| T <sub>XRESINI</sub> | "Key window" time after an XRES event, based on eight ILO clocks                       |                                                             | 98    | -   | 615   | μS    |



## AC I<sup>2</sup>C Specifications

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

Table 24. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins

| Symbol              | Description                                                                                  |     | Standard<br>Mode |                     | Fast Mode |     |
|---------------------|----------------------------------------------------------------------------------------------|-----|------------------|---------------------|-----------|-----|
|                     |                                                                                              |     | Max              | Min                 | Max       |     |
| f <sub>SCL</sub>    | SCL clock frequency                                                                          | 0   | 100              | 0                   | 400       | kHz |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. |     | _                | 0.6                 | -         | μS  |
| $t_{LOW}$           | LOW period of the SCL clock                                                                  | 4.7 | _                | 1.3                 | _         | μS  |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                 | 4.0 | -                | 0.6                 | -         | μS  |
| t <sub>SU;STA</sub> | Setup time for a repeated START condition                                                    | 4.7 | -                | 0.6                 | -         | μS  |
| t <sub>HD;DAT</sub> | Data hold time                                                                               | 0   | 3.45             | 0                   | 0.9       | μS  |
| t <sub>SU;DAT</sub> | Data setup time                                                                              | 250 | _                | 100 <sup>[20]</sup> | _         | ns  |
| t <sub>SU;STO</sub> | Setup time for STOP condition                                                                | 4.0 | _                | 0.6                 | _         | μS  |
| t <sub>BUF</sub>    | Bus-free time between a STOP and START condition                                             | 4.7 | _                | 1.3                 | -         | μS  |
| t <sub>SP</sub>     | Pulse width of spikes are suppressed by the input filter.                                    | _   | _                | 0                   | 50        | ns  |

Figure 8. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus



#### Note

<sup>20.</sup> A Fast-Mode I²C-bus device can be used in a Standard Mode I²C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I²C-bus specification) before the SCL line is released.





Figure 11. SPI Slave Mode 0 and 2









Figure 14. 32-Pin (5 × 5 × 0.55 mm) QFN

2. BASED ON REF JEDEC # MO-248

3. PACKAGE WEIGHT: 0.0388g

4. DIMENSIONS ARE IN MILLIMETERS

TOP VIEW

001-42168 \*E

BOTTOM VIEW

Figure 15. 48-Pin (7 × 7 × 1.0 mm) QFN SIDE VIEW

7.00±0.10 -48 36 PIN 1 DOT 7.00±0.10 0.25±0.07 25 13 -0.40±0.10 -0.05 MAX -1.00 MAX 5.10±0.10-0.08

- 1. M HATCH AREA IS SOLDERABLE EXPOSED METAL.
- 2. REFERENCE JEDEC#: MO-220
- 3. PACKAGE WEIGHT: 13  $\pm$  1 mg
- 4. ALL DIMENSIONS ARE IN MILLIMETERS

001-13191 \*G

#### **Important Notes**

- For information on the preferred dimensions for mounting QFN packages, see the following Application Note at http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf.
- Pinned vias for thermal conduction are not required for the low power PSoC device.



### **Document Conventions**

#### **Acronyms Used**

The following table lists the acronyms that are used in this document.

| Acronym          | Description                             |  |  |  |  |
|------------------|-----------------------------------------|--|--|--|--|
| AC               | alternating current                     |  |  |  |  |
| ADC              | analog-to-digital converter             |  |  |  |  |
| API              | application programming interface       |  |  |  |  |
| CMOS             | complementary metal oxide semiconductor |  |  |  |  |
| CPU              | central processing unit                 |  |  |  |  |
| DAC              | digital-to-analog converter             |  |  |  |  |
| DC               | direct current                          |  |  |  |  |
| EOP              | end of packet                           |  |  |  |  |
| FSR              | full scale range                        |  |  |  |  |
| GPIO             | general purpose input/output            |  |  |  |  |
| GUI              | graphical user interface                |  |  |  |  |
| I <sup>2</sup> C | inter-integrated circuit                |  |  |  |  |
| ICE              | in-circuit emulator                     |  |  |  |  |
| IDAC             | digital analog converter current        |  |  |  |  |
| ILO              | internal low speed oscillator           |  |  |  |  |
| IMO              | internal main oscillator                |  |  |  |  |
| I/O              | input/output                            |  |  |  |  |
| ISSP             | in-system serial programming            |  |  |  |  |
| LCD              | liquid crystal display                  |  |  |  |  |
| LDO              | low dropout (regulator)                 |  |  |  |  |
| LSB              | least-significant bit                   |  |  |  |  |
| LVD              | low voltage detect                      |  |  |  |  |
| MCU              | micro-controller unit                   |  |  |  |  |
| MIPS             | mega instructions per second            |  |  |  |  |
| MISO             | master in slave out                     |  |  |  |  |
| MOSI             | master out slave in                     |  |  |  |  |
| MSB              | most-significant bit                    |  |  |  |  |
| OCD              | on-chip debugger                        |  |  |  |  |
| POR              | power on reset                          |  |  |  |  |
| PPOR             | precision power on reset                |  |  |  |  |
| PSRR             | power supply rejection ratio            |  |  |  |  |
| PWRSYS           | power system                            |  |  |  |  |
| PSoC®            | Programmable System-on-Chip             |  |  |  |  |
| SLIMO            | slow internal main oscillator           |  |  |  |  |
| SRAM             | static random access memory             |  |  |  |  |
| SNR              | signal to noise ratio                   |  |  |  |  |
| QFN              | quad flat no-lead                       |  |  |  |  |
| SCL              | serial I <sup>2</sup> C clock           |  |  |  |  |
| SDA              | serial I <sup>2</sup> C data            |  |  |  |  |
| SDATA            | serial ISSP data                        |  |  |  |  |
| SPI              | serial peripheral interface             |  |  |  |  |
| SS               | slave select                            |  |  |  |  |
| SSOP             | shrink small outline package            |  |  |  |  |
| TC               | test controller                         |  |  |  |  |
| USB              | universal serial bus                    |  |  |  |  |
| USB D+           | USB Data +                              |  |  |  |  |
| USB D-           | USB Data-                               |  |  |  |  |
| WLCSP            | wafer level chip scale package          |  |  |  |  |
|                  |                                         |  |  |  |  |
| A IAL            | crystal                                 |  |  |  |  |

#### **Units of Measure**

Table 32 lists all the abbreviations used to measure the PSoC devices.

#### **Numeric Naming**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimal.

Table 32. Units of Measure

| Symbol | Unit of Measure               |  |  |  |
|--------|-------------------------------|--|--|--|
| °C     | degree Celsius                |  |  |  |
| dB     | decibels                      |  |  |  |
| fF     | femto farad                   |  |  |  |
| g      | gram                          |  |  |  |
| Hz     | hertz                         |  |  |  |
| KB     | 1024 bytes                    |  |  |  |
| Kbit   | 1024 bits                     |  |  |  |
| KHz    | kilohertz                     |  |  |  |
| Ksps   | kilo samples per second       |  |  |  |
| kΩ     | kilohm                        |  |  |  |
| MHz    | megahertz                     |  |  |  |
| ΜΩ     | megaohm                       |  |  |  |
| μΑ     | microampere                   |  |  |  |
| μF     | microfarad                    |  |  |  |
| μН     | microhenry                    |  |  |  |
| μS     | microsecond                   |  |  |  |
| μW     | microwatts                    |  |  |  |
| mA     | milli-ampere                  |  |  |  |
| ms     | milli-second                  |  |  |  |
| mV     | milli-volts                   |  |  |  |
| nA     | nanoampere                    |  |  |  |
| ns     | nanosecond                    |  |  |  |
| nV     | nanovolts                     |  |  |  |
| Ω      | ohm                           |  |  |  |
| pA     | picoampere                    |  |  |  |
| pF     | picofarad                     |  |  |  |
| pp     | peak-to-peak                  |  |  |  |
| ppm    | parts per million             |  |  |  |
| ps     | picosecond                    |  |  |  |
| sps    | samples per second            |  |  |  |
| S      | sigma: one standard deviation |  |  |  |
| V      | volts                         |  |  |  |
| W      | watt                          |  |  |  |



## Glossary

**Crosspoint connection**Connection between any GPIO combination via analog multiplexer bus.

Differential non-linearity Ideally, any two adjacent digital codes correspond to output analog voltages that are exactly

one LSB apart. Differential non-linearity is a measure of the worst case deviation from the

ideal 1 LSB step.

Hold time Hold time is the time following a clock event during which the data input to a latch or flip-

flop must remain stable in order to guarantee that the latched data is correct.

It is a serial multi-master bus used to connect low speed peripherals to MCU.

Integral nonlinearity It is a term describing the maximum deviation between the ideal output of a DAC/ADC and

the actual output level.

Latch up current Current at which the latch up test is conducted according to JESD78 standard (at 125 °C)

Power supply rejection ratio (PSRR) The PSRR is defined as the ratio of the change in supply voltage to the corresponding

change in output voltage of the device.

Scan The conversion of all sensor capacitances to digital values.

Setup time Period required to prepare a device, machine, process, or system for it to be ready to

function.

**Signal-to-noise ratio**The ratio between a capacitive finger signal and system noise.

SPI Serial peripheral interface is a synchronous serial data link standard.

#### **Reference Documents**

■ Technical reference manual for CY8C20xx6 devices

■ In-system Serial Programming (ISSP) protocol for 20xx6 – AN2026C

■ Host Sourced Serial Programming for 20xx6 devices – AN59389



# **Document History Page**

| Document | Document Title: CY8C20336H/CY8C20446H Haptics Enabled CapSense <sup>®</sup> Controller Document Number: 001-56223 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision | ECN                                                                                                               | Origin of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| **       | 2787411                                                                                                           | VZD/AESA            | 10/15/2009         | New datasheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| *A       | 3016550                                                                                                           | KEJO/KPOL           | 08/26/2010         | Added CY8C20346H part. Updated 24-pin QFN and 32-pin QFN package diagrams. Content and format updated to match latest template.                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| *B       | 3089844                                                                                                           | JPM                 | 11/18/10           | In Table 26, modified $T_{LOW}$ and $T_{HIGH}$ min values to 42. Updated $T_{SS\_HIGH}$ min value to 50; removed max value.                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| *C       | 3180479                                                                                                           | YVA                 | 02/23/11           | Removed CY8C20346H part Changed title from CapSense Applications to Haptics Enabled CapSense Controller Updated Table 29 with Time at Maximum Temperature information                                                                                                                                                                                                                                                                                                                                        |  |  |
| *D       | 3638625                                                                                                           | YLIU/BVI            | 06/06/2012         | Updated F <sub>SCLK</sub> parameter in the SPI Slave AC Specifications table Updated Getting Started and Designing with PSoC Designer sections. Included Development Tools. Updated Software under Development Tool Selection section. Updated F <sub>SCLK</sub> parameter in the Table 26, "SPI Slave AC Specifications," on page 24. Changed t <sub>OUT_HIGH</sub> to t <sub>OUT_H</sub> in Table 25, "SPI Master AC Specifications," on page 23 Updated package diagrams: 001-13937 to *D 001-13191 to *F |  |  |
| *E       | 3822568                                                                                                           | DST                 | 11/27/2012         | Updated package diagrams:<br>001-13937 to *E<br>001-42168 to *E<br>001-13191 to *G                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |