# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 50MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB, USB OTG                 |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                             |
| Number of I/O              | 29                                                                    |
| Program Memory Size        | 128KB (128K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 16К х 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 11x16b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 48-VFQFN Exposed Pad                                                  |
| Supplier Device Package    | 48-QFN-EP (7x7)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk20dn128vft5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1 | Orde | ering pa | ırts                                       | 3  |
|---|------|----------|--------------------------------------------|----|
|   | 1.1  | Determ   | nining valid orderable parts               | 3  |
| 2 | Part | identifi | cation                                     | 3  |
|   | 2.1  | Descri   | otion                                      | 3  |
|   | 2.2  | Format   | t                                          | 3  |
|   | 2.3  | Fields.  |                                            | 3  |
|   | 2.4  | Examp    | le                                         | 4  |
| 3 | Terr | ninolog  | y and guidelines                           | 4  |
|   | 3.1  | Definiti | on: Operating requirement                  | 4  |
|   | 3.2  | Definiti | on: Operating behavior                     | 5  |
|   | 3.3  | Definiti | on: Attribute                              | 5  |
|   | 3.4  | Definiti | on: Rating                                 | 6  |
|   | 3.5  | Result   | of exceeding a rating                      | 6  |
|   | 3.6  | Relatio  | nship between ratings and operating        |    |
|   |      | require  | ments                                      | 6  |
|   | 3.7  | Guideli  | nes for ratings and operating requirements | 7  |
|   | 3.8  | Definiti | on: Typical value                          | 7  |
|   | 3.9  | Typica   | value conditions                           | 8  |
| 4 | Rati | ngs      |                                            | 9  |
|   | 4.1  | Therma   | al handling ratings                        | 9  |
|   | 4.2  | Moistu   | re handling ratings                        | 9  |
|   | 4.3  | ESD ha   | andling ratings                            | 9  |
|   | 4.4  | Voltage  | e and current operating ratings            | 9  |
| 5 | Gen  | eral     |                                            | 10 |
|   | 5.1  | AC ele   | ctrical characteristics                    | 10 |
|   | 5.2  | Nonsw    | itching electrical specifications          | 11 |
|   |      | 5.2.1    | Voltage and current operating requirements | 11 |
|   |      | 5.2.2    | LVD and POR operating requirements         | 11 |
|   |      | 5.2.3    | Voltage and current operating behaviors    | 12 |
|   |      | 5.2.4    | Power mode transition operating behaviors  | 13 |
|   |      | 5.2.5    | Power consumption operating behaviors      | 14 |
|   |      | 5.2.6    | EMC radiated emissions operating behaviors | 18 |
|   |      | 5.2.7    | Designing with radiated emissions in mind  | 19 |
|   |      | 5.2.8    | Capacitance attributes                     | 19 |
|   | 5.3  | Switch   | ing specifications                         | 19 |
|   |      | 5.3.1    | Device clock specifications                | 19 |
|   |      | 5.3.2    | General switching specifications           | 20 |
|   | 5.4  | Therma   | al specifications                          | 21 |

|   |      | 5.4.1    | Thermal operating requirements21                      |
|---|------|----------|-------------------------------------------------------|
|   |      | 5.4.2    | Thermal attributes21                                  |
| 6 | Peri | pheral o | operating requirements and behaviors22                |
|   | 6.1  | Core m   | nodules22                                             |
|   |      | 6.1.1    | JTAG electricals22                                    |
|   | 6.2  | System   | n modules25                                           |
|   | 6.3  | Clock r  | modules25                                             |
|   |      | 6.3.1    | MCG specifications25                                  |
|   |      | 6.3.2    | Oscillator electrical specifications27                |
|   |      | 6.3.3    | 32 kHz Oscillator Electrical Characteristics29        |
|   | 6.4  | Memor    | ries and memory interfaces                            |
|   |      | 6.4.1    | Flash electrical specifications                       |
|   |      | 6.4.2    | EzPort Switching Specifications                       |
|   | 6.5  | Securit  | ty and integrity modules35                            |
|   | 6.6  | Analog   | J                                                     |
|   |      | 6.6.1    | ADC electrical specifications35                       |
|   |      | 6.6.2    | CMP and 6-bit DAC electrical specifications40         |
|   |      | 6.6.3    | Voltage reference electrical specifications43         |
|   | 6.7  | Timers   |                                                       |
|   | 6.8  | Comm     | unication interfaces44                                |
|   |      | 6.8.1    | USB electrical specifications44                       |
|   |      | 6.8.2    | USB DCD electrical specifications45                   |
|   |      | 6.8.3    | USB VREG electrical specifications45                  |
|   |      | 6.8.4    | DSPI switching specifications (limited voltage        |
|   |      |          | range)46                                              |
|   |      | 6.8.5    | DSPI switching specifications (full voltage range).47 |
|   |      | 6.8.6    | I2C switching specifications49                        |
|   |      | 6.8.7    | UART switching specifications49                       |
|   |      | 6.8.8    | I2S/SAI Switching Specifications49                    |
|   | 6.9  | Humar    | n-machine interfaces (HMI)54                          |
|   |      | 6.9.1    | TSI electrical specifications54                       |
| 7 | Dim  | ensions  |                                                       |
|   | 7.1  | Obtain   | ing package dimensions55                              |
| 8 | Pinc | out      |                                                       |
|   | 8.1  | K20 Si   | gnal Multiplexing and Pin Assignments56               |
|   | 8.2  | K20 Pi   | nouts58                                               |
| 9 | Rev  | ision Hi | story58                                               |
|   |      |          |                                                       |

# 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

### 3.1.1 Example

This is an example of an operating requirement, which you must meet for the accompanying operating behaviors to be guaranteed:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

# 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

# 3.2.1 Example

This is an example of an operating behavior, which is guaranteed if you meet the accompanying operating requirements:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

## 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins |      | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

### 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



Terminology and guidelines



# 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 3.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

General

| Symbol           | Description                                                 | Min.                  | Max.                  | Unit |
|------------------|-------------------------------------------------------------|-----------------------|-----------------------|------|
| I <sub>DD</sub>  | Digital supply current                                      | _                     | 155                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL)       | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage  | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| Ι <sub>D</sub>   | Maximum current single pin limit (applies to all port pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                       | V <sub>DD</sub> - 0.3 | V <sub>DD</sub> + 0.3 | V    |
| $V_{USB_{DP}}$   | USB_DP input voltage                                        | -0.3                  | 3.63                  | V    |
| $V_{USB_DM}$     | USB_DM input voltage                                        | -0.3                  | 3.63                  | V    |
| VREGIN           | USB regulator input                                         | -0.3                  | 6.0                   | V    |
| V <sub>BAT</sub> | RTC battery supply voltage                                  | -0.3                  | 3.8                   | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5 General

## 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL})/2$ .

### Figure 1. Input signal measurement reference

All digital I/O switching characteristics assume:

- 1. output pins
  - have C<sub>L</sub>=30pF loads,
  - are configured for fast slew rate (PORTx\_PCRn[SRE]=0), and
  - are configured for high drive strength (PORTx\_PCRn[DSE]=1)
- 2. input pins
  - have their passive filter disabled (PORTx\_PCRn[PFE]=0)

# 5.2 Nonswitching electrical specifications

### 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol                             | Description                                                                                                                                                                                                                                              | Min.                  | Max.                 | Unit | Notes |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|------|-------|
| V <sub>DD</sub>                    | Supply voltage                                                                                                                                                                                                                                           | 1.71                  | 3.6                  | V    |       |
| V <sub>DDA</sub>                   | Analog supply voltage                                                                                                                                                                                                                                    | 1.71                  | 3.6                  | V    |       |
| V <sub>DD</sub> – V <sub>DDA</sub> | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                                                                                                                                                                                | -0.1                  | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$                 | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                                                                                                                                                                                | -0.1                  | 0.1                  | V    |       |
| V <sub>BAT</sub>                   | RTC battery supply voltage                                                                                                                                                                                                                               | 1.71                  | 3.6                  | V    |       |
| V <sub>IH</sub>                    | Input high voltage                                                                                                                                                                                                                                       |                       |                      |      |       |
|                                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                                                                                                                                                                                             | $0.7 \times V_{DD}$   | _                    | V    |       |
|                                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                                                                                                                                                                             | $0.75 \times V_{DD}$  | _                    | V    |       |
| VIL                                | Input low voltage                                                                                                                                                                                                                                        |                       |                      |      |       |
|                                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                                                                                                                                                                                             | _                     | $0.35 \times V_{DD}$ | V    |       |
|                                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                                                                                                                                                                             | _                     | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>                   | Input hysteresis                                                                                                                                                                                                                                         | $0.06 \times V_{DD}$  |                      | V    |       |
| I <sub>ICIO</sub>                  | <ul> <li>I/O pin DC injection current — single pin</li> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul>                                | -3                    | <br>+3               | mA   | 1     |
| I <sub>ICcont</sub>                | <ul> <li>Contiguous pin DC injection current —regional limit, includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins</li> <li>Negative current injection</li> <li>Positive current injection</li> </ul> | -25<br>—              | <br>+25              | mA   |       |
| V <sub>RAM</sub>                   | V <sub>DD</sub> voltage required to retain RAM                                                                                                                                                                                                           | 1.2                   | —                    | V    |       |
| V <sub>RFVBAT</sub>                | $V_{\text{BAT}}$ voltage required to retain the VBAT register file                                                                                                                                                                                       | V <sub>POR_VBAT</sub> | —                    | V    |       |

All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is greater than V<sub>AIO\_MIN</sub> (=V<sub>SS</sub>-0.3V) and V<sub>IN</sub> is less than V<sub>AIO\_MAX</sub>(=V<sub>DD</sub>+0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If these limits cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>IC</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>AIO\_MAX</sub>)/II<sub>IC</sub>I. Select the larger of these two calculated resistances.

- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL



Figure 2. Run mode supply current vs. core frequency





Figure 3. VLPR mode supply current vs. core frequency

### 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors for 64LQFP

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 1,2   |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | —    | 2, 3  |

 Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported

| Board type           | Symbol            | Description                                                                                                          | 48 LQFP | 48 QFN | Unit | Notes |
|----------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|---------|--------|------|-------|
| Single-layer<br>(1s) | R <sub>ejma</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 58      | 66     | °C/W | 1,3   |
| Four-layer<br>(2s2p) | R <sub>ejma</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 40      | 23     | °C/W | ,     |
|                      | R <sub>0JB</sub>  | Thermal<br>resistance,<br>junction to<br>board                                                                       | 24      | 11     | °C/W | 5     |
| _                    | R <sub>θJC</sub>  | Thermal<br>resistance,<br>junction to case                                                                           | 18      | 1.4    | °C/W | 6     |
|                      | Ψ <sub>JT</sub>   | Thermal<br>characterization<br>parameter,<br>junction to<br>package top<br>outside center<br>(natural<br>convection) | 3       | 4      | °C/W | 7     |

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

2. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air) with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification. For the MAPBGA, the board meets the JESD51-9 specification.

3. Determined according to JEDEC Standard JESD51-6, *Integrated Circuits Thermal Test Method Environmental Conditions – Forced Convection (Moving Air)* with the board horizontal.

5. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*. Board temperature is measured on the top surface of the board near the package.

- 6. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 7. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

# 6 Peripheral operating requirements and behaviors

### 6.1 Core modules

| Symbol                | Description                           | Min.   | Тур. | Max.                                                        | Unit | Notes |
|-----------------------|---------------------------------------|--------|------|-------------------------------------------------------------|------|-------|
| J <sub>acc_pll</sub>  | PLL accumulated jitter over 1µs (RMS) |        |      |                                                             |      | 8     |
|                       | • f <sub>vco</sub> = 48 MHz           | —      | 1350 | —                                                           | ps   |       |
|                       | • f <sub>vco</sub> = 100 MHz          | —      | 600  | _                                                           | ps   |       |
| D <sub>lock</sub>     | Lock entry frequency tolerance        | ± 1.49 | —    | ± 2.98                                                      | %    |       |
| D <sub>unl</sub>      | Lock exit frequency tolerance         | ± 4.47 |      | ± 5.97                                                      | %    |       |
| t <sub>pll_lock</sub> | Lock detector detection time          |        |      | $150 \times 10^{-6}$<br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 9     |

Table 13. MCG specifications (continued)

1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).

2. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.

The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation
 (Δf<sub>dco\_t</sub>) over voltage and temperature should be considered.

4. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.

5. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.

6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

7. Excludes any oscillator currents that are also consuming power while PLL is in operation.

8. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.

 This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

### 6.3.2 Oscillator electrical specifications

This section provides the electrical characteristics of the module.

#### 6.3.2.1 Oscillator DC electrical specifications Table 14. Oscillator DC electrical specifications

| Symbol             | Description                             | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-----------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub>    | Supply voltage                          | 1.71 | _    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) |      |      |      |      | 1     |
|                    | • 32 kHz                                | -    | 500  | _    | nA   |       |
|                    | • 4 MHz                                 | -    | 200  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                      | -    | 300  | _    | μA   |       |
|                    | • 16 MHz                                | -    | 950  | _    | μA   |       |
|                    | • 24 MHz                                | _    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                | _    | 1.5  | _    | mA   |       |
| 1                  |                                         |      | 1    |      | 1    | 1     |

Table continues on the next page ...

5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low frequency mode (MCG_C2[RANGE]=00)                     | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01)  | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | —    | —    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency,<br>low-power mode (HGO=0)                                | _    | 750  | —    | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                | _    | 250  | _    | ms   | •     |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _    | 0.6  | _    | ms   | •     |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | _    | 1    | _    | ms   |       |

### 6.3.2.2 Oscillator frequency specifications Table 15. Oscillator frequency specifications

1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.

2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.

3. Proper PC board layout procedures must be followed to achieve specifications.

4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

### 6.3.3 32 kHz Oscillator Electrical Characteristics

This section describes the module electrical characteristics.

#### 6.3.3.1 32 kHz oscillator DC electrical specifications Table 16. 32kHz oscillator DC electrical specifications

| Symbol           | Description                | Min. | Тур. | Max. | Unit |
|------------------|----------------------------|------|------|------|------|
| V <sub>BAT</sub> | Supply voltage             | 1.71 | _    | 3.6  | V    |
| R <sub>F</sub>   | Internal feedback resistor | _    | 100  | _    | MΩ   |

Table continues on the next page...

### 6.4.1.2 Flash timing specifications — commands Table 19. Flash command timing specifications

| Symbol                  | Description                                          | Min.       | Тур.        | Max. | Unit | Notes |
|-------------------------|------------------------------------------------------|------------|-------------|------|------|-------|
|                         | Read 1s Block execution time                         |            |             |      |      |       |
| t <sub>rd1blk32k</sub>  | 32 KB data flash                                     | _          | _           | 0.5  | ms   |       |
| t <sub>rd1blk128k</sub> | 128 KB program flash                                 | —          | —           | 1.7  | ms   |       |
| t <sub>rd1sec1k</sub>   | Read 1s Section execution time (flash sector)        | _          | _           | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                         | —          |             | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                         | _          |             | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time                      | —          | 65          | 145  | μs   |       |
|                         | Erase Flash Block execution time                     |            |             |      |      | 2     |
| t <sub>ersblk32k</sub>  | 32 KB data flash                                     | _          | 55          | 465  | ms   |       |
| t <sub>ersblk128k</sub> | 128 KB program flash                                 | _          | 61          | 495  | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time                    |            | 14          | 114  | ms   | 2     |
|                         | Program Section execution time                       |            |             |      |      |       |
| t <sub>pgmsec512</sub>  | • 512 B flash                                        | _          | 4.7         | _    | ms   |       |
| t <sub>pgmsec1k</sub>   | • 1 KB flash                                         | _          | 9.3         |      | ms   |       |
| t <sub>rd1all</sub>     | Read 1s All Blocks execution time                    | _          | _           | 1.8  | ms   |       |
| t <sub>rdonce</sub>     | Read Once execution time                             | _          | _           | 25   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                          | _          | 65          | _    | μs   |       |
| t <sub>ersall</sub>     | Erase All Blocks execution time                      |            | 115         | 1000 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time            |            |             | 30   | μs   | 1     |
|                         | Program Partition for EEPROM execution time          |            |             |      |      |       |
| t <sub>pgmpart32k</sub> | • 32 KB FlexNVM                                      | —          | 70          | _    | ms   |       |
|                         | Set FlexRAM Function execution time:                 |            |             |      |      |       |
| t <sub>setramff</sub>   | Control Code 0xFF                                    | _          | 50          | _    | μs   |       |
| t <sub>setram8k</sub>   | 8 KB EEPROM backup                                   | _          | 0.3         | 0.5  | ms   |       |
| t <sub>setram32k</sub>  | 32 KB EEPROM backup                                  | _          | 0.7         | 1.0  | ms   |       |
|                         | Byte-write to FlexRAM                                | for EEPRON | l operation |      |      |       |
| t <sub>eewr8bers</sub>  | Byte-write to erased FlexRAM location execution time |            | 175         | 260  | μs   | 3     |
|                         | Byte-write to FlexRAM execution time:                |            |             |      |      |       |
| t <sub>eewr8b8k</sub>   | 8 KB EEPROM backup                                   | _          | 340         | 1700 | μs   |       |
| t <sub>eewr8b16k</sub>  | 16 KB EEPROM backup                                  | _          | 385         | 1800 | μs   |       |
| t <sub>eewr8b32k</sub>  | 32 KB EEPROM backup                                  | _          | 475         | 2000 | μs   |       |

Table continues on the next page ...

- EEPROM allocated FlexNVM based on DEPART; entered with the Program Partition command
- EEESIZE allocated FlexRAM based on DEPART; entered with the Program Partition command
- Write\_efficiency
  - 0.25 for 8-bit writes to FlexRAM
  - 0.50 for 16-bit or 32-bit writes to FlexRAM
- n<sub>nvmcycd</sub> data flash cycling endurance (the following graph assumes 10,000 cycles)



Figure 8. EEPROM backup writes to FlexRAM

# 6.4.2 EzPort Switching Specifications

Table 22. EzPort switching specifications

| Num | Description       | Min. | Max. | Unit |
|-----|-------------------|------|------|------|
|     | Operating voltage | 1.71 | 3.6  | V    |

Table continues on the next page ...

| Num  | Description                                                      | Min.                    | Max.                | Unit |
|------|------------------------------------------------------------------|-------------------------|---------------------|------|
| EP1  | EZP_CK frequency of operation (all commands except READ)         | —                       | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)                     |                         | f <sub>SYS</sub> /8 | MHz  |
| EP2  | EZP_CS negation to next EZP_CS assertion                         | 2 x t <sub>EZP_CK</sub> | _                   | ns   |
| EP3  | EZP_CS input valid to EZP_CK high (setup)                        | 5                       | _                   | ns   |
| EP4  | EZP_CK high to $\overline{\text{EZP}_{CS}}$ input invalid (hold) | 5                       |                     | ns   |
| EP5  | EZP_D input valid to EZP_CK high (setup)                         | 2                       | _                   | ns   |
| EP6  | EZP_CK high to EZP_D input invalid (hold)                        | 5                       | _                   | ns   |
| EP7  | EZP_CK low to EZP_Q output valid                                 |                         | 17                  | ns   |
| EP8  | EZP_CK low to EZP_Q output invalid (hold)                        | 0                       | _                   | ns   |
| EP9  | EZP_CS negation to EZP_Q tri-state                               | _                       | 12                  | ns   |







### 6.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

# 6.6 Analog

### 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 23 and Table 24 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

| Symbol            | Description                       | Conditions                                                         | Min.              | Typ. <sup>1</sup> | Max.              | Unit | Notes |
|-------------------|-----------------------------------|--------------------------------------------------------------------|-------------------|-------------------|-------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                    | Absolute                                                           | 1.71              | —                 | 3.6               | V    |       |
| ΔV <sub>DDA</sub> | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> -<br>V <sub>DDA</sub> )  | -100              | 0                 | +100              | mV   | 2     |
| ΔV <sub>SSA</sub> | Ground voltage                    | Delta to V <sub>SS</sub> (V <sub>SS</sub> -<br>V <sub>SSA</sub> )  | -100              | 0                 | +100              | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high        |                                                                    | 1.13              | V <sub>DDA</sub>  | V <sub>DDA</sub>  | V    |       |
| V <sub>REFL</sub> | Reference<br>voltage low          |                                                                    | V <sub>SSA</sub>  | V <sub>SSA</sub>  | V <sub>SSA</sub>  | V    |       |
| V <sub>ADIN</sub> | Input voltage                     |                                                                    | V <sub>REFL</sub> | —                 | V <sub>REFH</sub> | V    |       |
| C <sub>ADIN</sub> | Input                             | 16 bit modes                                                       | _                 | 8                 | 10                | pF   |       |
|                   | capacitance                       | <ul> <li>8/10/12 bit<br/>modes</li> </ul>                          | _                 | 4                 | 5                 |      |       |
| R <sub>ADIN</sub> | Input resistance                  |                                                                    |                   | 2                 | 5                 | kΩ   |       |
| R <sub>AS</sub>   | Analog source<br>resistance       | 13/12 bit modes<br>f <sub>ADCK</sub> < 4MHz                        | _                 | _                 | 5                 | kΩ   | 3     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13 bit modes                                                     | 1.0               |                   | 18.0              | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16 bit modes                                                       | 2.0               |                   | 12.0              | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion                    | ≤ 13 bit modes                                                     |                   |                   |                   |      | 5     |
|                   | rate                              | No ADC hardware<br>averaging<br>Continuous<br>conversions enabled. | 20.000            | _                 | 818.330           | Ksps |       |
|                   |                                   | subsequent conversion time                                         |                   |                   |                   |      |       |

### 6.6.1.1 16-bit ADC operating conditions Table 23. 16-bit ADC operating conditions

Table continues on the next page...

| Symbol             | Description                    | Conditions <sup>1</sup>              | Min.         | Typ. <sup>2</sup> | Max.            | Unit             | Notes                   |
|--------------------|--------------------------------|--------------------------------------|--------------|-------------------|-----------------|------------------|-------------------------|
|                    | ADC                            | ADLPC=1, ADHSC=0                     | 1.2          | 2.4               | 3.9             | MHz              | t <sub>ADACK</sub> = 1/ |
|                    | asynchronous<br>clock source   | ADLPC=1, ADHSC=1                     | 3.0          | 4.0               | 7.3             | MHz              | f <sub>ADACK</sub>      |
| † <sub>ADACK</sub> |                                | ADLPC=0, ADHSC=0                     | 2.4          | 5.2               | 6.1             | MHz              |                         |
|                    |                                | ADLPC=0, ADHSC=1                     | 4.4          | 6.2               | 9.5             | MHz              |                         |
|                    | Sample Time                    | See Reference Manual chapte          | r for sample | times             |                 |                  | 1                       |
| TUE                | Total unadjusted               | 12 bit modes                         | _            | ±4                | ±6.8            | LSB <sup>4</sup> | 5                       |
|                    | error                          | • <12 bit modes                      | _            | ±1.4              | ±2.1            |                  |                         |
| DNL                | Differential non-<br>linearity | 12 bit modes                         | _            | ±0.7              | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5                       |
|                    |                                | • <12 bit modes                      | _            | ±0.2              | -0.3 to 0.5     |                  |                         |
| INL                | Integral non-<br>linearity     | 12 bit modes                         | _            | ±1.0              | -2.7 to<br>+1.9 | LSB <sup>4</sup> | 5                       |
|                    |                                | <ul> <li>&lt;12 bit modes</li> </ul> | _            | ±0.5              | -0.7 to<br>+0.5 |                  |                         |
| E <sub>FS</sub>    | Full-scale error               | 12 bit modes                         | —            | -4                | -5.4            | LSB <sup>4</sup> | V <sub>ADIN</sub> =     |
|                    |                                | • <12 bit modes                      | _            | -1.4              | -1.8            |                  | V <sub>DDA</sub>        |
|                    |                                |                                      |              |                   |                 |                  | 5                       |
| EQ                 | Quantization<br>error          | 16 bit modes                         | _            | -1 to 0           | _               | LSB <sup>4</sup> |                         |
|                    |                                | <ul> <li>≤13 bit modes</li> </ul>    | _            | _                 | ±0.5            |                  |                         |
| ENOB               | Effective number               | 16 bit differential mode             |              |                   |                 |                  | 6                       |
|                    | of bits                        | • Avg=32                             | 12.8         | 14.5              | _               | bits             |                         |
|                    |                                | • Avg=4                              | 11.9         | 13.8              | —               | bits             |                         |
|                    |                                | 16 bit single-ended mode             |              |                   |                 |                  |                         |
|                    |                                | • Avg=32                             | 10.0         | 12.0              |                 | hita             |                         |
|                    |                                | • Avg=4                              | 11.4         | 13.9              |                 | bite             |                         |
|                    | Signal-to-noise                |                                      | 11.4         | 10.1              |                 | Dita             |                         |
| SINAD              | plus distortion                |                                      | 6.02         | 2 × ENOB +        | 1.76            | dB               |                         |
| THD                | Total harmonic                 | 16 bit differential mode             |              |                   |                 |                  | 7                       |
|                    |                                | • Avg=32                             | _            | -94               |                 | dB               |                         |
|                    |                                | 16 bit single-ended mode             | _            | -85               |                 | dB               |                         |
|                    |                                | • Avg=32                             |              |                   |                 | GD               |                         |

### Table 24. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

Table continues on the next page...

### 6.6.2 CMP and 6-bit DAC electrical specifications Table 25. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit             |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------|
| V <sub>DD</sub>    | Supply voltage                                      | 1.71                  | —    | 3.6             | V                |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | —                     | _    | 200             | μΑ               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | —                     | _    | 20              | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                | V <sub>SS</sub> – 0.3 | _    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                         | —                     | —    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |                  |
|                    | • CR0[HYSTCTR] = 00                                 | —                     | 5    | —               | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 01</li> </ul>               | —                     | 10   | —               | mV               |
|                    | • CR0[HYSTCTR] = 10                                 | —                     | 20   | —               | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 11</li> </ul>               | —                     | 30   |                 | mV               |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 | —    | _               | V                |
| V <sub>CMPOI</sub> | Output low                                          | _                     | _    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> | _                     |      | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   | _                     | 7    | _               | μA               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5                  | _    | 0.5             | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                | -0.3                  | —    | 0.3             | LSB              |

1. Typical hysteresis is measured with input voltage range limited to 0.6 to V<sub>DD</sub>-0.6V.

2. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

3. 1 LSB =  $V_{reference}/64$ 

Peripheral operating requirements and behaviors



Figure 13. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=0)

## 8.2 K20 Pinouts

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.



Figure 23. K20 48 LQFP/QFN Pinout Diagram

# 9 Revision History

The following table provides a revision history for this document.

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

 $\label{eq:FreescaleTM} Freescale TM and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.$ 

© 2011–2012 Freescale Semiconductor, Inc.





Document Number: K20P48M50SF0 Rev. 4 5/2012