

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                          |
| Core Size                  | 16-Bit                                                                       |
| Speed                      | 32MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                              |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                  |
| Number of I/O              | 18                                                                           |
| Program Memory Size        | 32KB (11K x 24)                                                              |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 512 x 8                                                                      |
| RAM Size                   | 2K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                  |
| Data Converters            | A/D 12x12b                                                                   |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                               |
| Supplier Device Package    | 20-SSOP                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24f32ka301-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Table of Contents**

| 1.0   | Device Overview                                             |     |
|-------|-------------------------------------------------------------|-----|
| 2.0   | Guidelines for Getting Started with 16-Bit Microcontrollers | 23  |
| 3.0   | СРИ                                                         | 29  |
| 4.0   | Memory Organization                                         | 35  |
| 5.0   | Flash Program Memory                                        | 57  |
| 6.0   | Data EEPROM Memory                                          | 63  |
| 7.0   | Resets                                                      | 69  |
| 8.0   | Interrupt Controller                                        |     |
| 9.0   | Oscillator Configuration                                    | 115 |
| 10.0  | Power-Saving Features                                       | 125 |
| 11.0  | I/O Ports                                                   | 135 |
| 12.0  | Timer1                                                      | 139 |
| 13.0  | Timer2/3 and Timer4/5                                       | 141 |
| 14.0  | Input Capture with Dedicated Timers                         | 147 |
| 15.0  | Output Compare with Dedicated Timers                        | 151 |
| 16.0  | Serial Peripheral Interface (SPI)                           | 161 |
| 17.0  | Inter-Integrated Circuit™ (I <sup>2</sup> C™)               | 169 |
| 18.0  | Universal Asynchronous Receiver Transmitter (UART)          | 177 |
| 19.0  | Real-Time Clock and Calendar (RTCC)                         | 185 |
| 20.0  | 32-Bit Programmable Cyclic Redundancy Check (CRC) Generator | 199 |
| 21.0  | High/Low-Voltage Detect (HLVD)                              | 205 |
| 22.0  | 12-Bit A/D Converter with Threshold Detect                  | 207 |
| 23.0  | Comparator Module                                           | 225 |
| 24.0  | Comparator Voltage Reference                                | 229 |
| 25.0  | Charge Time Measurement Unit (CTMU)                         |     |
| 26.0  | Special Features                                            |     |
| 27.0  | Development Support                                         | 251 |
| 28.0  | Instruction Set Summary                                     | 255 |
| 29.0  | Electrical Characteristics                                  |     |
| 30.0  | DC and AC Characteristics Graphs and Tables                 | 295 |
| 31.0  | Packaging Information                                       | 325 |
| Appe  | endix A: Revision History                                   | 351 |
| Index | κ                                                           | 353 |
| The I | Microchip Web Site                                          | 359 |
| Cust  | omer Change Notification Service                            | 359 |
| Cust  | omer Support                                                | 359 |
| Read  | der Response                                                | 360 |
| Prod  | uct Identification System                                   |     |

NOTES:



## **REGISTER 7-1: RCON: RESET CONTROL REGISTER<sup>(1)</sup> (CONTINUED)**

| bit 5 | SWDTEN: Software Enable/Disable of WDT bit <sup>(2)</sup>                                                                                              |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul><li>1 = WDT is enabled</li><li>0 = WDT is disabled</li></ul>                                                                                       |
| bit 4 | WDTO: Watchdog Timer Time-out Flag bit<br>1 = WDT time-out has occurred<br>0 = WDT time-out has not occurred                                           |
| bit 3 | SLEEP: Wake-up from Sleep Flag bit<br>1 = Device has been in Sleep mode<br>0 = Device has not been in Sleep mode                                       |
| bit 2 | IDLE: Wake-up from Idle Flag bit<br>1 = Device has been in Idle mode<br>0 = Device has not been in Idle mode                                           |
| bit 1 | <b>BOR:</b> Brown-out Reset Flag bit<br>1 = A Brown-out Reset has occurred (the BOR is also set after a POR)<br>0 = A Brown-out Reset has not occurred |
| bit 0 | <b>POR:</b> Power-on Reset Flag bit<br>1 = A Power-up Reset has occurred<br>0 = A Power-up Reset has not occurred                                      |

- **Note 1:** All of the Reset status bits may be set or cleared in software. Setting one of these bits in software does not cause a device Reset.
  - 2: If the FWDTENx Configuration bit is '1' (unprogrammed), the WDT is always enabled regardless of the SWDTEN bit setting.
  - 3: This is implemented on PIC24FV32KA3XX parts only; not used on PIC24F32KA3XX devices.

### TABLE 7-1:RESET FLAG BIT OPERATION

| Flag Bit          | Setting Event                                       | Clearing Event          |
|-------------------|-----------------------------------------------------|-------------------------|
| TRAPR (RCON<15>)  | Trap Conflict Event                                 | POR                     |
| IOPUWR (RCON<14>) | Illegal Opcode or Uninitialized W Register Access   | POR                     |
| CM (RCON<9>)      | Configuration Mismatch Reset                        | POR                     |
| EXTR (RCON<7>)    | MCLR Reset                                          | POR                     |
| SWR (RCON<6>)     | RESET Instruction                                   | POR                     |
| WDTO (RCON<4>)    | WDT Time-out                                        | PWRSAV Instruction, POR |
| SLEEP (RCON<3>)   | PWRSAV #SLEEP Instruction                           | POR                     |
| IDLE (RCON<2>)    | PWRSAV #IDLE Instruction                            | POR                     |
| BOR (RCON<1>)     | POR, BOR                                            | —                       |
| POR (RCON<0>)     | POR                                                 | —                       |
| DPSLP (RCON<10>)  | PWRSAV #SLEEP Instruction with DSEN (DSCON<15>) Set | POR                     |

Note: All Reset flag bits may be set or cleared by the user software.

### REGISTER 8-6: IFS1: INTERRUPT FLAG STATUS REGISTER 1

| R/W-0, HS     | R/W-0, HS                              | R/W-0, HS                          | R/W-0, HS            | R/W-0, HS         | U-0             | R/W-0, HS       | U-0     |
|---------------|----------------------------------------|------------------------------------|----------------------|-------------------|-----------------|-----------------|---------|
| U2TXIF        | U2RXIF                                 | INT2IF                             | T5IF                 | T4IF              | —               | OC3IF           | _       |
| bit 15        |                                        |                                    |                      |                   |                 |                 | bit 8   |
|               |                                        |                                    |                      |                   |                 |                 |         |
| U-0           | U-0                                    | U-0                                | R/W-0, HS            | R/W-0, HS         | R/W-0, HS       | R/W-0           | R/W-0   |
| —             | —                                      | —                                  | INT1IF               | CNIF              | CMIF            | MI2C1IF         | SI2C1IF |
| bit 7         |                                        |                                    |                      |                   |                 |                 | bit 0   |
| Legend:       |                                        | HS = Hardwar                       | e Settable hit       |                   |                 |                 | ]       |
| R = Readable  | bit                                    | W = Writable I                     | nit                  | U = Unimplem      | nented bit read | 1 as '0'        |         |
| -n = Value at | POR                                    | '1' = Bit is set                   |                      | '0' = Bit is clea | ared            | x = Bit is unkn | own     |
|               |                                        |                                    |                      |                   |                 |                 |         |
| bit 15        | U2TXIF: UAR                            | T2 Transmitter                     | Interrupt Flag       | Status bit        |                 |                 |         |
|               | 1 = Interrupt n                        | equest has occ                     | urred                |                   |                 |                 |         |
|               | 0 = Interrupt r                        | equest has not                     | occurred             |                   |                 |                 |         |
| bit 14        | U2RXIF: UAR                            | RT2 Receiver In                    | terrupt Flag St      | atus bit          |                 |                 |         |
|               | 1 = Interrupt n                        | equest has occ                     | occurred             |                   |                 |                 |         |
| bit 13        | INT2IF: Extern                         | nal Interrupt 2 P                  | Flag Status bit      |                   |                 |                 |         |
|               | 1 = Interrupt r                        | equest has occ                     | urred                |                   |                 |                 |         |
|               | 0 = Interrupt r                        | equest has not                     | occurred             |                   |                 |                 |         |
| bit 12        | T5IF: Timer5 Interrupt Flag Status bit |                                    |                      |                   |                 |                 |         |
|               | 1 = Interrupt r                        | equest has occ                     | urred                |                   |                 |                 |         |
|               | 0 = Interrupt r                        | equest has not                     | occurred             |                   |                 |                 |         |
| bit 11        | T4IF: Timer4                           | Interrupt Flag S                   | Status bit           |                   |                 |                 |         |
|               | 1 = Interrupt n                        | equest has occ                     | surred               |                   |                 |                 |         |
| bit 10        |                                        | equest has not                     | occurred             |                   |                 |                 |         |
| bit 9         |                                        | it Compare Ch                      | )<br>annel 3 Interru | nt Elan Status k  | sit             |                 |         |
| bit 9         | 1 = Interrupt r                        | equest has occ                     | urred                | pri lag Status r  | Л               |                 |         |
|               | 0 = Interrupt r                        | equest has not                     | occurred             |                   |                 |                 |         |
| bit 8-5       | Unimplement                            | ted: Read as '0                    | )'                   |                   |                 |                 |         |
| bit 4         | INT1IF: Exter                          | nal Interrupt 1 I                  | -lag Status bit      |                   |                 |                 |         |
|               | 1 = Interrupt r                        | equest has occ                     | urred                |                   |                 |                 |         |
|               | 0 = Interrupt r                        | equest has not                     | occurred             |                   |                 |                 |         |
| bit 3         | CNIF: Input C                          | hange Notificat                    | tion Interrupt F     | lag Status bit    |                 |                 |         |
|               | 1 = Interrupt n                        | equest has occ                     | curred               |                   |                 |                 |         |
| hit 2         | CMIE: Compa                            | equest has not<br>arator Interrunt | Elan Status hit      |                   |                 |                 |         |
| Dit 2         | 1 = Interrupt n                        | equest has occ                     | urred                |                   |                 |                 |         |
|               | 0 = Interrupt r                        | equest has not                     | occurred             |                   |                 |                 |         |
| bit 1         | MI2C1IF: Mas                           | ster I2C1 Event                    | Interrupt Flag       | Status bit        |                 |                 |         |
|               | 1 = Interrupt r                        | equest has occ                     | urred                |                   |                 |                 |         |
| 1             | 0 = Interrupt r                        | equest has not                     | occurred             |                   |                 |                 |         |
| Dit U         | SI2C1IF: Slav                          | e I2C1 Event li                    | nterrupt Flag S      | itatus bit        |                 |                 |         |
|               | 1 = interrupt r<br>0 = Interrupt r     | equest has occ<br>equest has not   | occurred             |                   |                 |                 |         |

| U-0                                                                                                                                                                            | U-0    | U-0              | U-0    | U-0                  | U-0              | U-0                | U-0   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------|--------|----------------------|------------------|--------------------|-------|
| —                                                                                                                                                                              | —      | —                | —      | _                    | —                | —                  | —     |
| bit 15                                                                                                                                                                         |        |                  |        |                      |                  |                    | bit 8 |
|                                                                                                                                                                                |        |                  |        |                      |                  |                    |       |
| U-0                                                                                                                                                                            | R/W-1  | R/W-0            | R/W-0  | U-0                  | U-0              | U-0                | U-0   |
| _                                                                                                                                                                              | IC3IP2 | IC3IP1           | IC3IP0 | —                    |                  | —                  |       |
| bit 7                                                                                                                                                                          |        |                  |        |                      |                  |                    | bit 0 |
|                                                                                                                                                                                |        |                  |        |                      |                  |                    |       |
| Legend:                                                                                                                                                                        |        |                  |        |                      |                  |                    |       |
| R = Readable                                                                                                                                                                   | bit    | W = Writable     | bit    | U = Unimplen         | nented bit, read | l as '0'           |       |
| -n = Value at POR                                                                                                                                                              |        | '1' = Bit is set |        | '0' = Bit is cleared |                  | x = Bit is unknown |       |
| bit 15-7 Unimplemented: Read as '0'<br>bit 6-4 IC3IP<2:0>: Input Capture Channel 3 Event Interrupt Priority bits<br>111 = Interrupt is Priority 7 (highest priority interrupt) |        |                  |        |                      |                  |                    |       |

#### REGISTER 8-26: IPC9: INTERRUPT PRIORITY CONTROL REGISTER 9

bit 3-0 Unimplemented: Read as '0'

NOTES:

## 12.0 TIMER1

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on Timers, refer to the "PIC24F Family Reference Manual", Section 14. "Timers" (DS39704).

The Timer1 module is a 16-bit timer which can serve as the time counter for the Real-Time Clock (RTC) or operate as a free-running, interval timer/counter. Timer1 can operate in three modes:

- 16-Bit Timer
- 16-Bit Synchronous Counter
- 16-Bit Asynchronous Counter

Timer1 also supports these features:

- Timer Gate Operation
- Selectable Prescaler Settings
- Timer Operation During CPU Idle and Sleep modes
- Interrupt on 16-Bit Period Register Match or Falling Edge of External Gate Signal

Figure 12-1 illustrates a block diagram of the 16-bit Timer1 module.

To configure Timer1 for operation:

- 1. Set the TON bit (= 1).
- 2. Select the timer prescaler ratio using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits.
- 4. Set or clear the TSYNC bit to configure synchronous or asynchronous operation.
- 5. Load the timer period value into the PR1 register.
- 6. If interrupts are required, set the Timer1 Interrupt Enable bit, T1IE. Use the Timer1 Interrupt Priority bits, T1IP<2:0>, to set the interrupt priority.



## 14.1.2 CASCADED (32-BIT) MODE

By default, each module operates independently with its own 16-bit timer. To increase resolution, adjacent even and odd modules can be configured to function as a single 32-bit module. (For example, Modules 1 and 2 are paired, as are Modules 3 and 4, and so on.) The odd numbered module (ICx) provides the Least Significant 16 bits of the 32-bit register pairs, and the even numbered module (ICy) provides the Most Significant 16 bits. Wraparounds of the ICx registers cause an increment of their corresponding ICy registers.

Cascaded operation is configured in hardware by setting the IC32 bit (ICxCON2<8>) for both modules.

## 14.2 Capture Operations

The input capture module can be configured to capture timer values and generate interrupts on rising edges on ICx or all transitions on ICx. Captures can be configured to occur on all rising edges or just some (every 4th or 16th). Interrupts can be independently configured to generate on each event or a subset of events.

To set up the module for capture operations:

- 1. If Synchronous mode is to be used, disable the Sync source before proceeding.
- 2. Make sure that any previous data has been removed from the FIFO by reading ICxBUF until the ICBNE bit (ICxCON1<3>) is cleared.
- 3. Set the SYNCSELx bits (ICxCON2<4:0>) to the desired Sync/trigger source.
- Set the ICTSELx bits (ICxCON1<12:10>) for the desired clock source. If the desired clock source is running, set the ICTSELx bits before the input capture module is enabled, for proper synchronization with the desired clock source.
- 5. Set the ICIx bits (ICxCON1<6:5>) to the desired interrupt frequency.
- 6. Select Synchronous or Trigger mode operation:
  - a) Check that the SYNCSELx bits are not set to '00000'.
  - b) For Synchronous mode, clear the ICTRIG bit (ICxCON2<7>).
  - c) For Trigger mode, set ICTRIG and clear the TRIGSTAT bit (ICxCON2<6>).
- 7. Set the ICMx bits (ICxCON1<2:0>) to the desired operational mode.
- 8. Enable the selected Sync/trigger source.

For 32-bit cascaded operations, the setup procedure is slightly different:

- 1. Set the IC32 bits for both modules (ICyCON2<8> and (ICxCON2<8>), enabling the even numbered module first. This ensures the modules will start functioning in unison.
- Set the ICTSELx and SYNCSELx bits for both modules to select the same Sync/trigger and time base source. Set the even module first, then the odd module. Both modules must use the same ICTSELx and SYNCSELx bit settings.
- Clear the ICTRIG bit of the even module (ICyCON2<7>). This forces the module to run in Synchronous mode with the odd module, regardless of its trigger setting.
- 4. Use the odd module's ICIx bits (ICxCON1<6:5>) to the desired interrupt frequency.
- 5. Use the ICTRIG bit of the odd module (ICxCON2<7>) to configure Trigger or Synchronous mode operation.
- **Note:** For Synchronous mode operation, enable the Sync source as the last step. Both input capture modules are held in Reset until the Sync source is enabled.
- Use the ICMx bits of the odd module (ICxCON1<2:0>) to set the desired capture mode.

The module is ready to capture events when the time base and the Sync/trigger source are enabled. When the ICBNE bit (ICxCON1<3>) becomes set, at least one capture value is available in the FIFO. Read input capture values from the FIFO until the ICBNE clears to '0'.

For 32-bit operation, read both the ICxBUF and ICyBUF for the full 32-bit timer value (ICxBUF for the Isw, ICyBUF for the msw). At least one capture value is available in the FIFO buffer when the odd module's ICBNE bit (ICxCON1<3>) becomes set. Continue to read the buffer registers until ICBNE is cleared (performed automatically by hardware).

### 15.3.1 PWM PERIOD

In Edge-Aligned PWM mode, the period is specified by the value of the OCxRS register. In Center-Aligned PWM mode, the period of the synchronization source, such as the Timers' PRy, specifies the period. The period in both cases can be calculated using Equation 15-1.

## EQUATION 15-1: CALCULATING THE PWM PERIOD<sup>(1)</sup>

PWM Period = [Value + 1] x TCY x (Prescaler Value)

Where:

Value = OCxRS in Edge-Aligned PWM mode and can be PRy in Center-Aligned PWM mode (if TMRy is the Sync source).

**Note 1:** Based on Tcy = Tosc \* 2; Doze mode and PLL are disabled.

### 15.3.2 PWM DUTY CYCLE

The PWM duty cycle is specified by writing to the OCxRS and OCxR registers. The OCxRS and OCxR registers can be written to at any time, but the duty cycle value is not latched until a period is complete. This provides a double buffer for the PWM duty cycle and is essential for glitchless PWM operation.

Some important boundary parameters of the PWM duty cycle include:

- Edge-Aligned PWM:
  - If OCxR and OCxRS are loaded with 0000h, the OCx pin will remain low (0% duty cycle).
  - If OCxRS is greater than OCxR, the pin will remain high (100% duty cycle).
- Center-Aligned PWM (with TMRy as the Sync source):
  - If OCxR, OCxRS and PRy are all loaded with 0000h, the OCx pin will remain low (0% duty cycle).
  - If OCxRS is greater than PRy, the pin will go high (100% duty cycle).

See Example 15-3 for PWM mode timing details. Table 15-1 and Table 15-2 show example PWM frequencies and resolutions for a device operating at 4 MIPS and 10 MIPS, respectively.

### EQUATION 15-2: CALCULATION FOR MAXIMUM PWM RESOLUTION<sup>(1)</sup>

Maximum PWM Resolution (bits) = 
$$\frac{\log_{10} \left( \frac{F_{CY}}{F_{PWM} \cdot (Prescale Value)} \right)}{\log_{10}(2)}$$
 bits

**Note 1:** Based on FCY = FOSC/2; Doze mode and PLL are disabled.

### EQUATION 15-3: PWM PERIOD AND DUTY CYCLE CALCULATIONS<sup>(1)</sup>

Find the OCxRS register value for a desired PWM frequency of 52.08 kHz, where Fosc = 8 MHz with PLL (32 MHz device clock rate) and a prescaler setting of 1:1 using Edge-Aligned PWM mode:
TCY = 2 • Tosc = 62.5 ns
PWM Period = 1/PWM Frequency = 1/52.08 kHz = 19.2 μs
PWM Period = (OCxRS + 1) • TCY • (OCx Prescale Value)
19.2 μs = (OCxRS + 1) • 62.5 ns • 1
OCxRS = 306
Second the maximum resolution of the duty cycle that can be used with a 52.08 kHz frequency and a 32 MHz device clock rate:
PWM Resolution = log<sub>10</sub>(FCY/FPWM)/log<sub>10</sub>2) bits
= (log<sub>10</sub>(16 MHz/52.08 kHz)/log<sub>10</sub>2) bits
= 8.3 bits
= 8.3 bits
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/2
= 1/

**Note 1:** Based on TCY = 2 \* TOSC; Doze mode and PLL are disabled.

## 17.0 INTER-INTEGRATED CIRCUIT™ (I<sup>2</sup>C™)

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on the Inter-Integrated Circuit, refer to the "PIC24F Family Reference Manual", Section 24. "Inter-Integrated Circuit™ (I<sup>2</sup>C™)" (DS39702).

The Inter-Integrated Circuit  $(I^2C^{TM})$  module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial data EEPROMs, display drivers, A/D Converters, etc.

The I<sup>2</sup>C modules support these features:

- Independent master and slave logic
- 7-bit and 10-bit device addresses
- General call address, as defined in the I<sup>2</sup>C protocol
- Clock stretching to provide delays for the processor to respond to a slave data request
- Both 100 kHz and 400 kHz bus specifications
- Configurable address masking
- Multi-Master modes to prevent loss of messages in arbitration
- Bus Repeater mode, allowing the acceptance of all messages as a slave, regardless of the address
- Automatic SCL

A block diagram of the module is shown in Figure 17-1.

## 17.1 Pin Remapping Options

The  $l^2C$  modules are tied to a fixed pin. To allow flexibility with peripheral multiplexing, the l2C1 module in 28-pin devices, can be reassigned to the alternate pins. These alternate pins are designated as SCL1 and SDA1 during device configuration.

Pin assignment is controlled by the I2CxSEL Configuration bit. Programming this bit (= 0) multiplexes the module to the SCL1 and SDA1 pins.

**Note:** Throughout this section, references to register and bit names that may be associated with a specific I<sup>2</sup>C module are referred to generically by the use of 'x' in place of the specific module number. Thus, "I2CxSTAT" might refer to the Receive Status register for either I2C1 or I2C2.

## 17.2 Communicating as a Master in a Single Master Environment

The details of sending a message in Master mode depends on the communication protocols for the device being communicated with. Typically, the sequence of events is as follows:

- 1. Assert a Start condition on SDAx and SCLx.
- Send the I<sup>2</sup>C device address byte to the slave with a write indication.
- 3. Wait for and verify an Acknowledge from the slave.
- 4. Send the first data byte (sometimes known as the command) to the slave.
- 5. Wait for and verify an Acknowledge from the slave.
- 6. Send the serial memory address low byte to the slave.
- 7. Repeat Steps 4 and 5, until all data bytes are sent.
- 8. Assert a Repeated Start condition on SDAx and SCLx.
- 9. Send the device address byte to the slave with a read indication.
- 10. Wait for and verify an Acknowledge from the slave.
- 11. Enable master reception to receive serial memory data.
- 12. Generate an ACK or NACK condition at the end of a received byte of data.
- 13. Generate a Stop condition on SDAx and SCLx.

|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <u>.</u>               |                            | <u>.</u>                      | <u>.</u>                   |                   |                |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------------|-------------------------------|----------------------------|-------------------|----------------|
| R/W-0        | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W-0                  | R/W-1, HC                  | R/W-0                         | R/W-0                      | R/W-0             | R/W-0          |
| I2CEN        | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I2CSIDL                | SCLREL                     | IPMIEN                        | A10M                       | DISSLW            | SMEN           |
| bit 15       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                        |                            |                               |                            |                   | bit 8          |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                        |                            |                               |                            |                   |                |
| R/W-0        | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R/W-0                  | R/W-0, HC                  | R/W-0, HC                     | R/W-0, HC                  | R/W-0, HC         | R/W-0, HC      |
| GCEN         | STREN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ACKDT                  | ACKEN                      | RCEN                          | PEN                        | RSEN              | SEN            |
| bit 7        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                        |                            |                               |                            |                   | bit 0          |
| r            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                        |                            |                               |                            |                   |                |
| Legend:      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | HC = Hardwa            | re Clearable bit           | :                             |                            |                   |                |
| R = Readab   | le bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | W = Writable           | bit                        | U = Unimplem                  | nented bit, read           | as '0'            |                |
| -n = Value a | t POR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | '1' = Bit is set       |                            | '0' = Bit is clea             | ared                       | x = Bit is unkn   | own            |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                        |                            |                               |                            |                   |                |
| bit 15       | 12CEN: 12Cx E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Enable bit             |                            |                               |                            |                   |                |
|              | 1 = Enables the first the first term is a second | he I2Cx module         | e, and configure           | es the SDAx an                | d SCLx pins as             | serial port pins  | 3              |
| hit 1/       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ted: Read as '(        | e, all i C ···· pins<br>., | s are controlled              | by port function           | 115               |                |
| bit 13       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | v Stop in Idle M       | ,<br>Iode bit              |                               |                            |                   |                |
|              | 1 = Discontinu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ies module ope         | eration when the           | e device enters               | an Idle mode               |                   |                |
|              | 0 = Continues                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | module opera           | tion in Idle mod           | e                             |                            |                   |                |
| bit 12       | SCLREL: SCI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Lx Release Co          | ntrol bit (when a          | operating as I <sup>2</sup> 0 | C slave)                   |                   |                |
|              | 1 = Releases                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SCLx clock             |                            |                               |                            |                   |                |
|              | 0 = Holds SCI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Lx clock low (cl       | ock stretch)               |                               |                            |                   |                |
|              | If STREN = 1:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                        | mov write 'o' to           | a initiata atratal            | and write (1)              | o rologog glagi   | ) Hardwara ia  |
|              | clear at the be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ainning of the         | slave transmiss            | sion. Hardware                | is clear at the $\epsilon$ | o release clock   | eption.        |
|              | If STREN = $0$ :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                        |                            |                               |                            |                   | option         |
|              | The bit is R/S slave transmis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (i.e., software ssion. | may only write             | '1' to release                | clock). Hardwa             | re is clear at th | e beginning of |
| bit 11       | IPMIEN: Intell                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | igent Periphera        | al Management              | Interface (IPM                | I) Enable bit              |                   |                |
|              | 1 = IPMI Supp<br>0 = IPMI Supp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | port mode is en        | abled; all addre<br>abled  | esses are Ackn                | owledged                   |                   |                |
| bit 10       | A10M: 10-Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Slave Address          | ing bit                    |                               |                            |                   |                |
|              | 1 = I2CxADD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | is a 10-bit slav       | e address                  |                               |                            |                   |                |
|              | 0 = I2CxADD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | is a 7-bit slave       | address                    |                               |                            |                   |                |
| bit 9        | DISSLW: Disa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | able Slew Rate         | Control bit                |                               |                            |                   |                |
|              | 1 = Slew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | control is disab       | led                        |                               |                            |                   |                |
| hit 8        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                        | hit                        |                               |                            |                   |                |
|              | 1 = Enables I/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | O nin threshold        | ls compliant wit           | th the SMBus s                | pecification               |                   |                |
|              | 0 = Disables t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | he SMBus inpu          | it thresholds              |                               | peomodion                  |                   |                |
| bit 7        | GCEN: Gener                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ral Call Enable        | bit (when opera            | ating as I <sup>2</sup> C sla | ve)                        |                   |                |
|              | 1 = Enables i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | nterrupt when          | a general call a           | address is rece               | ived in the I2C            | xRSR (module      | is enabled for |
|              | reception                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | )                      |                            |                               |                            |                   |                |
| <b>h</b> # 0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | call address is (      |                            |                               | 120 alows                  |                   |                |
| ט ווט        | Jacob in coniu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | x CIUCK Stretch        |                            | en operating as               | siru slave)                |                   |                |
|              | 1 = Enables s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | oftware or rece        | ives clock stret           | ching                         |                            |                   |                |
|              | 0 = Disables s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | software or rece       | eives clock stre           | tching                        |                            |                   |                |

## 18.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

| Note: | This data sheet summarizes the features of  |  |  |
|-------|---------------------------------------------|--|--|
|       | this group of PIC24F devices. It is not     |  |  |
|       | intended to be a comprehensive reference    |  |  |
|       | source. For more information on the Univer- |  |  |
|       | sal Asynchronous Receiver Transmitter,      |  |  |
|       | refer to the "PIC24F Family Reference       |  |  |
|       | Manual", Section 21. "UART" (DS39708).      |  |  |

The Universal Asynchronous Receiver Transmitter (UART) module is one of the serial I/O modules available in this PIC24F device family. The UART is a full-duplex, asynchronous system that can communicate with peripheral devices, such as personal computers, LIN/J2602, RS-232 and RS-485 interfaces. This module also supports a hardware flow control option with the UxCTS and UxRTS pins, and also includes an IrDA<sup>®</sup> encoder and decoder.

The primary features of the UART module are:

- Full-Duplex, 8-Bit or 9-Bit Data Transmission through the UxTX and UxRX Pins
- Even, Odd or No Parity Options (for 8-bit data)
- · One or Two Stop bits
- Hardware Flow Control Option with UxCTS and UxRTS pins
- Fully Integrated Baud Rate Generator (IBRG) with 16-Bit Prescaler

- Baud Rates Ranging from 1 Mbps to 15 bps at 16 MIPS
- 4-Deep, First-In-First-Out (FIFO) Transmit Data Buffer
- · 4-Deep FIFO Receive Data Buffer
- Parity, Framing and Buffer Overrun Error Detection
- Support for 9-Bit mode with Address Detect (9<sup>th</sup> bit = 1)
- Transmit and Receive Interrupts
- Loopback mode for Diagnostic Support
- Support for Sync and Break Characters
- · Supports Automatic Baud Rate Detection
- IrDA<sup>®</sup> Encoder and Decoder Logic
- 16x Baud Clock Output for IrDA Support

A simplified block diagram of the UARTx is shown in Figure 18-1. The UARTx module consists of these important hardware elements:

- Baud Rate Generator
- Asynchronous Transmitter
- Asynchronous Receiver
- Note: Throughout this section, references to register and bit names that may be associated with a specific USART module are referred to generically by the use of 'x' in place of the specific module number. Thus, "UxSTA" might refer to the USART Status register for either USART1 or USART2.

### FIGURE 18-1: UARTX SIMPLIFIED BLOCK DIAGRAM



## 19.2 RTCC Module Registers

The RTCC module registers are organized into three categories:

- RTCC Control Registers
- RTCC Value Registers
- Alarm Value Registers

### 19.2.1 REGISTER MAPPING

To limit the register interface, the RTCC Timer and Alarm Time registers are accessed through corresponding register pointers. The RTCC Value Register Window (RTCVALH and RTCVALL) uses the RTCPTR bits (RCFGCAL<9:8>) to select the desired Timer register pair (see Table 19-1).

By writing the RTCVALH byte, the RTCC Pointer value, the RTCPTR<1:0> bits decrement by one until they reach '00'. Once they reach '00', the MINUTES and SECONDS value will be accessible through RTCVALH and RTCVALL until the pointer value is manually changed.

TABLE 19-1: RTCVAL REGISTER MAPPING

|    | RTCC Value Register Window |             |  |  |  |
|----|----------------------------|-------------|--|--|--|
|    | RTCVAL<15:8>               | RTCVAL<7:0> |  |  |  |
| 00 | MINUTES                    | SECONDS     |  |  |  |
| 01 | WEEKDAY                    | HOURS       |  |  |  |
| 10 | MONTH                      | DAY         |  |  |  |
| 11 | _                          | YEAR        |  |  |  |

The Alarm Value Register Window (ALRMVALH and ALRMVALL) uses the ALRMPTRx bits (ALCFGRPT<9:8>) to select the desired Alarm register pair (see Table 19-2).

By writing the ALRMVALH byte, the Alarm Pointer value (ALRMPTR<1:0> bits) decrements by one until they reach '00'. Once they reach '00', the ALRMMIN and ALRMSEC value will be accessible through ALRMVALH and ALRMVALL, until the pointer value is manually changed.

| EXAMPLE 19-1: | SETTING THE RTCWREN BIT |
|---------------|-------------------------|
|               |                         |

### TABLE 19-2: ALRMVAL REGISTER MAPPING

| ALRMPTR | Alarm Value Register Window |              |  |  |
|---------|-----------------------------|--------------|--|--|
| <1:0>   | ALRMVAL<15:8>               | ALRMVAL<7:0> |  |  |
| 00      | ALRMMIN                     | ALRMSEC      |  |  |
| 01      | ALRMWD                      | ALRMHR       |  |  |
| 10      | ALRMMNTH                    | ALRMDAY      |  |  |
| 11      | PWCSTAB                     | PWCSAMP      |  |  |

Considering that the 16-bit core does not distinguish between 8-bit and 16-bit read operations, the user must be aware that when reading either the ALRMVALH or ALRMVALL bytes, the ALRMPTR<1:0> value will be decremented. The same applies to the RTCVALH or RTCVALL bytes with the RTCPTR<1:0> being decremented.

| Note: | This only applies to read operations and |
|-------|------------------------------------------|
|       | not write operations.                    |

## 19.2.2 WRITE LOCK

In order to perform a write to any of the RTCC Timer registers, the RTCWREN bit (RTCPWC<13>) must be set (see Example 19-1).

Note: To avoid accidental writes to the timer, it is recommended that the RTCWREN bit (RCFGCAL<13>) is kept clear at any other time. For the RTCWREN bit to be set, there is only one instruction cycle time window allowed between the 55h/AA sequence and the setting of RTCWREN. Therefore, it is recommended that code follow the procedure in Example 19-1.

## 19.2.3 SELECTING RTCC CLOCK SOURCE

There are four reference source clock options that can be selected for the RTCC using the RTCCSEL<1:0> bits: 00 = Secondary Oscillator, 01 = LPRC, 10 = 50 Hz External Clock and 11 = 60 Hz External Clock.

| asm | volatile | ("push w7");                                 |
|-----|----------|----------------------------------------------|
| asm | volatile | ("push w8");                                 |
| asm | volatile | ("disi #5");                                 |
| asm | volatile | ("mov #0x55, w7");                           |
| asm | volatile | ("mov w7, NVMKEY");                          |
| asm | volatile | ("mov #0xAA, w8");                           |
| asm | volatile | ("mov w8, _NVMKEY");                         |
| asm | volatile | ("bset_RCFGCAL, #13"); //set the RTCWREN bit |
| asm | volatile | ("pop w8");                                  |
| asm | volatile | ("pop w7");                                  |
|     |          |                                              |

### FIGURE 29-10: OUTPUT COMPARE x TIMINGS



### TABLE 29-29: OUTPUT CAPTURE REQUIREMENTS

| Param.<br>No. | Symbol | Characteristic       | Min | Мах | Units | Conditions |
|---------------|--------|----------------------|-----|-----|-------|------------|
| OC11          | TccR   | OC1 Output Rise Time | —   | 10  | ns    |            |
|               |        |                      | —   | —   | ns    |            |
| OC10          | TccF   | OC1 Output Fall Time | —   | 10  | ns    |            |
|               |        |                      | —   | —   | ns    |            |

### FIGURE 29-11: PWM MODULE TIMING REQUIREMENTS



### TABLE 29-30: PWM TIMING REQUIREMENTS

| Param.<br>No. | Symbol | Characteristic                   | Min | Тур <sup>†</sup> | Мах | Units | Conditions                  |
|---------------|--------|----------------------------------|-----|------------------|-----|-------|-----------------------------|
| OC15          | Tfd    | Fault Input to PWM I/O<br>Change |     |                  | 25  | ns    | VDD = 3.0V, -40°C to +125°C |
| OC20          | TFH    | Fault Input Pulse Width          | 50  | _                | _   | ns    | VDD = 3.0V, -40°C to +125°C |

† Data in "Typ" column is at 5V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested.





### TABLE 29-32: I<sup>2</sup>C<sup>™</sup> BUS DATA TIMING REQUIREMENTS (MASTER MODE)

| АС СНА       |                           | STICS                      |                           | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |      |       |                        |  |  |
|--------------|---------------------------|----------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------------------|--|--|
|              |                           |                            |                           |                                                                                                                                                                                                                                                                                         |      |       |                        |  |  |
| Param<br>No. | Symbol                    | ool Characteristic         |                           | Min <sup>(1)</sup>                                                                                                                                                                                                                                                                      | Мах  | Units | Conditions             |  |  |
| IM10         | TLO:SCL                   | Clock Low Time             | 100 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                                                                                                                         | _    | μs    |                        |  |  |
|              |                           |                            | 400 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                                                                                                                         | _    | μS    |                        |  |  |
|              |                           |                            | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                                                                                                                                                                                                                                                         | _    | μS    |                        |  |  |
| IM11         | THI:SCL                   | Clock High Time            | 100 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                                                                                                                         |      | μS    |                        |  |  |
|              |                           |                            | 400 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                                                                                                                         | _    | μS    |                        |  |  |
|              |                           |                            | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                                                                                                                                                                                                                                                         | _    | μS    |                        |  |  |
| IM20         | TF:SCL                    | SDAx and SCLx<br>Fall Time | 100 kHz mode              | —                                                                                                                                                                                                                                                                                       | 300  | ns    | CB is specified to be  |  |  |
|              |                           |                            | 400 kHz mode              | 20 + 0.1 Св                                                                                                                                                                                                                                                                             | 300  | ns    | from 10 to 400 pF      |  |  |
|              |                           |                            | 1 MHz mode <sup>(2)</sup> | —                                                                                                                                                                                                                                                                                       | 100  | ns    |                        |  |  |
| IM21         | TR:SCL                    | SDAx and SCLx<br>Rise Time | 100 kHz mode              | —                                                                                                                                                                                                                                                                                       | 1000 | ns    | CB is specified to be  |  |  |
|              |                           |                            | 400 kHz mode              | 20 + 0.1 Св                                                                                                                                                                                                                                                                             | 300  | ns    | from 10 to 400 pF      |  |  |
|              |                           |                            | 1 MHz mode <sup>(2)</sup> | —                                                                                                                                                                                                                                                                                       | 300  | ns    |                        |  |  |
| IM25         | TSU:DAT                   | Data Input<br>Setup Time   | 100 kHz mode              | 250                                                                                                                                                                                                                                                                                     |      | ns    |                        |  |  |
|              |                           |                            | 400 kHz mode              | 100                                                                                                                                                                                                                                                                                     | _    | ns    |                        |  |  |
|              |                           |                            | 1 MHz mode <sup>(2)</sup> | 100                                                                                                                                                                                                                                                                                     | _    | ns    |                        |  |  |
| IM26         | THD:DAT                   | Data Input<br>Hold Time    | 100 kHz mode              | 0                                                                                                                                                                                                                                                                                       | _    | ns    |                        |  |  |
|              |                           |                            | 400 kHz mode              | 0                                                                                                                                                                                                                                                                                       | 0.9  | μS    |                        |  |  |
|              |                           |                            | 1 MHz mode <sup>(2)</sup> | 0                                                                                                                                                                                                                                                                                       | _    | ns    |                        |  |  |
| IM40         | TAA:SCL                   | Output Valid<br>from Clock | 100 kHz mode              | —                                                                                                                                                                                                                                                                                       | 3500 | ns    |                        |  |  |
|              |                           |                            | 400 kHz mode              | —                                                                                                                                                                                                                                                                                       | 1000 | ns    |                        |  |  |
|              |                           |                            | 1 MHz mode <sup>(2)</sup> | —                                                                                                                                                                                                                                                                                       | _    | ns    |                        |  |  |
| IM45         | TBF:SDA                   | Bus Free Time              | 100 kHz mode              | 4.7                                                                                                                                                                                                                                                                                     |      | μS    | Time the bus must be   |  |  |
|              |                           |                            | 400 kHz mode              | 1.3                                                                                                                                                                                                                                                                                     |      | μS    | free before a new      |  |  |
|              |                           |                            | 1 MHz mode <sup>(2)</sup> | 0.5                                                                                                                                                                                                                                                                                     |      | μs    | transmission can start |  |  |
| IM50         | CB Bus Capacitive Loading |                            |                           | —                                                                                                                                                                                                                                                                                       | 400  | pF    |                        |  |  |

**Note 1:** BRG is the value of the I<sup>2</sup>C Baud Rate Generator. Refer to **Section 17.3 "Setting Baud Rate When Operating as a Bus Master**" for details.

2: Maximum pin capacitance = 10 pF for all I<sup>2</sup>C pins (for 1 MHz mode only).

### FIGURE 29-20: SPIX MODULE SLAVE MODE TIMING CHARACTERISTICS (CKE = 0)



### TABLE 29-38: SPIX MODULE SLAVE MODE TIMING REQUIREMENTS (CKE = 0)

| АС СН/       | ARACTERIS             | TICS                                                                            | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                    |     |       |            |  |
|--------------|-----------------------|---------------------------------------------------------------------------------|-------------------------------------------------------|--------------------|-----|-------|------------|--|
| Param<br>No. | Symbol                | Characteristic                                                                  | Min                                                   | Typ <sup>(1)</sup> | Max | Units | Conditions |  |
| SP70         | TscL                  | SCKx Input Low Time                                                             | 30                                                    | —                  |     | ns    |            |  |
| SP71         | TscH                  | SCKx Input High Time                                                            | 30                                                    | —                  |     | ns    |            |  |
| SP72         | TscF                  | SCKx Input Fall Time <sup>(2)</sup>                                             | —                                                     | 10                 | 25  | ns    |            |  |
| SP73         | TscR                  | SCKx Input Rise Time <sup>(2)</sup>                                             | —                                                     | 10                 | 25  | ns    |            |  |
| SP30         | TdoF                  | SDOx Data Output Fall Time <sup>(2)</sup>                                       | —                                                     | 10                 | 25  | ns    |            |  |
| SP31         | TdoR                  | SDOx Data Output Rise Time <sup>(2)</sup>                                       | —                                                     | 10                 | 25  | ns    |            |  |
| SP35         | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge                                       | —                                                     | —                  | 30  | ns    |            |  |
| SP40         | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input<br>to SCKx Edge                                   | 20                                                    | —                  | —   | ns    |            |  |
| SP41         | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input<br>to SCKx Edge                                    | 20                                                    | _                  |     | ns    |            |  |
| SP50         | TssL2scH,<br>TssL2scL | $\overline{SSx}$ to SCKx $\uparrow$ or SCKx Input                               | 120                                                   | _                  | _   | ns    |            |  |
| SP51         | TssH2doZ              | $\overline{\text{SSx}}$ $\uparrow$ to SDOx Output High-Impedance <sup>(3)</sup> | 10                                                    |                    | 50  | ns    |            |  |
| SP52         | TscH2ssH<br>TscL2ssH  | SSx after SCKx Edge                                                             | 1.5 Tcy + 40                                          | —                  | _   | ns    |            |  |

Note 1: Data in "Typ" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: The minimum clock period for SCKx is 100 ns; therefore, the clock generated in Master mode must not violate this specification.

3: This assumes a 50 pF load on all SPIx pins.



FIGURE 30-17: TYPICAL AND MAXIMUM IPD vs. TEMPERATURE (DEEP SLEEP MODE)









FIGURE 30-53: VIL/VIH vs. VDD (OSCO, TEMPERATURES AS NOTED)



### FIGURE 30-54: VIL/VIH vs. VDD (MCLR, TEMPERATURES AS NOTED)

