# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                        |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                           |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 32MHz                                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                   |
| Number of I/O              | 23                                                                            |
| Program Memory Size        | 32KB (11K x 24)                                                               |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | 512 x 8                                                                       |
| RAM Size                   | 2K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                     |
| Data Converters            | A/D 13x12b                                                                    |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Through Hole                                                                  |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                       |
| Supplier Device Package    | 28-SPDIP                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24fv32ka302-i-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### TABLE 1-3: PIC24FV32KA304 FAMILY PINOUT DESCRIPTIONS (CONTINUED)

|          |                                  |                                   | F             |                        |                |                                  |                                   | FV            |                        |                |     |        |                                                |
|----------|----------------------------------|-----------------------------------|---------------|------------------------|----------------|----------------------------------|-----------------------------------|---------------|------------------------|----------------|-----|--------|------------------------------------------------|
|          | Pin Number                       |                                   |               |                        |                |                                  |                                   | Pin Number    |                        |                |     |        |                                                |
| Function | 20-Pin<br>PDIP/<br>SSOP/<br>SOIC | 28-Pin<br>SPDIP/<br>SSOP/<br>SOIC | 28-Pin<br>QFN | 44-Pin<br>QFN/<br>TQFP | 48-Pin<br>UQFN | 20-Pin<br>PDIP/<br>SSOP/<br>SOIC | 28-Pin<br>SPDIP/<br>SSOP/<br>SOIC | 28-Pin<br>QFN | 44-Pin<br>QFN/<br>TQFP | 48-Pin<br>UQFN | I/O | Buffer | Description                                    |
| CTPLS    | 16                               | 24                                | 21            | 11                     | 12             | 16                               | 24                                | 21            | 11                     | 12             | 0   | _      | CTMU Pulse Output                              |
| HLVDIN   | 15                               | 23                                | 20            | 10                     | 11             | 15                               | 23                                | 20            | 10                     | 11             | I   | ST     | High/Low-Voltage Detect Input                  |
| IC1      | 14                               | 19                                | 16            | 6                      | 6              | 11                               | 19                                | 16            | 6                      | 6              | I   | ST     | Input Capture 1 Input                          |
| IC2      | 13                               | 18                                | 15            | 5                      | 5              | 13                               | 18                                | 15            | 5                      | 5              | I   | ST     | Input Capture 2 Input                          |
| IC3      | 15                               | 23                                | 20            | 13                     | 14             | 15                               | 23                                | 20            | 13                     | 14             | I   | ST     | Input Capture 3 Input                          |
| INT0     | 11                               | 16                                | 13            | 43                     | 47             | 11                               | 16                                | 13            | 43                     | 47             | I   | ST     | Interrupt 0 Input                              |
| INT1     | 17                               | 25                                | 22            | 14                     | 15             | 17                               | 25                                | 22            | 14                     | 15             | 1   | ST     | Interrupt 1 Input                              |
| INT2     | 14                               | 20                                | 17            | 7                      | 7              | 15                               | 23                                | 20            | 10                     | 11             | 1   | ST     | Interrupt 2 Input                              |
| MCLR     | 1                                | 1                                 | 26            | 18                     | 19             | 1                                | 1                                 | 26            | 18                     | 19             | 1   | ST     | Master Clear (Device Reset) Input (active-low) |
| OC1      | 14                               | 20                                | 17            | 7                      | 7              | 11                               | 16                                | 13            | 43                     | 47             | 0   | _      | Output Compare/PWM1 Output                     |
| OC2      | 4                                | 22                                | 19            | 4                      | 4              | 4                                | 22                                | 19            | 4                      | 4              | 0   | —      | Output Compare/PWM2 Output                     |
| OC3      | 5                                | 21                                | 18            | 12                     | 13             | 5                                | 21                                | 18            | 12                     | 13             | 0   | _      | Output Compare/PWM3 Output                     |
| OCFA     | 17                               | 25                                | 22            | 14                     | 15             | 17                               | 25                                | 22            | 14                     | 15             | 0   | _      | Output Compare Fault A                         |
| OFCB     | 16                               | 24                                | 21            | 32                     | 35             | 16                               | 24                                | 21            | 32                     | 35             | 0   | _      | Output Compare Fault B                         |
| OSCI     | 7                                | 9                                 | 6             | 30                     | 33             | 7                                | 9                                 | 6             | 30                     | 33             | I   | ANA    | Main Oscillator Input                          |
| OSCO     | 8                                | 10                                | 7             | 31                     | 34             | 8                                | 10                                | 7             | 31                     | 34             | 0   | ANA    | Main Oscillator Output                         |
| PGEC1    | 5                                | 5                                 | 2             | 22                     | 24             | 5                                | 5                                 | 2             | 22                     | 24             | I/O | ST     | ICSP™ Clock 1                                  |
| PCED1    | 4                                | 4                                 | 1             | 21                     | 23             | 4                                | 4                                 | 1             | 21                     | 23             | I/O | ST     | ICSP Data 1                                    |
| PGEC2    | 2                                | 22                                | 19            | 19                     | 10             | 2                                | 22                                | 19            | 19                     | 10             | I/O | ST     | ICSP Clock 2                                   |
| PGED2    | 3                                | 21                                | 18            | 8                      | 9              | 3                                | 21                                | 18            | 8                      | 9              | I/O | ST     | ICSP Data 2                                    |
| PGEC3    | 10                               | 15                                | 12            | 42                     | 46             | 10                               | 15                                | 12            | 42                     | 46             | I/O | ST     | ICSP Clock 3                                   |
| PGED3    | 9                                | 14                                | 11            | 41                     | 45             | 9                                | 14                                | 11            | 41                     | 45             | I/O | ST     | ICSP Data 3                                    |

#### REGISTER 3-2: CORCON: CPU CONTROL REGISTER

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| U-0   | U-0 | U-0 | U-0 | R/C-0, HSC          | R/W-0 | U-0 | U-0   |
|-------|-----|-----|-----|---------------------|-------|-----|-------|
| —     | —   |     | —   | IPL3 <sup>(1)</sup> | PSV   | —   | —     |
| bit 7 |     |     |     |                     |       |     | bit 0 |

| Legend:           | HSC = Hardware Settable/Clearable bit |                             |                    |  |  |  |
|-------------------|---------------------------------------|-----------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit                      | U = Unimplemented bit, read | d as '0'           |  |  |  |
| -n = Value at POR | '1' = Bit is set                      | '0' = Bit is cleared        | x = Bit is unknown |  |  |  |

| bit 15-4 | Unimplemented: Read as '0'                                                                                                    |
|----------|-------------------------------------------------------------------------------------------------------------------------------|
| bit 3    | IPL3: CPU Interrupt Priority Level Status bit <sup>(1)</sup>                                                                  |
|          | <ul> <li>1 = CPU Interrupt Priority Level is greater than 7</li> <li>0 = CPU Interrupt Priority Level is 7 or less</li> </ul> |
| bit 2    | PSV: Program Space Visibility in Data Space Enable bit                                                                        |
|          | 1 = Program space is visible in data space                                                                                    |
|          | 0 = Program space is not visible in data space                                                                                |
| bit 1-0  | Unimplemented: Read as '0'                                                                                                    |

**Note 1:** User interrupts are disabled when IPL3 = 1.

#### 3.3 Arithmetic Logic Unit (ALU)

The PIC24F ALU is 16 bits wide and is capable of addition, subtraction, bit shifts and logic operations. Unless otherwise mentioned, arithmetic operations are 2's complement in nature. Depending on the operation, the ALU may affect the values of the Carry (C), Zero (Z), Negative (N), Overflow (OV) and Digit Carry (DC) Status bits in the SR register. The C and DC Status bits operate as Borrow and Digit Borrow bits, respectively, for subtraction operations.

The ALU can perform 8-bit or 16-bit operations, depending on the mode of the instruction that is used. Data for the ALU operation can come from the W register array, or data memory, depending on the addressing mode of the instruction. Likewise, output data from the ALU can be written to the W register array or a data memory location.

The PIC24F CPU incorporates hardware support for both multiplication and division. This includes a dedicated hardware multiplier and support hardware division for 16-bit divisor.

#### 3.3.1 MULTIPLIER

The ALU contains a high-speed, 17-bit x 17-bit multiplier. It supports unsigned, signed or mixed sign operation in several multiplication modes:

- 16-bit x 16-bit signed
- 16-bit x 16-bit unsigned
- 16-bit signed x 5-bit (literal) unsigned
- 16-bit unsigned x 16-bit unsigned
- 16-bit unsigned x 5-bit (literal) unsigned
- 16-bit unsigned x 16-bit signed
- 8-bit unsigned x 8-bit unsigned

#### 6.4.3 READING THE DATA EEPROM

To read a word from data EEPROM, the table read instruction is used. Since the EEPROM array is only 16 bits wide, only the TBLRDL instruction is needed. The read operation is performed by loading TBLPAG and WREG with the address of the EEPROM location, followed by a TBLRDL instruction.

A typical read sequence, using the Table Pointer management (builtin\_tblpage and builtin\_tbloffset) and table read procedures (builtin\_tblrdl) from the C30 compiler library, is provided in Example 6-5.

Program Space Visibility (PSV) can also be used to read locations in the data EEPROM.

#### EXAMPLE 6-5: READING THE DATA EEPROM USING THE TBLRD COMMAND

```
int attribute ((space(eedata))) eeData = 0x1234;
                                          // Data read from EEPROM
int data;
/*_____
                                       _____
The variable eeData must be a Global variable declared outside of any method
the code following this comment can be written inside the method that will execute the read
_____
*/
  unsigned int offset;
   \ensuremath{//} Set up a pointer to the EEPROM location to be erased
  TBLPAG = __builtin_tblpage(&eeData);
                                           // Initialize EE Data page pointer
  offset = __builtin_tbloffset(&eeData);
data = __builtin_tblrdl(offset);
                                            // Initizlize lower word of address
                                            // Write EEPROM data to write latch
```

#### FIGURE 8-1: PIC24F INTERRUPT VECTOR TABLE Reset - GOTO Instruction 000000h Reset - GOTO Address 000002h Reserved 000004h Oscillator Fail Trap Vector Address Error Trap Vector Stack Error Trap Vector Math Error Trap Vector Reserved Reserved Reserved Interrupt Vector 0 000014h Interrupt Vector 1 \_ Interrupt Vector 52 00007Ch Interrupt Vector Table (IVT)<sup>(1)</sup> Decreasing Natural Order Priority Interrupt Vector 53 00007Eh Interrupt Vector 54 000080h \_ Interrupt Vector 116 0000FCh Interrupt Vector 117 0000FEh Reserved 000100h Reserved 000102h Reserved Oscillator Fail Trap Vector Address Error Trap Vector Stack Error Trap Vector Math Error Trap Vector Reserved Reserved Reserved Interrupt Vector 0 000114h Interrupt Vector 1 Alternate Interrupt Vector Table (AIVT)<sup>(1)</sup> 00017Ch Interrupt Vector 52 00017Eh Interrupt Vector 53 Interrupt Vector 54 000180h \_\_\_\_\_ Interrupt Vector 116 Interrupt Vector 117 0001FEh Start of Code 000200h

Note 1: See Table 8-2 for the interrupt vector list.

#### 8.3 Interrupt Control and Status Registers

The PIC24FV32KA304 family of devices implements a total of 23 registers for the interrupt controller:

- INTCON1
- INTCON2
- · IFS0, IFS1, IFS3 and IFS4
- · IEC0, IEC1, IEC3 and IEC4
- IPC0 through IPC5, IPC7 and IPC15 through IPC19
- INTTREG

Global Interrupt Enable (GIE) control functions are controlled from INTCON1 and INTCON2. INTCON1 contains the Interrupt Nesting Disable (NSTDIS) bit, as well as the control and status flags for the processor trap sources. The INTCON2 register controls the external interrupt request signal behavior and the use of the AIVT.

The IFSx registers maintain all of the interrupt request flags. Each source of interrupt has a status bit, which is set by the respective peripherals, or external signal, and is cleared via software.

The IECx registers maintain all of the interrupt enable bits. These control bits are used to individually enable interrupts from the peripherals or external signals.

The IPCx registers are used to set the Interrupt Priority Level (IPL) for each source of interrupt. Each user interrupt source can be assigned to one of eight priority levels. The INTTREG register contains the associated interrupt vector number and the new CPU Interrupt Priority Level, which are latched into the Vector Number (VECNUM<6:0>) and the Interrupt Level (ILR<3:0>) bit fields in the INTTREG register. The new Interrupt Priority Level is the priority of the pending interrupt.

The interrupt sources are assigned to the IFSx, IECx and IPCx registers in the same sequence listed in Table 8-2. For example, the INT0 (External Interrupt 0) is depicted as having a vector number and a natural order priority of 0. The INT0IF status bit is found in IFS0<0>, the INT0IE enable bit in IEC0<0> and the INT0IP<2:0> priority bits are in the first position of IPC0 (IPC0<2:0>).

Although they are not specifically part of the interrupt control hardware, two of the CPU Control registers contain bits that control interrupt functionality. The ALU STATUS Register (SR) contains the IPL<2:0> bits (SR<7:5>). These indicate the current CPU Interrupt Priority Level. The user may change the current CPU Interrupt Priority Level by writing to the IPLx bits.

The CORCON register contains the IPL3 bit, which together with IPL<2:0>, also indicates the current CPU Interrupt Priority Level. IPL3 is a read-only bit so that the trap events cannot be masked by the user's software.

All Interrupt registers are described in Register 8-1 through Register 8-33, in the following sections.

#### 10.2.4.2 Exiting Deep Sleep Mode

Deep Sleep mode exits on any one of the following events:

- A POR event on VDD supply. If there is no DSBOR circuit to re-arm the VDD supply POR circuit, the external VDD supply must be lowered to the natural arming voltage of the POR circuit.
- A DSWDT time-out. When the DSWDT timer times out, the device exits Deep Sleep.
- An RTCC alarm (if RTCEN = 1).
- An assertion ('0') of the MCLR pin.
- An assertion of the INT0 pin (if the interrupt was enabled before Deep Sleep mode was entered). The polarity configuration is used to determine the assertion level ('0' or '1') of the pin that will cause an exit from Deep Sleep mode. Exiting from Deep Sleep mode requires a change on the INT0 pin while in Deep Sleep mode.

Note: Any interrupt pending when entering Deep Sleep mode is cleared.

Exiting Deep Sleep mode generally does not retain the state of the device and is equivalent to a Power-on Reset (POR) of the device. Exceptions to this include the RTCC (if present), which remains operational through the wake-up, the DSGPRx registers and DSWDT.

Wake-up events that occur after Deep Sleep exits, but before the POR sequence completes, are ignored and are not be captured in the DSWAKE register.

The sequence for exiting Deep Sleep mode is:

- 1. After a wake-up event, the device exits Deep Sleep and performs a POR. The DSEN bit is cleared automatically. Code execution resumes at the Reset vector.
- To determine if the device exited Deep Sleep, read the Deep Sleep bit, DPSLP (RCON<10>). This bit will be set if there was an exit from Deep Sleep mode; if the bit is set, clear it.
- 3. Determine the wake-up source by reading the DSWAKE register.
- Determine if a DSBOR event occurred during Deep Sleep mode by reading the DSBOR bit (DSCON<1>).
- 5. If application context data has been saved, read it back from the DSGPR0 and DSGPR1 registers.
- 6. Clear the RELEASE bit (DSCON<0>).

## 10.2.4.3 Saving Context Data with the DSGPR0/DSGPR1 Registers

As exiting Deep Sleep mode causes a POR, most Special Function Registers reset to their default POR values. In addition, because VCORE power is not supplied in Deep Sleep mode, information in data RAM may be lost when exiting this mode. Applications which require critical data to be saved prior to Deep Sleep may use the Deep Sleep General Purpose registers, DSGPR0 and DSGPR1 or data EEPROM (if available). Unlike other SFRs, the contents of these registers are preserved while the device is in Deep Sleep mode. After exiting Deep Sleep, software can restore the data by reading the registers and clearing the RELEASE bit (DSCON<0>).

#### 10.2.4.4 I/O Pins During Deep Sleep

During Deep Sleep, the general purpose I/O pins retain their previous states and the Secondary Oscillator (SOSC) will remain running, if enabled. Pins that are configured as inputs (TRISx bit is set), prior to entry into Deep Sleep, remain high-impedance during Deep Sleep. Pins that are configured as outputs (TRISx bit is clear), prior to entry into Deep Sleep, remain as output pins during Deep Sleep. While in this mode, they continue to drive the output level determined by their corresponding LATx bit at the time of entry into Deep Sleep.

Once the device wakes back up, all I/O pins continue to maintain their previous states, even after the device has finished the POR sequence and is executing application code again. Pins configured as inputs during Deep Sleep remain high-impedance and pins configured as outputs continue to drive their previous value. After waking up, the TRIS and LAT registers, and the SOSCEN bit (OSCCON<1>) are reset. If firmware modifies any of these bits or registers, the I/O will not immediately go to the newly configured states. Once the firmware clears the RELEASE bit (DSCON<0>), the I/O pins are "released". This causes the I/O pins to take the states configured by their respective TRISx and LATx bit values.

This means that keeping the SOSC running after waking up requires the SOSCEN bit to be set before clearing RELEASE.

If the Deep Sleep BOR (DSBOR) is enabled, and a DSBOR or a true POR event occurs during Deep Sleep, the I/O pins will be immediately released, similar to clearing the RELEASE bit. All previous state information will be lost, including the general purpose DSGPR0 and DSGPR1 contents.

If a MCLR Reset event occurs during Deep Sleep, the DSGPRx, DSCON and DSWAKE registers will remain valid, and the RELEASE bit will remain set. The state of the SOSC will also be retained. The I/O pins, however, will be reset to their MCLR Reset state. Since RELEASE is still set, changes to the SOSCEN bit (OSCCON<1>) cannot take effect until the RELEASE bit is cleared.

In all other Deep Sleep wake-up cases, application firmware must clear the RELEASE bit in order to reconfigure the I/O pins.







## 18.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

| Note: | This data sheet summarizes the features of  |
|-------|---------------------------------------------|
|       | this group of PIC24F devices. It is not     |
|       | intended to be a comprehensive reference    |
|       | source. For more information on the Univer- |
|       | sal Asynchronous Receiver Transmitter,      |
|       | refer to the "PIC24F Family Reference       |
|       | Manual", Section 21. "UART" (DS39708).      |

The Universal Asynchronous Receiver Transmitter (UART) module is one of the serial I/O modules available in this PIC24F device family. The UART is a full-duplex, asynchronous system that can communicate with peripheral devices, such as personal computers, LIN/J2602, RS-232 and RS-485 interfaces. This module also supports a hardware flow control option with the UxCTS and UxRTS pins, and also includes an IrDA<sup>®</sup> encoder and decoder.

The primary features of the UART module are:

- Full-Duplex, 8-Bit or 9-Bit Data Transmission through the UxTX and UxRX Pins
- Even, Odd or No Parity Options (for 8-bit data)
- · One or Two Stop bits
- Hardware Flow Control Option with UxCTS and UxRTS pins
- Fully Integrated Baud Rate Generator (IBRG) with 16-Bit Prescaler

- Baud Rates Ranging from 1 Mbps to 15 bps at 16 MIPS
- 4-Deep, First-In-First-Out (FIFO) Transmit Data Buffer
- 4-Deep FIFO Receive Data Buffer
- Parity, Framing and Buffer Overrun Error Detection
- Support for 9-Bit mode with Address Detect (9<sup>th</sup> bit = 1)
- · Transmit and Receive Interrupts
- Loopback mode for Diagnostic Support
- Support for Sync and Break Characters
- · Supports Automatic Baud Rate Detection
- IrDA<sup>®</sup> Encoder and Decoder Logic
- 16x Baud Clock Output for IrDA Support

A simplified block diagram of the UARTx is shown in Figure 18-1. The UARTx module consists of these important hardware elements:

- Baud Rate Generator
- Asynchronous Transmitter
- Asynchronous Receiver
- Note: Throughout this section, references to register and bit names that may be associated with a specific USART module are referred to generically by the use of 'x' in place of the specific module number. Thus, "UxSTA" might refer to the USART Status register for either USART1 or USART2.

#### FIGURE 18-1: UARTX SIMPLIFIED BLOCK DIAGRAM



NOTES:

## 22.1 A/D Control Registers

The 12-bit A/D Converter module uses up to 43 registers for its operation. All registers are mapped in the data memory space.

#### 22.1.1 CONTROL REGISTERS

Depending on the specific device, the module has up to eleven control and status registers:

- AD1CON1: A/D Control Register 1
- AD1CON2: A/D Control Register 2
- AD1CON3: A/D Control Register 3
- AD1CON5: A/D Control Register 5
- AD1CHS: A/D Sample Select Register
- AD1CHITH and AD1CHITL: A/D Scan Compare Hit Registers
- AD1CSSL and AD1CSSH: A/D Input Scan Select Registers
- AD1CTMUENH and AD1CTMUENL: CTMU Enable Registers

The AD1CON1, AD1CON2 and AD1CON3 registers (Register 22-1, Register 22-2 and Register 22-3) control the overall operation of the A/D module. This includes enabling the module, configuring the conversion clock and voltage reference sources, selecting the sampling and conversion triggers, and manually controlling the sample/convert sequences. The AD1CON5 register (Register 22-4) specifically controls features of the Threshold Detect operation, including its function in power-saving modes.

The AD1CHS register (Register 22-5) selects the input channels to be connected to the S/H amplifier. It also allows the choice of input multiplexers and the selection of a reference source for differential sampling.

The AD1CHITH and AD1CHITL registers (Register 22-6 and Register 22-7) are semaphore registers used with Threshold Detect operations. The status of individual bits, or bit pairs in some cases,

indicate if a match condition has occurred. AD1CHITL is always implemented, whereas AD1CHITH may not be implemented in devices with 16 or fewer channels.

The AD1CSSH/L registers (Register 22-8 and Register 22-9) select the channels to be included for sequential scanning.

The AD1CTMUENH/L registers (Register 22-10 and Register 22-11) select the channel(s) to be used by the CTMU during conversions. Selecting a particular channel allows the A/D Converter to control the CTMU (particularly, its current source) and read its data through that channel. AD1CTMUENL is always implemented, whereas AD1CTMUENH may not be implemented in devices with 16 or fewer channels.

#### 22.1.2 A/D RESULT BUFFERS

The module incorporates a multi-word, dual port RAM, called ADC1BUF. The buffer is composed of at least the same number of word locations as there are external analog channels for a particular device, with a maximum number of 32. The number of buffer addresses is always even. Each of the locations is mapped into the data memory space and is separately addressable. The buffer locations are referred to as ADC1BUF0 through ADC1BUFn (up to 31).

The A/D result buffers are both readable and writable. When the module is active (AD1CON<15> = 1), the buffers are read-only, and store the results of A/D conversions. When the module is inactive (AD1CON<15> = 0), the buffers are both readable and writable. In this state, writing to a buffer location programs a conversion threshold for Threshold Detect operations.

Buffer contents are not cleared when the module is deactivated with the ADON bit (AD1CON1<15>). Conversion results and any programmed threshold values are maintained when ADON is set or cleared.

| R/W-0         | U-0            | R/W-0                                        | R/W-0            | R/W-0            | R/W-0            | R/W-0           | R/W-0  |  |  |
|---------------|----------------|----------------------------------------------|------------------|------------------|------------------|-----------------|--------|--|--|
| CTMUEN        | _              | CTMUSIDL                                     | TGEN             | EDGEN            | EDGSEQEN         | IDISSEN         | CTTRIG |  |  |
| bit 15        |                |                                              |                  |                  |                  |                 | bit 8  |  |  |
|               |                |                                              |                  |                  |                  |                 |        |  |  |
| U-0           | U-0            | U-0                                          | U-0              | U-0              | U-0              | U-0             | U-0    |  |  |
| _             | —              | —                                            | —                | —                |                  |                 |        |  |  |
| bit 7         |                |                                              |                  |                  |                  |                 | bit 0  |  |  |
|               |                |                                              |                  |                  |                  |                 |        |  |  |
| Legend:       |                |                                              |                  |                  |                  |                 |        |  |  |
| R = Readabl   | e bit          | W = Writable b                               | bit              | U = Unimpler     | mented bit, read | as '0'          |        |  |  |
| -n = Value at | POR            | '1' = Bit is set                             |                  | '0' = Bit is cle | ared             | x = Bit is unkn | iown   |  |  |
|               |                |                                              |                  |                  |                  |                 |        |  |  |
| bit 15        | CTMUEN: C      | TMU Enable bit                               |                  |                  |                  |                 |        |  |  |
|               | 1 = Module is  | s enabled<br>s disabled                      |                  |                  |                  |                 |        |  |  |
| bit 14        | Unimplemen     | ted: Read as '0                              | ,                |                  |                  |                 |        |  |  |
| bit 13        |                | CTMU Stop in Ic                              | lle Mode bit     |                  |                  |                 |        |  |  |
|               | 1 = Discontir  | nues module ope                              | eration when     | device enters l  | dle mode         |                 |        |  |  |
|               | 0 = Continue   | s module opera                               | tion in Idle mo  | ode              |                  |                 |        |  |  |
| bit 12        | TGEN: Time     | Generation Ena                               | ble bit          |                  |                  |                 |        |  |  |
|               | 1 = Enables    | edge delay gen                               | eration          |                  |                  |                 |        |  |  |
| 1.11.44       | 0 = Disables   | edge delay gen                               | eration          |                  |                  |                 |        |  |  |
| DIT 11        | EDGEN: Edg     | e Enable bit                                 |                  |                  |                  |                 |        |  |  |
|               | 0 = Edges an   | re blocked                                   |                  |                  |                  |                 |        |  |  |
| bit 10        | EDGSEQEN:      | Edge Sequenc                                 | e Enable bit     |                  |                  |                 |        |  |  |
|               | 1 = Edge 1 e   | event must occu                              | r before Edge    | 2 event can o    | ccur             |                 |        |  |  |
|               | 0 = No edge    | sequence is ne                               | eded             |                  |                  |                 |        |  |  |
| bit 9         | IDISSEN: An    | alog Current So                              | urce Control b   | oit              |                  |                 |        |  |  |
|               | 1 = Analog c   | 1 = Analog current source output is grounded |                  |                  |                  |                 |        |  |  |
| hit Q         |                |                                              | utput is not gro | ounded           |                  |                 |        |  |  |
| DILO          |                | wut nigger Com                               |                  |                  |                  |                 |        |  |  |
|               | 0 = Trigger of | output is disabled                           | d l              |                  |                  |                 |        |  |  |
| bit 7-0       | Unimplemen     | ted: Read as '0                              | ,                |                  |                  |                 |        |  |  |
|               | -              |                                              |                  |                  |                  |                 |        |  |  |

#### REGISTER 25-1: CTMUCON1: CTMU CONTROL REGISTER 1

| REGISTER      | 26-8: FDS:                        | DEEP SLEE                        | P CONFIGUR                      | RATION REG       | ISTER            |                 |          |
|---------------|-----------------------------------|----------------------------------|---------------------------------|------------------|------------------|-----------------|----------|
| R/P-1         | R/P-1                             | U-0                              | R/P-1                           | R/P-1            | R/P-1            | R/P-1           | R/P-1    |
| DSWDTEN       | DSBOREN                           | —                                | DSWDTOSC                        | DSWDTPS3         | DSWDTPS2         | DSWDTPS1        | DSWDTPS0 |
| bit 7         |                                   |                                  |                                 |                  |                  |                 | bit 0    |
|               |                                   |                                  |                                 |                  |                  |                 |          |
| Legend:       |                                   |                                  |                                 |                  |                  |                 |          |
| R = Readabl   | e bit                             | P = Programn                     | nable bit                       | U = Unimpler     | nented bit, read | l as '0'        |          |
| -n = Value at | POR                               | '1' = Bit is set                 |                                 | '0' = Bit is cle | ared             | x = Bit is unkr | nown     |
|               |                                   |                                  |                                 |                  |                  |                 |          |
| bit 7         | DSWDTEN: De                       | eep Sleep Wat                    | chdog Timer Er                  | nable bit        |                  |                 |          |
|               | 1 = DSWDT is                      | enabled                          |                                 |                  |                  |                 |          |
|               | 0 = DSWDT is                      | disabled                         |                                 |                  |                  |                 |          |
| bit 6         | DSBOREN: De                       | ep Sleep/Low-                    | Power BOR En                    | able bit         |                  |                 |          |
|               | (does not affect                  | operation in n                   | on Deep Sleep                   | modes)           |                  |                 |          |
|               | 1 = Deep Sleep                    | b BOR is enabl                   | led in Deep Sle                 | ep               |                  |                 |          |
|               | 0 = Deep Sleep                    |                                  | ied in Deep Sie                 | eep              |                  |                 |          |
| DIT 5         | Unimplemente                      | ed: Read as 10                   |                                 |                  |                  |                 |          |
| bit 4         | DSWDTOSC:                         | DSWDT Refere                     | ence Clock Sel                  | ect bit          |                  |                 |          |
|               | 1 = DSWDT us                      | es LPRC as th                    | le reference clo                | ock              |                  |                 |          |
| hit 2 0       |                                   |                                  |                                 | UCK<br>Dootooolo | Coloct bito      |                 |          |
| DIL 3-0       |                                   | v>: Deep Sleep                   | this creates an                 |                  | Select Dits      | f 1 mo          |          |
|               | 1111 - 1.2 117                    |                                  |                                 | approximate L    |                  | 1 1 1115.       |          |
|               | 1111 = 1.2, 147<br>1110 = 1.536.8 | ,483,648 (25.7<br>70 912 (6 4 da | r days) nominal<br>avs) nominal | 1                |                  |                 |          |
|               | 1101 = 1:134,2                    | 217,728 (38.5 h                  | nours) nominal                  |                  |                  |                 |          |
|               | 1100 = 1:33,55                    | 54,432 (9.6 hou                  | urs) nominal                    |                  |                  |                 |          |
|               | 1011 <b>= 1:8,388</b>             | 3,608 (2.4 hour                  | s) nominal                      |                  |                  |                 |          |
|               | 1010 = 1:2,097                    | 7,152 (36 minu                   | tes) nominal                    |                  |                  |                 |          |
|               | 1001 = 1:524,2                    | 288 (9 minutes)                  | ) nominal                       |                  |                  |                 |          |
|               | 1000 = 1.131,0<br>0111 = 1.3276   | 372 (135  seconds)               | a) nominal                      |                  |                  |                 |          |
|               | 0110 = 1:8.192                    | 2 (8.5 seconds)                  | ) nominal                       |                  |                  |                 |          |
|               | 0101 = 1:2,048                    | 3 (2.1 seconds)                  | ) nominal                       |                  |                  |                 |          |
|               | 0100 <b>= 1:512 (</b>             | 528 ms) nomir                    | nal                             |                  |                  |                 |          |
|               | 0011 <b>= 1:128 (</b>             | 132 ms) nomir                    | nal                             |                  |                  |                 |          |
|               | 0010 = 1:32(3)                    | 3 ms) nominal                    |                                 |                  |                  |                 |          |
|               | 0001 = 1.8 (8.3)                  | nominal                          |                                 |                  |                  |                 |          |
|               | 0000 - 1.2 (2.                    | i ins) nominal                   |                                 |                  |                  |                 |          |

#### REGISTER 26-10: DEVREV: DEVICE REVISION REGISTER

| U-0                               | U-0 | U-0              | U-0 | U-0                                | U-0  | U-0             | U-0    |  |
|-----------------------------------|-----|------------------|-----|------------------------------------|------|-----------------|--------|--|
| _                                 |     | —                |     | —                                  |      | —               | —      |  |
| bit 23                            |     |                  |     |                                    |      |                 | bit 16 |  |
|                                   |     |                  |     |                                    |      |                 |        |  |
| U-0                               | U-0 | U-0              | U-0 | U-0                                | U-0  | U-0             | U-0    |  |
|                                   |     | —                |     | —                                  |      | —               | —      |  |
| bit 15                            |     |                  |     |                                    |      |                 | bit 8  |  |
|                                   |     |                  |     |                                    |      |                 |        |  |
| U-0                               | U-0 | U-0              | U-0 | R                                  | R    | R               | R      |  |
| _                                 |     | —                |     | REV3                               | REV2 | REV1            | REV0   |  |
| bit 7                             |     |                  |     |                                    |      |                 | bit 0  |  |
|                                   |     |                  |     |                                    |      |                 |        |  |
| Legend:                           |     |                  |     |                                    |      |                 |        |  |
| R = Readable bit W = Writable bit |     |                  |     | U = Unimplemented bit, read as '0' |      |                 |        |  |
| -n = Value at F                   | POR | '1' = Bit is set |     | '0' = Bit is clea                  | ared | x = Bit is unkr | nown   |  |

bit 23-4 Unimplemented: Read as '0'

bit 3-0 **REV<3:0>:** Minor Revision Identifier bits

#### TABLE 28-2: INSTRUCTION SET OVERVIEW (CONTINUED)

| Assembly<br>Mnemonic |        | Assembly Syntax | Description                                                         | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|----------------------|--------|-----------------|---------------------------------------------------------------------|---------------|----------------|--------------------------|
| PWRSAV               | PWRSAV | #lit1           | Go into Sleep or Idle mode                                          | 1             | 1              | WDTO, Sleep              |
| RCALL                | RCALL  | Expr            | Relative Call                                                       | 1             | 2              | None                     |
|                      | RCALL  | Wn              | Computed Call                                                       | 1             | 2              | None                     |
| REPEAT               | REPEAT | #lit14          | Repeat Next Instruction lit14 + 1 times                             | 1             | 1              | None                     |
|                      | REPEAT | Wn              | Repeat Next Instruction (Wn) + 1 times                              | 1             | 1              | None                     |
| RESET                | RESET  |                 | Software Device Reset                                               | 1             | 1              | None                     |
| RETFIE               | RETFIE |                 | Return from Interrupt                                               | 1             | 3 (2)          | None                     |
| RETLW                | RETLW  | #lit10,Wn       | Return with Literal in Wn                                           | 1             | 3 (2)          | None                     |
| RETURN               | RETURN |                 | Return from Subroutine                                              | 1             | 3 (2)          | None                     |
| RLC                  | RLC    | f               | f = Rotate Left through Carry f                                     | 1             | 1              | C, N, Z                  |
|                      | RLC    | f,WREG          | WREG = Rotate Left through Carry f                                  | 1             | 1              | C, N, Z                  |
|                      | RLC    | Ws,Wd           | Wd = Rotate Left through Carry Ws                                   | 1             | 1              | C, N, Z                  |
| RLNC                 | RLNC   | f               | f = Rotate Left (No Carry) f                                        | 1             | 1              | N, Z                     |
|                      | RLNC   | f,WREG          | WREG = Rotate Left (No Carry) f                                     | 1             | 1              | N, Z                     |
|                      | RLNC   | Ws,Wd           | Wd = Rotate Left (No Carry) Ws                                      | 1             | 1              | N, Z                     |
| RRC                  | RRC    | f               | f = Rotate Right through Carry f                                    | 1             | 1              | C, N, Z                  |
|                      | RRC    | f,WREG          | WREG = Rotate Right through Carry f                                 | 1             | 1              | C, N, Z                  |
|                      | RRC    | Ws,Wd           | Wd = Rotate Right through Carry Ws                                  | 1             | 1              | C, N, Z                  |
| RRNC                 | RRNC   | f               | f = Rotate Right (No Carry) f                                       | 1             | 1              | N, Z                     |
|                      | RRNC   | f,WREG          | WREG = Rotate Right (No Carry) f                                    | 1             | 1              | N, Z                     |
|                      | RRNC   | Ws,Wd           | Wd = Rotate Right (No Carry) Ws                                     | 1             | 1              | N, Z                     |
| SE                   | SE     | Ws,Wnd          | Wnd = Sign-Extended Ws                                              | 1             | 1              | C, N, Z                  |
| SETM                 | SETM   | f               | f = FFFFh                                                           | 1             | 1              | None                     |
|                      | SETM   | WREG            | WREG = FFFFh                                                        | 1             | 1              | None                     |
|                      | SETM   | Ws              | Ws = FFFFh                                                          | 1             | 1              | None                     |
| SL                   | SL     | f               | f = Left Shift f                                                    | 1             | 1              | C, N, OV, Z              |
|                      | SL     | f,WREG          | WREG = Left Shift f                                                 | 1             | 1              | C, N, OV, Z              |
|                      | SL     | Ws,Wd           | Wd = Left Shift Ws                                                  | 1             | 1              | C, N, OV, Z              |
|                      | SL     | Wb,Wns,Wnd      | Wnd = Left Shift Wb by Wns                                          | 1             | 1              | N, Z                     |
|                      | SL     | Wb,#lit5,Wnd    | Wnd = Left Shift Wb by lit5                                         | 1             | 1              | N, Z                     |
| SUB                  | SUB    | f               | f = f – WREG                                                        | 1             | 1              | C, DC, N, OV, Z          |
|                      | SUB    | f,WREG          | WREG = f – WREG                                                     | 1             | 1              | C, DC, N, OV, Z          |
|                      | SUB    | #lit10,Wn       | Wn = Wn - lit10                                                     | 1             | 1              | C, DC, N, OV, Z          |
|                      | SUB    | Wb,Ws,Wd        | Wd = Wb – Ws                                                        | 1             | 1              | C, DC, N, OV, Z          |
|                      | SUB    | Wb,#lit5,Wd     | Wd = Wb - lit5                                                      | 1             | 1              | C, DC, N, OV, Z          |
| SUBB                 | SUBB   | f               | $f = f - WREG - (\overline{C})$                                     | 1             | 1              | C, DC, N, OV, Z          |
|                      | SUBB   | f,WREG          | WREG = $f - WREG - (\overline{C})$                                  | 1             | 1              | C, DC, N, OV, Z          |
|                      | SUBB   | #lit10,Wn       | $Wn = Wn - lit10 - (\overline{C})$                                  | 1             | 1              | C. DC. N. OV. Z          |
|                      | SUBB   | Wb.Ws.Wd        | $Wd = Wb - Ws - (\overline{C})$                                     | 1             | 1              | C DC N OV Z              |
|                      | SUBB   | Wb #lit5 Wd     | $Wd = Wb - lit5 - (\overline{C})$                                   | 1             | 1              | C DC N OV Z              |
| CUIDD                | GUDD   | f               | f = WPEG - f                                                        | 1             | 1              | C, DC, N, OV, Z          |
| SUBK                 | CUDD   | f WDFC          | WREG = WREG - f                                                     | 1             | 1              | C, DC, N, OV, Z          |
|                      | CUDD   | When we we      | Wd = Ws - Wb                                                        | 1             | 1              | C, DC, N, OV, Z          |
|                      | SUBR   | Wb #lit5 Wd     | Wd = VtS = Wb                                                       | 1             | 1              | C DC N OV Z              |
| QUIDDE               | GIIDDD | f               | $f = W/REG - f - (\overline{C})$                                    | 1             | 1              |                          |
| SUBBR                | SUBBR  | 1               | $W_{\text{REG}} = W_{\text{REG}} = f_{\text{REG}} + f_{\text{REG}}$ | 1             | 1              | C, DC, N, OV, Z          |
|                      | SUBBR  | I, WREG         |                                                                     | 1             |                | 0, DC, N, UV, Z          |
|                      | SUBBR  | Wb,Ws,Wd        | vva = VVs - VVb - (C)                                               | 1             | 1              | C, DC, N, OV, Z          |
|                      | SUBBR  | Wb,#lit5,Wd     | Wd = lit5 - Wb - (C)                                                | 1             | 1              | C, DC, N, OV, Z          |
| SWAP                 | SWAP.b | Wn              | Wn = Nibble Swap Wn                                                 | 1             | 1              | None                     |
|                      | SWAP   | Wn              | Wn = Byte Swap Wn                                                   | 1             | 1              | None                     |
| TBLRDH               | TBLRDH | Ws,Wd           | Read Prog<23:16> to Wd<7:0>                                         | 1             | 2              | None                     |

| DC CHARACTE   | RISTICS        | Standard<br>Operating | Standard Operating Conditions:1.8V to 3.6V PIC24F32KA3XX2.0V to 5.5V PIC24FV32KA3XXOperating temperature: $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |       |      |                              |  |  |  |
|---------------|----------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------------------------------|--|--|--|
| Parameter No. | Device         | Typical               | Мах                                                                                                                                                                                                                  | Units |      | Conditions                   |  |  |  |
| IDD Current   |                |                       |                                                                                                                                                                                                                      |       |      |                              |  |  |  |
| D20           | PIC24FV32KA3XX | 269                   | 450                                                                                                                                                                                                                  | μA    | 2.0V |                              |  |  |  |
|               |                | 465                   | 830                                                                                                                                                                                                                  | μA    | 5.0V | 0.5 MIPS,                    |  |  |  |
|               | PIC24F32KA3XX  | 200                   | 330                                                                                                                                                                                                                  | μA    | 1.8V | Fosc = 1 MHz <sup>(1)</sup>  |  |  |  |
|               |                | 410                   | 750                                                                                                                                                                                                                  | μA    | 3.3V |                              |  |  |  |
| DC22          | PIC24FV32KA3XX | 490                   | —                                                                                                                                                                                                                    | μA    | 2.0V |                              |  |  |  |
|               |                | 880                   | —                                                                                                                                                                                                                    | μA    | 5.0V | 1 MIPS,                      |  |  |  |
|               | PIC24F32KA3XX  | 407                   | —                                                                                                                                                                                                                    | μA    | 1.8V | Fosc = 2 MHz <sup>(1)</sup>  |  |  |  |
|               |                | 800                   | —                                                                                                                                                                                                                    | μA    | 3.3V |                              |  |  |  |
| DC24          | PIC24FV32KA3XX | 13.0                  | 20.0                                                                                                                                                                                                                 | mA    | 5.0V | 16 MIPS,                     |  |  |  |
|               | PIC24F32KA3XX  | 12.0                  | 18.0                                                                                                                                                                                                                 | mA    | 3.3V | Fosc = 32 MHz <sup>(1)</sup> |  |  |  |
| DC26          | PIC24FV32KA3XX | 2.0                   | —                                                                                                                                                                                                                    | mA    | 2.0V |                              |  |  |  |
|               |                | 3.5                   | —                                                                                                                                                                                                                    | mA    | 5.0V | FRC (4 MIPS),                |  |  |  |
|               | PIC24F32KA3XX  | 1.80                  | —                                                                                                                                                                                                                    | mA    | 1.8V | Fosc = 8 MHz                 |  |  |  |
|               |                | 3.40                  | —                                                                                                                                                                                                                    | mA    | 3.3V |                              |  |  |  |
| DC30          | PIC24FV32KA3XX | 48.0                  | 250                                                                                                                                                                                                                  | μA    | 2.0V |                              |  |  |  |
|               |                | 75.0                  | 450                                                                                                                                                                                                                  | μA    | 5.0V | LPRC (15.5 KIPS),            |  |  |  |
|               | PIC24F32KA3XX  | 8.1                   | 28                                                                                                                                                                                                                   | μA    | 1.8V | Fosc = 31 kHz                |  |  |  |
|               |                | 13.50                 | 150                                                                                                                                                                                                                  | μA    | 3.3V |                              |  |  |  |

## TABLE 29-6: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

Legend: Unshaded rows represent PIC24F32KA3XX devices and shaded rows represent PIC24FV32KA3XX devices.

**Note 1:** Oscillator is in External Clock mode (FOSCSEL<2:0> = 010, FOSC<1:0> = 00).

# FIGURE 29-12: I<sup>2</sup>C<sup>TM</sup> BUS START/STOP BITS TIMING CHARACTERISTICS (MASTER MODE)

## TABLE 29-31: I<sup>2</sup>C<sup>™</sup> BUS START/STOP BIT TIMING REQUIREMENTS (MASTER MODE)

| AC CHARACTERISTICS |         |                               |                           | $\label{eq:standard operating Conditions: 2.0V to 3.6V} \end{tabular} \begin{tabular}{lllllllllllllllllllllllllllllllllll$ |     |       |                                                             |  |
|--------------------|---------|-------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-------|-------------------------------------------------------------|--|
| Param<br>No.       | Symbol  | Charac                        | teristic                  | Min <sup>(1)</sup>                                                                                                         | Мах | Units | Conditions                                                  |  |
| IM30               | Tsu:sta | Start Condition<br>Setup Time | 100 kHz mode              | Tcy/2 (BRG + 1)                                                                                                            |     | μS    | Only relevant for<br>Repeated Start<br>condition            |  |
|                    |         |                               | 400 kHz mode              | Tcy/2 (BRG + 1)                                                                                                            | _   | μS    |                                                             |  |
|                    |         |                               | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                                                                                            | _   | μS    |                                                             |  |
| IM31               | Thd:sta | Start Condition<br>Hold Time  | 100 kHz mode              | Tcy/2 (BRG + 1)                                                                                                            | —   | μS    | After this period, the<br>first clock pulse is<br>generated |  |
|                    |         |                               | 400 kHz mode              | Tcy/2 (BRG + 1)                                                                                                            | _   | μS    |                                                             |  |
|                    |         |                               | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                                                                                            | _   | μS    |                                                             |  |
| IM33               | Tsu:sto | Stop Condition<br>Setup Time  | 100 kHz mode              | Tcy/2 (BRG + 1)                                                                                                            | —   | μS    |                                                             |  |
|                    |         |                               | 400 kHz mode              | Tcy/2 (BRG + 1)                                                                                                            | _   | μS    | ]                                                           |  |
|                    |         |                               | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                                                                                            | —   | μS    |                                                             |  |
| IM34               | THD:STO | Stop Condition                | 100 kHz mode              | Tcy/2 (BRG + 1)                                                                                                            | —   | ns    |                                                             |  |
|                    |         | Hold Time                     | 400 kHz mode              | Tcy/2 (BRG + 1)                                                                                                            | _   | ns    | ]                                                           |  |
|                    |         |                               | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                                                                                            | _   | ns    |                                                             |  |

Note 1: BRG is the value of the l<sup>2</sup>C<sup>™</sup> Baud Rate Generator. Refer to Section 17.3 "Setting Baud Rate When Operating as a Bus Master" for details.

2: Maximum pin capacitance = 10 pF for all I<sup>2</sup>C pins (for 1 MHz mode only).

## 30.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

Data for VDD levels greater than 3.3V are applicable to PIC24FV32KA304 family devices only.

#### 30.1 Characteristcs for Industrial Temperature Devices (-40°C to +85°C)



Frequency (MHz)

18

22

26

30

FIGURE 30-2: TYPICAL AND MAXIMUM IDD vs. Fosc (EC MODE, 1.95 kHz TO 1 MHz, +25°C)



2

6

10

14



FIGURE 30-8: TYPICAL AND MAXIMUM lidle vs. Vdd (FRC MODE)



#### 20-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

|                          | MILLIMETERS |      |          |      |  |  |
|--------------------------|-------------|------|----------|------|--|--|
| Dimension                | MIN         | NOM  | MAX      |      |  |  |
| Contact Pitch            | E           |      | 1.27 BSC |      |  |  |
| Contact Pad Spacing      | С           |      | 9.40     |      |  |  |
| Contact Pad Width (X20)  | X           |      |          | 0.60 |  |  |
| Contact Pad Length (X20) | Y           |      |          | 1.95 |  |  |
| Distance Between Pads    | Gx          | 0.67 |          |      |  |  |
| Distance Between Pads    | G           | 7.45 |          |      |  |  |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2094A

NOTES: