# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | -                                                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 11                                                                       |
| Program Memory Size        | 3.5KB (2K x 14)                                                          |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 128 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                |
| Data Converters            | A/D 8x10b; D/A 1x9b                                                      |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 16-VQFN Exposed Pad                                                      |
| Supplier Device Package    | 16-QFN (4x4)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f753-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Table of Contents**

| 1.0   | Device Overview                                   | 6     |
|-------|---------------------------------------------------|-------|
| 2.0   | Memory Organization                               | 9     |
| 3.0   | Flash Program Memory Self-Read/Self-Write Control | 25    |
| 4.0   | Oscillator Module                                 | 34    |
| 5.0   | I/O Ports                                         | 39    |
| 6.0   | Timer0 Module                                     | 54    |
| 7.0   | Timer1 Module with Gate Control                   | 57    |
| 8.0   | Timer2 Module                                     | 68    |
| 9.0   | Hardware Limit Timer (HLT) Module                 | 70    |
| 10.0  | Capture/Compare/PWM Modules                       | 74    |
| 11.0  | Complementary Output Generator (COG) Module       | 81    |
| 12.0  | Analog-to-Digital Converter (ADC) Module          | . 104 |
| 13.0  | Fixed Voltage Reference (FVR)                     | . 115 |
| 14.0  | Digital-to-Analog Converter (DAC) Module          | . 117 |
| 15.0  | Comparator Module                                 | . 123 |
| 16.0  | Operational Amplifier (OPA) Module                | . 132 |
| 17.0  | Slope Compensation (SC) Module                    | . 135 |
| 18.0  | Instruction Set Summary                           | . 140 |
| 19.0  | Special Features of the CPU                       | . 149 |
| 20.0  | Shunt Regulator (PIC16HV753 Only)                 | . 168 |
| 21.0  | Development Support                               | . 169 |
| 22.0  | Electrical Specifications                         | . 173 |
| 23.0  | DC and AC Characteristics Graphs and Charts       | . 197 |
| 24.0  | Packaging Information                             | . 215 |
| Appe  | ndix A: Data Sheet Revision History               | . 226 |
| The I | Aicrochip Website                                 | . 227 |
| Custo | omer Change Notification Service                  | . 227 |
| Custo | omer Support                                      | . 227 |
| Prod  | uct Identification System                         | . 228 |

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com**. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Website at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Website; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our website at www.microchip.com to receive the most current information on all of our products.

#### 2.3.8 PCON REGISTER

The Power Control (PCON) register (see Table 19-2) contains flag bits to differentiate between a:

- Power-on Reset (POR)
- Brown-out Reset (BOR)
- Watchdog Timer Reset (WDT)
- External MCLR Reset

The PCON register also controls the software enable of the  $\overline{\text{BOR}}.$ 

The PCON register bits are shown in Register 2-8.

#### REGISTER 2-8: PCON: POWER CONTROL REGISTER

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-q/u | R/W-q/u |  |
|-------|-----|-----|-----|-----|-----|---------|---------|--|
| _     | _   | —   | _   | —   | _   | POR     | BOR     |  |
| bit 7 |     |     |     |     |     |         | bit 0   |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = unchanged                                         |

| bit 7-2 | Unimplemented: Read as '0'                                                                                                                           |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 1   | POR: Power-on Reset Status bit                                                                                                                       |
|         | <ul> <li>1 = No Power-on Reset occurred</li> <li>0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)</li> </ul>    |
| bit 0   | BOR: Brown-out Reset Status bit                                                                                                                      |
|         | <ul> <li>1 = No Brown-out Reset occurred</li> <li>0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs)</li> </ul> |

#### 3.5 Writing the Flash Program Memory

A word of the Flash program memory may only be written to if the word is in an unprotected segment of memory.

Flash program memory must be written in four-word blocks. See Figure 3-2 and Figure 3-3 for more details. A block consists of four words with sequential addresses, with a lower boundary defined by an address, where PMADRL<1:0> = 0.0. All block writes to program memory are done as 16-word erase by fourword write operations. The write operation is edge-aligned and cannot occur across boundaries.

To write program data, it must first be loaded into the buffer registers (see Figure 3-2). This is accomplished by first writing the destination address to PMADRL and PMADRH and then writing the data to PMDATL and PMDATH. After the address and data have been set up, then the following sequence of events must be executed:

- 1. Write 55h, then AAh, to PMCON2 (Flash programming sequence).
- 2. Set the WR control bit of the PMCON1 register.

All four buffer register locations should be written to with correct data. If less than four words are being written to in the block of four words, then a read from the program memory location(s) not being written to must be performed. This takes the data from the program location(s) not being written and loads it into the PMDATL and PMDATH registers. Then the sequence of events to transfer data to the buffer registers must be executed.

To transfer data from the buffer registers to the program memory, the PMADRL and PMADRH must point to the last location in the four-word block (PMADRL<1:0> = 11). Then the following sequence of events must be executed:

- 1. Write 55h, then AAh, to PMCON2 (Flash programming sequence).
- 2. Set control bit WR of the PMCON1 register to begin the write operation.

The user must follow the same specific sequence to initiate the write for each word in the program block, writing each program word in sequence (000, 001, 010, 011). When the write is performed on the last word (PMADRL<1:0> = 11), a block of sixteen words is automatically erased and the content of the four-word buffer registers are written into the program memory.

After the "BSF PMCON1, WR" instruction, the processor requires two cycles to set up the erase/write operation. The user must place two NOP instructions after the WR bit is set. Since data is being written to buffer registers, the writing of the first three words of the block appears to occur immediately. The processor will halt internal operations for the typical 4 ms, only during the cycle in

which the erase takes place (i.e., the last word of the sixteen-word block erase). This is not Sleep mode as the clocks and peripherals will continue to run. After the four-word write cycle, the processor will resume operation with the third instruction after the PMCON1 write instruction. The above sequence must be repeated for the higher 12 words.

# 3.6 Protection Against Spurious Write

There are conditions when the device should not write to the program memory. To protect against spurious writes, various mechanisms have been built in. On power-up, WREN is cleared. Also, the Power-up Timer (64 ms duration) prevents program memory writes.

The write initiate sequence and the WREN bit help prevent an accidental write during brown-out, power glitch or software malfunction.

# 3.7 Operation During Code-Protect

When the device is code-protected, the CPU is able to read and write unscrambled data to the program memory.

# 3.8 Operation During Write Protect

When the program memory is write-protected, the CPU can read and execute from the program memory. The portions of program memory that are write-protected can be modified by the CPU using the PMCON registers, but the protected program memory cannot be modified using ICSP mode.

### 4.3 System Clock Output

The CLKOUT pin is available for general purpose I/O or system clock output. The CLKOUTEN bit of the Configuration Word controls the function of the CLKOUT pin.

When the CLKOUTEN bit is cleared, the CLKOUT pin is driven by the selected internal oscillator frequency divided by 4. The corresponding I/O pin always reads '0' in this configuration.

The CLKOUT signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements.

When the CLKOUTEN bit is set, the system clock out function is disabled and the CLKOUT pin is available for general purpose I/O.

# 4.4 Oscillator Delay upon Wake-Up, Power-Up, and Base Frequency Change

In applications where the OSCTUNE register is used to shift the HFINTOSC frequency, the application should not expect the frequency to stabilize immediately. In this case, the frequency may shift gradually toward the new value. The time for this frequency shift is less than eight cycles of the base frequency.

A short delay is invoked upon power-up and when waking from sleep to allow the memory bias circuitry to stabilize. Table 4-1 shows examples where the oscillator delay is invoked.

| Switch From | Switch To | Frequency       | Oscillator Delay                          |
|-------------|-----------|-----------------|-------------------------------------------|
| Sleep/POR   | INTOSC    | 31 kHz to 8 MHz | 10 $\mu$ s internal delay to allow memory |
| Sleep/POR   | EC        | DC – 20 MHz     | bias to stabilize.                        |

#### TABLE 4-1: OSCILLATOR DELAY EXAMPLES

### 7.1 Timer1 Operation

The Timer1 module is a 16-bit incrementing counter which is accessed through the TMR1H:TMR1L register pair. Writes to TMR1H or TMR1L directly update the counter.

When used with an internal clock source, the module is a timer and increments on every instruction cycle. When used with an external clock source, the module can be used as either a timer or counter and increments on every selected edge of the external source.

Timer1 is enabled by configuring the TMR1ON and TMR1GE bits in the T1CON and T1GCON registers, respectively. Table 7-1 displays the Timer1 enable selections.

| TABLE 7-1: | TIMER1 ENABLE |
|------------|---------------|
|            | SELECTIONS    |

| TMR10N | TMR1GE | Timer1<br>Operation |
|--------|--------|---------------------|
| 0      | 0      | Off                 |
| 0      | 1      | Off                 |
| 1      | 0      | Always On           |
| 1      | 1      | Count Enabled       |

# 7.2 Clock Source Selection

The TMR1CS<1:0> bits of the T1CON register are used to select the clock source for Timer1. Table 7-2 displays the clock source selections.

# TABLE 7-2: CLOCK SOURCE SELECTIONS

| TMR1CS<1:0> | Clock Source                   |
|-------------|--------------------------------|
| 11          | Temperature Sense Oscillator   |
| 10          | External Clocking on T1CKI Pin |
| 01          | System Clock (Fosc)            |
| 00          | Instruction Clock (Fosc/4)     |

#### 7.2.1 INTERNAL CLOCK SOURCE

When the internal clock source is selected, the TMR1H:TMR1L register pair will increment on multiples of Fosc or Fosc/4 as determined by the Timer1 prescaler.

#### 7.2.2 EXTERNAL CLOCK SOURCE

When the external clock source is selected, the Timer1 module may work as a timer or a counter. When enabled to count, Timer1 is incremented on the rising edge of the external clock input T1CKI.

| Note: | In Counter mode, a falling edge must be<br>registered by the counter prior to the first<br>incrementing rising edge (see Figure 7-2)<br>after any one or more of the following<br>conditions: |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>Timer1 enabled after POR Reset</li> </ul>                                                                                                                                            |

- Write to TMR1H or TMR1L
- Timer1 is disabled
- Timer1 is disabled (TMR1ON = 0) when T1CKI is high then Timer1 is enabled (TMR1ON = 1) when T1CKI is low.

#### 7.2.3 WDT OSCILLATOR

When the Watchdog is selected, Timer 1 will use the LFINTOSC that is used to operate the Watchdog Timer. This is the same oscillator as the LFINTOSC used as the system clock. Selecting this option will enable the oscillator even when the LFINTOSC or the Watchdog are not in use. This oscillator will continue to operate when in Sleep mode.



# FIGURE 7-4: TIMER1 GATE TOGGLE MODE



### 11.9 Buffer Updates

Changes to the phase, dead-band, and blanking count registers need to occur simultaneously during COG operation to avoid unintended operation that may occur as a result of delays between each register write. This is accomplished with the GxLD bit of the COGxCON0 register and double buffering of the phase, blanking, and dead-band count registers.

Before the COG module is enabled, writing the count registers loads the count buffers without need of the GxLD bit. However, when the COG is enabled, the count buffers updates are suspended after writing the count registers until after the GxLD bit is set. When the GxLD bit is set, the phase, dead-band, and blanking register values are transferred to the corresponding buffers synchronous with COG operation. The GxLD bit is cleared by hardware when the transfer is complete.

#### 11.10 Alternate Pin Selection

The COGxOUT0, COGxOUT1 and COGxFLT functions can be directed to alternate pins with control bits of the APFCON register. Refer to Register 5-1.

**Note:** The default COG outputs have high drive strength capability, whereas the alternate outputs do not.

#### 11.11 Operation During Sleep

The COG continues to operate in Sleep provided that the COG\_clock, rising event, and falling event sources remain active.

The HFINTSOC remains active during Sleep when the COG is enabled and the HFINTOSC is selected as the COG\_clock source.

### 11.12 Configuring the COG

The following steps illustrate how to properly configure the COG to ensure a synchronous start with the rising event input:

- 1. Configure the desired COGxFLT input, COGxOUT0 and COGxOUT1 pins with the corresponding bits in the APFCON register.
- 2. Clear all ANSELA register bits associated with pins that are used for COG functions.
- Ensure that the TRIS control bits corresponding to COGxOUT0 and COGxOUT1 are set so that both are configured as inputs. These will be set as outputs later.
- 4. Clear the GxEN bit, if not already cleared.
- 5. Set desired dead-band times with the COGxDBR and COGxDBF registers.
- 6. Set desired blanking times with the COGxBKR and COGxBKF registers.
- 7. Set desired phase delay with the COGxPHR and COGxPHF registers.
- 8. Select the desired shutdown sources with the COGxASD1 register.
- 9. Set up the following controls in COGxASD0 auto-shutdown register:
  - Select both output overrides to the desired levels (this is necessary, even if not using auto-shutdown because start-up will be from a shutdown state).
  - Set the GxASDE bit and clear the GxARSEN bit.
- 10. Select the desired rising and falling event sources with the COGxRIS and COGxFIS registers.
- 11. Select the desired rising and falling event modes with the COGxRSIM and COGxFSIM registers.
- 12. Configure the following controls in the COGxCON1 register:
  - Select the desired clock source
  - Select the desired dead-band timing sources
- 13. Configure the following controls in the COGxCON0 register:
  - Select the desired output polarities.
  - Set the output enables of the outputs to be used.
- 14. Set the GxEN bit.
- 15. Clear TRIS control bits corresponding to COGxOUT0 and COGxOUT1 to be used, thereby configuring those pins as outputs.
- 16. If auto-restart is to be used, set the GxARSEN bit and the GxASDE will be cleared automatically. Otherwise, clear the GxASDE bit to start the COG.

| U-0              | R/W-0/0                              | R/W-0/0                             | R/W-0/0         | R/W-0/0            | R/W-0/0          | R/W-0/0          | R/W-0/0      |
|------------------|--------------------------------------|-------------------------------------|-----------------|--------------------|------------------|------------------|--------------|
| —                | GxRIHLT2                             | GxRIHLT1                            | GxRIT2M         | GxRIFLT            | GxRICCP1         | GxRIC2           | GxRIC1       |
| bit 7            |                                      | -                                   |                 |                    |                  |                  | bit (        |
|                  |                                      |                                     |                 |                    |                  |                  |              |
| Legend:          |                                      |                                     |                 |                    |                  |                  |              |
| R = Readable     | bit                                  | W = Writable                        | bit             | U = Unimple        | mented bit, read | as '0'           |              |
| u = Bit is unch  | anged                                | x = Bit is unkr                     | nown            | -n/n = Value       | at POR and BO    | R/Value at all c | other Resets |
| '1' = Bit is set |                                      | '0' = Bit is clea                   | ared            | q = Value de       | pends on conditi | ion              |              |
|                  |                                      |                                     |                 |                    |                  |                  |              |
| bit 7            | Unimplemen                           | ted: Read as '                      | 0'              |                    |                  |                  |              |
| bit 6            | GxRIHLT2: C                          | OGx Rising Ev                       | ent Input Sou   | rce 6 Enable I     | bit              |                  |              |
|                  | $\perp = HLTIMer_2$<br>0 = HLTIMer_2 | 2 output is enai<br>2 has no effect | on the rising e | g event input      |                  |                  |              |
| bit 5            | GxRIHLT1: C                          | OGx Rising Ev                       | ent Input Sou   | rce 5 Enable I     | bit              |                  |              |
|                  | 1 = HLTimer                          | 1 output is enal                    | oled as a risin | g event input      |                  |                  |              |
|                  | 0 = HLTimer                          | 1 has no effect                     | on the rising e | event              |                  |                  |              |
| bit 4            | GxRIT2M: CO                          | DGx Rising Eve                      | ent Input Sour  | ce 4 Enable b      | it<br>Linnut     |                  |              |
|                  | 1 = Timer2 II<br>0 = Timer2 II       | natch with PR2                      | has no effect   | on the rising even | event            |                  |              |
| bit 3            | GxRIFLT: CC                          | Gx Rising Eve                       | nt Input Sourc  | e 3 Enable bit     | t                |                  |              |
|                  | 1 = COGxFL                           | T pin is enable                     | d as a rising e | vent input         |                  |                  |              |
|                  | 0 = COGxFL                           | T pin has no ef                     | fect on the ris | ing event          |                  |                  |              |
| bit 2            | GxRICCP1: (                          | COGx Rising E                       | vent Input Sou  | urce 2 Enable      | bit              |                  |              |
|                  | 1 = CCP1 ou<br>0 = CCP1 ha           | itput is enabled                    | he rising ever  | rent input         |                  |                  |              |
| bit 1            | GxRIC2: CO                           | Gx Risina Even                      | t Input Source  | e 1 Enable bit     |                  |                  |              |
|                  | 1 = Compara                          | ator 2 output is                    | enabled as a    | rising event in    | put              |                  |              |
|                  | 0 = Compara                          | ator 2 output ha                    | s no effect on  | the rising eve     | ent              |                  |              |
| bit 0            | GxRIC1: CO                           | Gx Rising Even                      | t Input Source  | e 0 Enable bit     |                  |                  |              |
|                  | 1 = Compara                          | ator 1 output is                    | enabled as a    | rising event in    | put              |                  |              |
|                  | v = Compara                          | ator i output ha                    | s no enection   | the rising eve     | er i L           |                  |              |

### REGISTER 11-3: COGxRIS: COG RISING EVENT INPUT SELECTION REGISTER

#### 12.4 A/D Acquisition Requirements

For the ADC to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The Analog Input model is shown in Figure 12-4. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD), see Figure 12-4. The maximum recommended impedance for analog sources is 10 k $\Omega$ . As the source impedance is decreased, the acquisition time may be decreased. After the analog input channel is selected (or changed),

an A/D acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, Equation 12-1 may be used. This equation assumes that 1/2 LSb error is used (1024 steps for the ADC). The 1/2 LSb error is the maximum error allowed for the ADC to meet its specified resolution.

#### EQUATION 12-1: ACQUISITION TIME EXAMPLE

Assumptions: Temperature = 
$$50^{\circ}C$$
 and external impedance of  $10k\Omega 5.0V$  VDD  
 $TACQ = Amplifier Settling Time + Hold Capacitor Charging Time + Temperature Coefficient$   
 $= TAMP + TC + TCOFF$ 

$$= 2\mu s + TC + [(Temperature - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$$

The value for TC can be approximated with the following equations:

$$V_{APPLIED}\left(1 - \frac{I}{2047}\right) = V_{CHOLD} \qquad ;[1] V_{CHOLD} \ charged \ to \ within \ 1/2 \ lsb$$

$$V_{APPLIED}\left(1 - e^{\frac{-TC}{RC}}\right) = V_{CHOLD} \qquad ;[2] \ V_{CHOLD} \ charge \ response \ to \ V_{APPLIED}$$

$$V_{APPLIED}\left(1-e^{\frac{-1}{RC}}\right) = V_{APPLIED}\left(1-\frac{1}{2047}\right) \quad (combining [1] and [2])$$

Solving for TC:

$$Tc = -CHOLD(RIC + RSS + RS) \ln(1/2047)$$
  
=  $-10pF(1k\Omega + 7k\Omega + 10k\Omega) \ln(0.0004885)$   
=  $1.37us$ 

Therefore:

$$TACQ = 2\mu s + 1.37\mu s + [(50^{\circ}C - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$$
  
= 4.67\mu s

**Note 1:** The reference voltage (VREF) has no effect on the equation, since it cancels itself out.

- 2: The charge holding capacitor (CHOLD) is not discharged after each conversion.
- **3:** The maximum recommended impedance for analog sources is  $10 \text{ k}\Omega$ . This is required to meet the pin leakage specification.

# 15.0 COMPARATOR MODULE

Comparators are used to interface analog circuits to a digital circuit by comparing two analog voltages and providing a digital indication of their relative magnitudes. Comparators are very useful mixed-signal building blocks because they provide analog functionality independent of program execution. The analog comparator module includes the following features:

- Independent comparator control
- Programmable input selection
- · Comparator output is available internally/externally
- Programmable output polarity
- Interrupt-on-change
- · Wake-up from Sleep
- Programmable Speed/Power optimization
- PWM shutdown
- Programmable and Fixed Voltage Reference

#### 15.1 Comparator Overview

A single comparator is shown in Figure 15-1 along with the relationship between the analog input levels and the digital output. When the analog voltage at VIN+ is less than the analog voltage at VIN-, the output of the comparator is a digital low level. When the analog voltage at VIN+ is greater than the analog voltage at VIN-, the output of the comparator is a digital high level.

#### FIGURE 15-1:

#### SINGLE COMPARATOR



| Mnemonic,                |      | Description                  |              | 14-Bit Opcode |      |      |      | Status   | Notos   |
|--------------------------|------|------------------------------|--------------|---------------|------|------|------|----------|---------|
| Opera                    | nds  | Description                  | Cycles       | MSb           |      |      | LSb  | Affected | Notes   |
| BYTE-ORIENTED FILE REGIS |      |                              | TER OPE      | RATIO         | NS   |      |      |          |         |
| ADDWF                    | f, d | Add W and f                  | 1            | 00            | 0111 | dfff | ffff | C, DC, Z | 1, 2    |
| ANDWF                    | f, d | AND W with f                 | 1            | 00            | 0101 | dfff | ffff | Z        | 1, 2    |
| CLRF                     | f    | Clear f                      | 1            | 00            | 0001 | lfff | ffff | Z        | 2       |
| CLRW                     | -    | Clear W                      | 1            | 00            | 0001 | 0xxx | xxxx | Z        |         |
| COMF                     | f, d | Complement f                 | 1            | 00            | 1001 | dfff | ffff | Z        | 1, 2    |
| DECF                     | f, d | Decrement f                  | 1            | 00            | 0011 | dfff | ffff | Z        | 1, 2    |
| DECFSZ                   | f, d | Decrement f, Skip if 0       | 1(2)         | 00            | 1011 | dfff | ffff |          | 1, 2, 3 |
| INCF                     | f, d | Increment f                  | 1            | 00            | 1010 | dfff | ffff | Z        | 1, 2    |
| INCFSZ                   | f, d | Increment f, Skip if 0       | 1 <b>(2)</b> | 00            | 1111 | dfff | ffff |          | 1, 2, 3 |
| IORWF                    | f, d | Inclusive OR W with f        | 1            | 00            | 0100 | dfff | ffff | Z        | 1, 2    |
| MOVF                     | f, d | Move f                       | 1            | 00            | 1000 | dfff | ffff | Z        | 1, 2    |
| MOVWF                    | f    | Move W to f                  | 1            | 00            | 0000 | lfff | ffff |          |         |
| NOP                      | _    | No Operation                 | 1            | 00            | 0000 | 0xx0 | 0000 |          |         |
| RLF                      | f, d | Rotate Left f through Carry  | 1            | 00            | 1101 | dfff | ffff | С        | 1, 2    |
| RRF                      | f, d | Rotate Right f through Carry | 1            | 00            | 1100 | dfff | ffff | С        | 1, 2    |
| SUBWF                    | f, d | Subtract W from f            | 1            | 00            | 0010 | dfff | ffff | C, DC, Z | 1, 2    |
| SWAPF                    | f, d | Swap nibbles in f            | 1            | 00            | 1110 | dfff | ffff |          | 1, 2    |
| XORWF                    | f, d | Exclusive OR W with f        | 1            | 00            | 0110 | dfff | ffff | Z        | 1, 2    |
|                          |      | BIT-ORIENTED FILE REGIST     |              | ATION         | IS   |      |      | L        |         |
| BCF                      | f, b | Bit Clear f                  | 1            | 01            | 00bb | bfff | ffff |          | 1, 2    |
| BSF                      | f, b | Bit Set f                    | 1            | 01            | 01bb | bfff | ffff |          | 1, 2    |
| BTFSC                    | f, b | Bit Test f, Skip if Clear    | 1 (2)        | 01            | 10bb | bfff | ffff |          | 3       |
| BTFSS                    | f, b | Bit Test f, Skip if Set      | 1 (2)        | 01            | 11bb | bfff | ffff |          | 3       |
|                          |      | LITERAL AND CONTROL          | OPERAT       | IONS          |      |      |      |          |         |
| ADDLW                    | k    | Add literal and W            | 1            | 11            | 111x | kkkk | kkkk | C, DC, Z |         |
| ANDLW                    | k    | AND literal with W           | 1            | 11            | 1001 | kkkk | kkkk | Z        |         |
| CALL                     | k    | Call Subroutine              | 2            | 10            | 0kkk | kkkk | kkkk |          |         |
| CLRWDT                   | -    | Clear Watchdog Timer         | 1            | 00            | 0000 | 0110 | 0100 | TO, PD   |         |
| GOTO                     | k    | Go to address                | 2            | 10            | 1kkk | kkkk | kkkk |          |         |
| IORLW                    | k    | Inclusive OR literal with W  | 1            | 11            | 1000 | kkkk | kkkk | Z        |         |
| MOVLW                    | k    | Move literal to W            |              | 11            | 00xx | kkkk | kkkk |          |         |
| RETFIE                   | -    | Return from interrupt        | 2            | 00            | 0000 | 0000 | 1001 |          |         |
| RETLW                    | k    | Return with literal in W     | 2            | 11            | 01xx | kkkk | kkkk |          |         |
| RETURN                   | -    | Return from Subroutine       | 2            | 00            | 0000 | 0000 | 1000 |          |         |
| SLEEP                    | _    | Go into Standby mode         | 1            | 00            | 0000 | 0110 | 0011 | TO, PD   |         |
| SUBLW                    | k    | Subtract W from literal      | 1            | 11            | 110x | kkkk | kkkk | C, DC, Z |         |
| XORLW                    | k    | Exclusive OR literal with W  | 1            | 11            | 1010 | kkkk | kkkk | Z        |         |

#### TABLE 18-2: PIC16F753/HV753 INSTRUCTION SET

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTA, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 module.

**3:** If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.







#### TABLE 19-5: INITIALIZATION CONDITION FOR SPECIAL REGISTERS

| Condition                          | Program<br>Counter    | Status<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 000h                  | 0001 1xxx          | 0x               |
| MCLR Reset during normal operation | 000h                  | 000u uuuu          | uu               |
| MCLR Reset during Sleep            | 000h                  | 0001 Ouuu          | uu               |
| WDT Reset                          | 000h                  | 0000 uuuu          | uu               |
| WDT Wake-up                        | PC + 1                | uuu0 Ouuu          | uu               |
| Brown-out Reset                    | 000h                  | 0001 luuu          | u0               |
| Interrupt Wake-up from Sleep       | PC + 1 <sup>(1)</sup> | uuul Ouuu          | uu               |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0'.

**Note 1:** When the wake-up is due to an interrupt and Global Interrupt Enable bit, GIE is set, the PC is loaded with the interrupt vector (0004h) after execution of PC + 1.

| Name                  | Bits | Bit -/7 | Bit -/6 | Bit 13/5 | Bit 12/4 | Bit 11/3 Bit 10/2 |       | Bit 9/1    | Bit 8/0 | Register<br>on Page |
|-----------------------|------|---------|---------|----------|----------|-------------------|-------|------------|---------|---------------------|
| CONFIG <sup>(1)</sup> | 13:8 | —       | —       | DEBUG    | CLKOUTEN | WRT               | <1:0> | BOREN<1:0> |         | 450                 |
|                       | 7:0  | _       | CP      | MCLRE    | PWRTE    | WDTE              | _     |            | FOSC0   | 150                 |

TABLE 19-9: SUMMARY OF CONFIGURATION WORD WITH WATCHDOG TIMER

Legend: — = unimplemented location, read as '1'. Shaded cells are not used by Watchdog Timer.

**Note 1:** See Register 19-1 for operation of all Configuration Word register bits.

#### TABLE 22-3: POWER-DOWN CURRENTS (IPD) (CONTINUED)<sup>(1,2)</sup>

| PIC16F                                          | 753             | Standard Operating Conditions (unless otherwise stated)<br>Sleep mode |      |      |       |       |            |                                               |  |
|-------------------------------------------------|-----------------|-----------------------------------------------------------------------|------|------|-------|-------|------------|-----------------------------------------------|--|
| PIC16HV753                                      |                 |                                                                       |      |      |       |       |            |                                               |  |
| Param Device                                    |                 | Min                                                                   | Turk | Max. | Max.  | Unite | Conditions |                                               |  |
| No.                                             | Characteristics | wiiri.                                                                | турт | 85°C | 125°C | Units | Vdd        | Note                                          |  |
| Power-down Base Current (IPD) <sup>(2, 3)</sup> |                 |                                                                       |      |      |       |       |            |                                               |  |
| D025                                            |                 | _                                                                     | 0.10 | 0.41 | 3.51  | μA    | 3.0        | A/D Current <sup>(1)</sup> , no conversion in |  |
|                                                 |                 | _                                                                     | 0.12 | 0.55 | 4.41  | μA    | 5.0        | progress                                      |  |
| D025                                            |                 | —                                                                     | 145  | 171  | 175   | μA    | 3.0        |                                               |  |
|                                                 |                 | —                                                                     | 185  | 226  | 231   | μA    | 4.5        |                                               |  |
| D026                                            |                 | —                                                                     | 20   | 37   | 37    | μA    | 2.0        | DAC Current <sup>(1)</sup>                    |  |
|                                                 |                 | —                                                                     | 30   | 46   | 46    | μA    | 3.0        |                                               |  |
|                                                 |                 | —                                                                     | 50   | 76   | 76    | μA    | 5.0        |                                               |  |
| D026                                            |                 | —                                                                     | 85   | 155  | 155   | μA    | 2.0        |                                               |  |
|                                                 |                 | —                                                                     | 165  | 213  | 213   | μA    | 3.0        |                                               |  |
|                                                 |                 | —                                                                     | 215  | 284  | 284   | μA    | 4.5        |                                               |  |
| D027                                            |                 | _                                                                     | 115  | 185  | 203   | μA    | 2.0        | FVR Current <sup>(1)</sup> , FVRBUFEN = 1,    |  |
|                                                 |                 | —                                                                     | 120  | 193  | 219   | μA    | 3.0        | FVROUT buffer enabled                         |  |
|                                                 |                 | _                                                                     | 125  | 196  | 224   | μA    | 5.0        |                                               |  |
| D027                                            |                 | _                                                                     | 65   | 126  | 145   | μA    | 2.0        |                                               |  |
|                                                 |                 |                                                                       | 136  | 171  | 182   | μA    | 3.0        |                                               |  |
|                                                 |                 | —                                                                     | 175  | 226  | 231   | μA    | 4.5        |                                               |  |
| D028                                            |                 |                                                                       | 1    | 2    | 4     | μA    | 2.0        | T1OSC Current,                                |  |
|                                                 |                 |                                                                       | 2    | 3    | 5     | μA    | 3.0        | TMR1CS <1:0> = 11                             |  |
|                                                 |                 | —                                                                     | 9    | 20   | 21    | μA    | 5.0        |                                               |  |
| D028                                            |                 |                                                                       | 65   | 126  | 140   | μA    | 2.0        |                                               |  |
|                                                 |                 | —                                                                     | 136  | 172  | 180   | μA    | 3.0        |                                               |  |
|                                                 |                 |                                                                       | 175  | 228  | 235   | μA    | 4.5        |                                               |  |
| D029                                            |                 |                                                                       | 140  | 258  | 265   | μA    | 2.0        | Op-Amp Current <sup>(1)</sup>                 |  |
|                                                 |                 |                                                                       | 155  | 326  | 340   | μA    | 3.0        |                                               |  |
|                                                 |                 |                                                                       | 165  | 421  | 422   | μA    | 5.0        |                                               |  |
| D029                                            |                 |                                                                       | 140  | 260  | 265   | μA    | 2.0        |                                               |  |
|                                                 |                 | _                                                                     | 155  | 325  | 340   | μA    | 3.0        |                                               |  |
|                                                 |                 | —                                                                     | 165  | 400  | 410   | μA    | 4.5        |                                               |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: The peripheral △ current can be determined by subtracting the base IPD current from this limit. Max values should be used when calculating total current consumption.

2: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to Vss.

3: Shunt regulator is always ON and always draws operating current.

| Standard Operating Conditions (unless otherwise stated) |        |                              |          |      |           |       |            |  |  |
|---------------------------------------------------------|--------|------------------------------|----------|------|-----------|-------|------------|--|--|
| Param<br>No.                                            | Symbol | Parameters                   | Min.     | Тур† | Max.      | Units | Conditions |  |  |
| OPA01*                                                  | Vos    | Input Offset Voltage         | —        | ±8   | ±15       | mV    |            |  |  |
| OPA02*                                                  | Ів     | Input Bias Current           | —        | ±2   | —         | nA    |            |  |  |
| OPA03*                                                  | los    | Input Offset Bias Current    | _        | ±1   | _         | pА    |            |  |  |
| OPA04*                                                  | Vсм    | Common Mode Input Range      | Vss      | _    | Vdd - 1.4 | V     |            |  |  |
| OPA05*                                                  | CMR    | Common Mode Rejection Ratio  | 60       | 70   | ±5        | dB    |            |  |  |
| OPA06*                                                  | Aol    | DC Open Loop Gain            | _        |      | _         | dB    |            |  |  |
| OPA07*                                                  | Vout   | Output Voltage Swing         | Vss - 50 | _    | Vss + 50  | mV    |            |  |  |
| OPA08*                                                  | Isc    | Output Short Circuit Current | —        | 10   | 15        | mA    |            |  |  |
| OPA10*                                                  | Psr    | Power Supply Rejection       | _        | 60   | _         | dB    |            |  |  |

### TABLE 0-2: OPERATIONAL AMPLIFIER (OPA) MODULE

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: See Section 23.0 "DC and AC Characteristics Graphs and Charts" for operating characterization.

2: Response time is measured with one comparator input at (VDD - 1.5)/2 - 100 mV to (VDD - 1.5)/2 + 20mV.

3: Input offset voltage is measured with one comparator input at (VDD - 1.5V)/2.









#### 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





MILLIMETERS

|                | Dimens |
|----------------|--------|
| Number of Pins |        |
| D'1 1          |        |

| Dimension Lin            | nits | MIN      | NOM | MAX  |  |  |  |
|--------------------------|------|----------|-----|------|--|--|--|
| Number of Pins           | N    | 14       |     |      |  |  |  |
| Pitch                    | е    | 1.27 BSC |     |      |  |  |  |
| Overall Height           | А    | -        | -   | 1.75 |  |  |  |
| Molded Package Thickness | A2   | 1.25     | -   | -    |  |  |  |
| Standoff §               | A1   | 0.10     | -   | 0.25 |  |  |  |
| Overall Width            | Е    | 6.00 BSC |     |      |  |  |  |
| Molded Package Width     | E1   | 3.90 BSC |     |      |  |  |  |
| Overall Length           | D    | 8.65 BSC |     |      |  |  |  |
| Chamfer (Optional)       | h    | 0.25     | -   | 0.50 |  |  |  |
| Foot Length              | L    | 0.40     | -   | 1.27 |  |  |  |
| Footprint                | L1   | 1.04 REF |     |      |  |  |  |
| Lead Angle               | Θ    | 0°       | -   | -    |  |  |  |
| Foot Angle               | φ    | 0°       | -   | 8°   |  |  |  |
| Lead Thickness           | С    | 0.10     | -   | 0.25 |  |  |  |
| Lead Width               | b    | 0.31     | -   | 0.51 |  |  |  |
| Mold Draft Angle Top     | α    | 5°       | -   | 15°  |  |  |  |
| Mold Draft Angle Bottom  | β    | 5°       | -   | 15°  |  |  |  |
|                          |      |          |     |      |  |  |  |

Units

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-065C Sheet 2 of 2

# **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

Fax: 852-2401-3431

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7828

Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf Tel: 49-2129-3766400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Poland - Warsaw Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

06/23/16