# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | -                                                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 11                                                                       |
| Program Memory Size        | 3.5KB (2K x 14)                                                          |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 128 × 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                |
| Data Converters            | A/D 8x10b; D/A 1x9b                                                      |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 14-SOIC (0.154", 3.90mm Width)                                           |
| Supplier Device Package    | 14-SOIC                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f753-i-sl |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 2.3 Global SFRs

#### 2.3.1 STATUS REGISTER

The STATUS register, shown in Register 2-1, contains:

- the arithmetic status of the ALU
- the Reset status
- the bank select bits for data memory (RAM)

The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not

writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS, will clear the upper three bits and set the Z bit. This leaves the STATUS register as `000u uluu' (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any Status bits. For other instructions not affecting any Status bits, see **Section 18.0 "Instruction Set Summary"**.

| REGISTER 2-1: | STATUS: STATUS REGISTER |
|---------------|-------------------------|
|---------------|-------------------------|

| R/W-0 | R/W-0 | R/W-0 | R-1 | R-1 | R/W-x | R/W-x             | R/W-x            |
|-------|-------|-------|-----|-----|-------|-------------------|------------------|
| IRP   | RP1   | RP0   | TO  | PD  | Z     | DC <sup>(1)</sup> | C <sup>(1)</sup> |
| bit 7 |       |       |     |     |       |                   | bit 0            |

| Legend:      |                                                                                                                                                 |                                                                                                                    |                                                              |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| R = Readab   | ble bit W = Writable bit                                                                                                                        | U = Unimplemented bit, r                                                                                           | read as '0'                                                  |
| -n = Value a | at POR '1' = Bit is set                                                                                                                         | '0' = Bit is cleared                                                                                               | x = Bit is unknown                                           |
|              |                                                                                                                                                 |                                                                                                                    |                                                              |
| bit 7        | IRP: Register Bank Select bit (us<br>1 = Bank 2, 3 (100h-1FFh)<br>0 = Bank 0, 1 (00h-FFh)                                                       | sed for indirect addressing)                                                                                       |                                                              |
| bit 6        | <b>RP1:</b> Register Bank Select bit (u<br>00 = Bank 0 (00h-7Fh)<br>01 = Bank 1 (80h-FFh)<br>10 = Bank 2 (100h-17Fh)<br>11 = Bank 3 (180h-1FFh) | sed for direct addressing)                                                                                         |                                                              |
| bit 5        | <b>RP0:</b> Register Bank Select bit (u<br>1 = Bank 1 (80h-FFh)<br>0 = Bank 0 (00h-7Fh)                                                         | sed for direct addressing)                                                                                         |                                                              |
| bit 4        | <b>TO:</b> Time-Out bit<br>1 = After power-up, CLRWDT inst<br>0 = A WDT time-out occurred                                                       | ruction or SLEEP instruction                                                                                       |                                                              |
| bit 3        | <b>PD:</b> Power-Down bit<br>1 = After power-up or by the CLF<br>0 = By execution of the SLEEP ir                                               | WDT instruction                                                                                                    |                                                              |
| bit 2        | <b>Z:</b> Zero bit<br>1 = The result of an arithmetic of<br>0 = The result of an arithmetic of                                                  | <sup>.</sup> logic operation is zero<br>r logic operation is not zero                                              |                                                              |
| bit 1        | <b>DC:</b> Digit Carry/Borrow bit <sup>(2)</sup> (AD<br>1 = A carry-out from the 4th low-<br>0 = No carry-out from the 4th low                  | DWF, ADDLW , SUBLW , SUBWF instructions)<br>order bit of the result occurred<br>v-order bit of the result          | , For $\overline{\text{Borrow}}$ , the polarity is reversed. |
| bit 0        | <b>C:</b> Carry/Borrow bit <sup>(2)</sup> (ADDWF, A)<br>1 = A carry-out from the Most Si<br>0 = No carry-out from the Most S                    | DDLW, SUBLW, SUBWF instructions)<br>gnificant bit of the result occurred<br>Significant bit of the result occurred |                                                              |
| Note 1:      | The C and DC bits operate as a Borrow instructions for examples.                                                                                | v and Digit Borrow out bit, respectively, in                                                                       | subtraction. See the SUBLW and SUBWF                         |

2: For Borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high-order or low-order bit of the source register.



| Name       | Bit 7  | Bit 6  | Bit 5         | Bit 4      | Bit 3                 | Bit 2      | Bit 1      | Bit 0   | Register<br>on Page |
|------------|--------|--------|---------------|------------|-----------------------|------------|------------|---------|---------------------|
| ADCON0     | ADFM   | _      |               | CHS        | <3:0>                 |            | GO/DONE    | ADON    | 109                 |
| ADCON1     | _      |        | ADCS<2:0>     |            | —                     | —          | -          | ADPREF1 | 110                 |
| ANSELA     |        |        | _             | ANSA4      | —                     | ANSA2      | ANSA1      | ANSA0   | 44                  |
| APFCON     |        |        | _             | T1GSEL     | —                     | _          |            | _       | 40                  |
| CM1CON0    | C10N   | C1OUT  | C1OE          | C1POL      | C1ZLF                 | C1SP       | C1HYS      | C1SYNC  | 129                 |
| CM2CON0    | C2ON   | C2OUT  | C2OE          | C2POL      | C2ZLF                 | C2SP       | C2HYS      | C2SYNC  | 129                 |
| CM1CON1    | C1INTP | C1INTN | (             | C1PCH<2:0> |                       |            | C1NCH<2:0> |         |                     |
| CM2CON1    | C2INTP | C2INTN |               | C2PCH<2:0> | >                     | C2NCH<2:0> |            |         | 130                 |
| DAC1CON0   | DACEN  | DACFM  | DACOE         | —          | DACPSS1               | DACPSS0    | _          | —       | 120                 |
| IOCAF      | _      | _      | IOCAF5        | IOCAF4     | IOCAF3                | IOCAF2     | IOCAF1     | IOCAF0  | 45                  |
| IOCAN      |        |        | IOCAN5        | IOCAN4     | IOCAN3                | IOCAN2     | IOCAN1     | IOCAN0  | 45                  |
| IOCAP      |        |        | IOCAP5        | IOCAP4     | IOCAP3                | IOCAP2     | IOCAP1     | IOCAP0  | 45                  |
| LATA       | _      | _      | LATA5         | LATA4      | —                     | LATA2      | LATA1      | LATA0   | 43                  |
| OPTION_REG | RAPU   | INTEDG | TOCS TOSE PSA |            | PS<2:0>               |            |            | 16      |                     |
| PORTA      | _      | _      | RA5           | RA4        | RA3                   | RA2        | RA1        | RA0     | 43                  |
| TRISA      | _      | _      | TRISA5        | TRISA4     | TRISA3 <sup>(1)</sup> | TRISA2     | TRISA1     | TRISA0  | 43                  |

#### TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

Note 1: TRISA3 always reads '1'.

| FIGURE 7-5:    | TIMER1 GATE SINGLE-PULSE MODE                                                                                |
|----------------|--------------------------------------------------------------------------------------------------------------|
|                |                                                                                                              |
| TMR1GE         |                                                                                                              |
| T1GPOL         |                                                                                                              |
| T1GSPM         |                                                                                                              |
| T1GG <u>O/</u> | Cleared by hardware on falling edge of T1GVAL                                                                |
| DONE           | Counting enabled on rising edge of T1G                                                                       |
| T1G_IN         |                                                                                                              |
| Т1СКІ          |                                                                                                              |
| T1GV <u>AL</u> |                                                                                                              |
| TIMER1         | N N + 1 N + 2                                                                                                |
| TMR1GIF ◀      | Cleared by software     Cleared by software     Set by hardware on     falling edge of T1GVAL     Cleared by |

| FIGURE 7-6: TIMER1 GA  | ATE SINGLE-PULSE AND TOGGLE COMBINED MODE                                         |
|------------------------|-----------------------------------------------------------------------------------|
| TMR1GE                 |                                                                                   |
| T1GPOL                 |                                                                                   |
| T1GSPM                 |                                                                                   |
| T1GTM                  |                                                                                   |
| T1GGO/ Se<br>DONE Cour | t by software Cleared by hardware on falling edge of T1GVAL                       |
| T1G_IN                 |                                                                                   |
| т1СКІ                  |                                                                                   |
| T1GVAL                 |                                                                                   |
| TIMER1 N               | N + 1 N + 2 N + 3 N + 4                                                           |
| TMR1GIF Cleared by s   | Set by hardware on Cleared by software falling edge of T1GVAL Cleared by software |
| <u> </u>               |                                                                                   |

| R/W-0           | R/W-0                                                                                                                                                                                                                                                                                                                                                                                     | R/W-0                                                                | R/W-0                                                             | R/W-0                | R-x             | R/W-0         | R/W-0  |  |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------|----------------------|-----------------|---------------|--------|--|--|
| TMR1GE          | T1GPOL                                                                                                                                                                                                                                                                                                                                                                                    | T1GTM                                                                | T1GSPM                                                            | T1GGO/DONE           | T1GVAL          | T1GSS         | 3<1:0> |  |  |
| bit 7           |                                                                                                                                                                                                                                                                                                                                                                                           |                                                                      |                                                                   |                      |                 |               | bit 0  |  |  |
| r               |                                                                                                                                                                                                                                                                                                                                                                                           |                                                                      |                                                                   |                      |                 |               |        |  |  |
| Legend:         |                                                                                                                                                                                                                                                                                                                                                                                           |                                                                      |                                                                   |                      |                 |               |        |  |  |
| R = Readable    | bit                                                                                                                                                                                                                                                                                                                                                                                       | W = Writable                                                         | bit                                                               | U = Unimplement      | ed bit, read as | '0'           |        |  |  |
| -n = Value at F | POR                                                                                                                                                                                                                                                                                                                                                                                       | '1' = Bit is set                                                     |                                                                   | '0' = Bit is cleared |                 | x = Bit is un | known  |  |  |
| bit 7           | TMR1GE: Tin<br>If TMR1ON =<br>This bit is igno<br>If TMR1ON =<br>1 = Timer1 co                                                                                                                                                                                                                                                                                                            | ner1 Gate Ena<br>0:<br>ored<br>1:<br>ounting is cont                 | ble bit<br>rolled by the Ti                                       | mer1 gate function   |                 |               |        |  |  |
| bit 6           | <b>TIGPOL:</b> Timer1 Gate Polarity bit<br>1 = Timer1 gate is active-high (Timer1 counts when gate is high)<br>0 = Timer1 gate is active-low (Timer1 counts when gate is low)                                                                                                                                                                                                             |                                                                      |                                                                   |                      |                 |               |        |  |  |
| bit 5           | T1GTM: Time<br>1 = Timer1 G<br>0 = Timer1 G<br>Timer1 gate fl                                                                                                                                                                                                                                                                                                                             | er1 Gate Toggle<br>ate Toggle mo<br>ate Toggle mo<br>ip-flop toggles | e mode bit<br>de is enabled.<br>de is disabled<br>on every rising | and toggle flip-flop | is cleared      |               |        |  |  |
| bit 4           | <b>TIGSPM:</b> Timer1 Gate Single-Pulse mode is enabled and is controlling Timer1 gate                                                                                                                                                                                                                                                                                                    |                                                                      |                                                                   |                      |                 |               |        |  |  |
| bit 3           | <ul> <li>TIGGO/DONE: Timer1 Gate Single-Pulse mode is disabled</li> <li>TIGGO/DONE: Timer1 Gate Single-Pulse Acquisition Status bit</li> <li>1 = Timer1 gate single-pulse acquisition is ready, waiting for an edge</li> <li>0 = Timer1 gate single-pulse acquisition has completed or has not been started</li> <li>This bit is automatically cleared when T1GSPM is cleared.</li> </ul> |                                                                      |                                                                   |                      |                 |               |        |  |  |
| bit 2           | <b>T1GVAL:</b> Timer1 Gate Current State bit<br>Indicates the current state of the Timer1 gate that could be provided to TMR1H:TMR1L.<br>Unaffected by Timer1 Gate Enable (TMR1GE).                                                                                                                                                                                                       |                                                                      |                                                                   |                      |                 |               |        |  |  |
| bit 1-0         | <b>T1GSS&lt;1:0&gt;</b><br>11 = SYNCC<br>10 = SYNCC<br>01 = Timer0<br>00 = Timer1                                                                                                                                                                                                                                                                                                         | : Timer1 Gate<br>C2OUT<br>C1OUT<br>overflow outpu<br>gate pin        | Source Select<br>It                                               | bits                 |                 |               |        |  |  |

#### **REGISTER 7-2:** T1GCON: TIMER1 GATE CONTROL REGISTER

## 9.0 HARDWARE LIMIT TIMER (HLT) MODULE

The Hardware Limit Timer (HLT) module is a version of the Timer2-type modules. In addition to all the Timer2type features, the HLT can be reset on rising and falling events from selected peripheral outputs.

The HLT primary purpose is to act as a timed hardware limit to be used in conjunction with asynchronous analog feedback applications. The external Reset source synchronizes the HLTMRx to an analog application.

In normal operation, the external Reset source from the analog application should occur before the HLTMRx matches the HLTPRx. This resets HLTMRx for the next period and prevents the HLTimerx Output from going active.

When the external Reset source fails to generate a signal within the expected time, (allowing the HLTMRx to match the HLTPRx), then the HLTimerx Output becomes active.

The HLT module incorporates the following features:

- 8-bit Read-Write Timer Register (HLTMRx)
- 8-bit Read-Write Period register (HLTPRx)
- Software programmable prescaler:
  - 1:1
  - 1:4
  - 1:16
  - 1:64
- Software programmable postscaler
  - 1:1 to 1:16, inclusive
- Interrupt on HLTMRx match with HLTPRx
- · Eight selectable timer Reset inputs (two reserved)
- · Reset on rising and falling event

Refer to Figure 9-1 for a block diagram of the HLT.



#### FIGURE 9-1: HLTMRx BLOCK DIAGRAM

#### 10.2 Compare Mode

Compare mode makes use of the 16-bit Timer1 resource. The 16-bit value of the CCPR1H:CCPR1L register pair is constantly compared against the 16-bit value of the TMR1H:TMR1L register pair. When a match occurs, one of the following events can occur:

- Toggle the CCP1 output
- Set the CCP1 output
- Clear the CCP1 output
- Generate a Special Event Trigger
- Generate a Software Interrupt

The action on the pin is based on the value of the CCP1M<3:0> control bits of the CCP1CON register. At the same time, the interrupt flag CCP1IF bit is set.

All Compare modes can generate an interrupt.

Figure 10-2 shows a simplified diagram of the Compare operation.

#### FIGURE 10-2: COMPARE MODE OPERATION BLOCK DIAGRAM



#### 10.2.1 CCP1 PIN CONFIGURATION

The user must configure the CCP1 pin as an output by clearing the associated TRIS bit.

| Note: | Clearing the CCP1CON register will force                |  |  |  |  |  |  |  |  |
|-------|---------------------------------------------------------|--|--|--|--|--|--|--|--|
|       | the CCP1 compare output latch to the                    |  |  |  |  |  |  |  |  |
|       | default low level. This is not the PORT I/O data latch. |  |  |  |  |  |  |  |  |

#### 10.2.2 TIMER1 MODE RESOURCE

In Compare mode, Timer1 must be running in either Timer mode or Synchronized Counter mode. The compare operation may not work in Asynchronous Counter mode.

See Section 7.0 "Timer1 Module with Gate Control" for more information on configuring Timer1.

Note: Clocking Timer1 from the system clock (Fosc) should not be used in Compare mode. In order for Compare mode to recognize the trigger event on the CCP1 pin, TImer1 must be clocked from the instruction clock (Fosc/4) or from an external clock source.

#### 10.2.3 SOFTWARE INTERRUPT MODE

When Generate Software Interrupt mode is chosen (CCP1M<3:0> = 1010), the CCP1 module does not assert control of the CCP1 pin (see the CCP1CON register).

#### 10.2.4 SPECIAL EVENT TRIGGER

When Special Event Trigger mode is chosen (CCP1M<3:0> = 1011), the CCP1 module does the following:

- Resets Timer1
- Starts an ADC conversion if ADC is enabled

The CCP1 module does not assert control of the CCP1 pin in this mode.

The Special Event Trigger output of the CCP1 occurs immediately upon a match between the TMR1H, TMR1L register pair and the CCPR1H, CCPR1L register pair. The TMR1H, TMR1L register pair is not reset until the next rising edge of the Timer1 clock. The Special Event Trigger output starts an A/D conversion (if the A/D module is enabled). This allows the CCPR1H, CCPR1L register pair to effectively provide a 16-bit programmable period register for Timer1.

#### TABLE 10-2: SPECIAL EVENT TRIGGER

| Device                  | CCP1 |
|-------------------------|------|
| PIC16F753<br>PIC16HV753 | CCP1 |

Refer to Section 12.0 "Analog-to-Digital Converter (ADC) Module" for more information.

- Note 1: The Special Event Trigger from the CCP module does not set interrupt flag bit TMR1IF of the PIR1 register.
  - 2: Removing the match condition by changing the contents of the CCPR1H and CCPR1L register pair, between the clock edge that generates the Special Event Trigger and the clock edge that generates the Timer1 Reset, will preclude the Reset from occurring.



# DS40001709D-page 90

© 2013-2016 Microchip Technology Inc.

| U-0     | U-0 | U-0 | U-0 | R/W-x/u    | R/W-x/u | R/W-x/u | R/W-x/u |  |
|---------|-----|-----|-----|------------|---------|---------|---------|--|
| —       | _   | _   | —   | GxPHR<3:0> |         |         |         |  |
| bit 7   |     |     |     |            |         |         | bit 0   |  |
|         |     |     |     |            |         |         |         |  |
| Legend: |     |     |     |            |         |         |         |  |

| Legena.              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |
|                      |                      |                                                       |

#### bit 7-4 Unimplemented: Read as '0'

bit 3-0 **GxPHR<3:0>:** Rising Edge Phase Delay Count Value bits

= Number of COGx clock periods to delay rising edge event

#### REGISTER 11-14: COGxPHF: COG FALLING EDGE PHASE DELAY COUNT REGISTER

| U-0   | U-0 | U-0 | U-0 | R/W-x/u    | R/W-x/u | R/W-x/u |       |
|-------|-----|-----|-----|------------|---------|---------|-------|
| —     | —   | —   | —   | GxPHF<3:0> |         |         |       |
| bit 7 |     |     |     |            |         |         | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |

## bit 7-4 Unimplemented: Read as '0'

bit 3-0 **GxPHF<3:0>:** Falling Edge Phase Delay Count Value bits

= Number of COGx clock periods to delay falling edge event

## 15.0 COMPARATOR MODULE

Comparators are used to interface analog circuits to a digital circuit by comparing two analog voltages and providing a digital indication of their relative magnitudes. Comparators are very useful mixed-signal building blocks because they provide analog functionality independent of program execution. The analog comparator module includes the following features:

- Independent comparator control
- Programmable input selection
- · Comparator output is available internally/externally
- Programmable output polarity
- Interrupt-on-change
- · Wake-up from Sleep
- Programmable Speed/Power optimization
- PWM shutdown
- Programmable and Fixed Voltage Reference

#### 15.1 Comparator Overview

A single comparator is shown in Figure 15-1 along with the relationship between the analog input levels and the digital output. When the analog voltage at VIN+ is less than the analog voltage at VIN-, the output of the comparator is a digital low level. When the analog voltage at VIN+ is greater than the analog voltage at VIN-, the output of the comparator is a digital high level.

#### FIGURE 15-1:

#### SINGLE COMPARATOR



## 16.0 OPERATIONAL AMPLIFIER (OPA) MODULE

The Operational Amplifier (OPA) is a standard threeterminal device requiring external feedback to operate. The OPA module has the following features:

- External Connections to I/O Ports
- Selectable Unity Gain Bandwidth Product Option
- Low-Leakage Inputs
- Factory-Calibrated Input Offset Voltage

#### 16.1 OPAxCON0 Register

The OPAxCON0 register, shown in Register 16-1, controls the OPA module.

The OPA module is enabled by setting the OPAxEN bit of the OPAxCON register. When enabled, the OPA forces the output driver of the OPAxOUT pin into tristate to prevent contention between the driver and the OPA output.

The OPAxUGM bit of the OPAxCON register enables the Unity Gain Bandwidth mode (voltage follower) of the amplifier. In Unity Gain mode, the OPAxNCH<1:0> inputs are disabled. The default mode is normal threeterminal operation.

Note: When the OPA module is enabled, the OPAxOUT pin is driven by the op amp output, not by the PORT digital driver. Refer to Section 22.0 "Electrical Specifications" for the op amp output drive capability.

#### 16.2 Effects of a Reset

A device Reset forces all registers to their Reset state. This disables the OPA module.

## 16.3 OPA Module Performance

Common AC and DC performance specifications for the OPA module:

- Common Mode Voltage Range
- Leakage Current
- Input Offset Voltage
- Open Loop Gain
- Gain Bandwidth Product

Common mode voltage range is the specified voltage range for the OPAx+ and OPAx- inputs, for which the OPA module will perform within its specifications. The OPA module is designed to operate with input voltages between Vss and VDD. Behavior for Common mode voltages greater than VDD or below Vss is not guaranteed.

Leakage current is a measure of the small source or sink currents on the OPAx+ and OPAx- inputs. To minimize the effect of leakage currents, the effective impedances connected to the OPAx+ and OPAx- inputs should be kept as small as possible and equal. Input offset voltage is a measure of the voltage difference between the OPAx+ and OPAx- inputs in a closed loop circuit with the OPA in its linear region. The offset voltage will appear as a DC offset in the output equal to the input offset voltage, multiplied by the gain of the circuit.

The input offset voltage is also affected by the Common mode voltage. The OPA is factory-calibrated to minimize the input offset voltage of the module. Open loop gain is the ratio of the output voltage to the differential input voltage (OPAx+) - (OPAx-). The gain is greatest at DC and falls off with frequency.

Gain Bandwidth Product or GBWP is the frequency at which the open loop gain falls off to 0 dB. The lower GBWP is optimized for systems requiring low-frequency response and low-power consumption.



#### FIGURE 19-10: WAKE-UP FROM SLEEP THROUGH INTERRUPT

#### 19.8 Code Protection

If the code protection bit(s) have not been programmed, the on-chip program memory can be read out using  $ICSP^{TM}$  for verification purposes.

| Note: | The entire Flash program memory will be   |  |  |  |  |  |  |
|-------|-------------------------------------------|--|--|--|--|--|--|
|       | erased when the code protection is turned |  |  |  |  |  |  |
|       | off. See the PIC16F753/HV753 Flash        |  |  |  |  |  |  |
|       | Memory Programming Specification          |  |  |  |  |  |  |
|       | (DS41686) for more information.           |  |  |  |  |  |  |

#### 19.9 ID Locations

Four memory locations (2000h-2003h) are designated as ID locations where the user can store checksum or other code identification numbers. These locations are not accessible during normal execution but are readable and writable during Program/Verify mode. Only the Least Significant seven bits of the ID locations are reported when using MPLAB<sup>®</sup> IDE.

#### 22.2 **DC Characteristics**

#### TABLE 22-1: SUPPLY VOLTAGE

| PIC16F753                                           |      | Standard Operating Conditions (unless otherwise stated) |                                                             |      |        |       |                              |
|-----------------------------------------------------|------|---------------------------------------------------------|-------------------------------------------------------------|------|--------|-------|------------------------------|
| PIC16HV753                                          |      |                                                         |                                                             |      |        |       |                              |
| Param<br>No.                                        | Sym. | Characteristic                                          | Min.                                                        | Тур† | Max.   | Units | Conditions                   |
| D001                                                | Vdd  | Supply Voltage                                          |                                                             |      |        |       |                              |
|                                                     |      |                                                         | VDDMIN                                                      |      | VDDMAX |       |                              |
|                                                     |      |                                                         | 2.0                                                         | —    | 5.5    | V     | $Fosc \le 8 MHz$             |
|                                                     |      |                                                         | 3.0                                                         | —    | 5.5    | V     | $Fosc \leq 10 MHz$           |
|                                                     |      |                                                         | 4.5                                                         | —    | 5.5    | V     | Fosc≤ 20 MHz                 |
| D001                                                |      |                                                         | 2.0                                                         | —    | 5.0    | V     | Fosc ≤ 8 MHz <sup>(2)</sup>  |
|                                                     |      |                                                         | 3.0                                                         | —    | 5.0    | V     | Fosc ≤ 10 MHz <sup>(2)</sup> |
|                                                     |      |                                                         | 4.5                                                         | —    | 5.0    | V     | Fosc ≤ 20 MHz <sup>(2)</sup> |
| D002*                                               | Vdr  | RAM Data Retention Volta                                | age <sup>(1)</sup>                                          |      |        |       |                              |
|                                                     |      |                                                         | 1.5                                                         | _    |        | V     | Device in Sleep mode         |
| D002                                                |      |                                                         | 1.5                                                         |      |        | V     | Device in Sleep mode         |
| D003*                                               | VPOR | VDD Start Voltage to ensur                              | ure internal Power-on Reset signal                          |      |        |       |                              |
|                                                     |      |                                                         | _                                                           | 1.6  |        | V     |                              |
| D003                                                |      |                                                         | —                                                           | 1.6  | _      | V     |                              |
| D004*                                               | SVDD | VDD Rise Rate to ensure V                               | Rate to ensure VDD Rise Rate internal Power-on Reset signal |      |        |       |                              |
|                                                     |      |                                                         | 0.05                                                        |      | _      | V/ms  | See Table for details.       |
| * These parameters are characterized but not tested |      |                                                         |                                                             |      |        |       |                              |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.

2: On the PIC16HV753, VDD is regulated by a Shunt Regulator and is dependent on series resistor (connected between the unregulated supply voltage and the VDD pin) to limit the current to 50 mA. See Section 20.0 "Shunt Regulator (PIC16HV753 Only)" for design requirements.

#### TABLE 22-6: THERMAL CHARACTERISTICS

| Standard Operating Conditions (unless otherwise stated) |           |                                        |       |       |                                                          |  |  |
|---------------------------------------------------------|-----------|----------------------------------------|-------|-------|----------------------------------------------------------|--|--|
| Param<br>No.                                            | Sym.      | Characteristic                         | Тур.  | Units | Conditions                                               |  |  |
| TH01                                                    | θја       | Thermal Resistance Junction to Ambient | 84.6  | °C/W  | 8-pin PDIP package                                       |  |  |
|                                                         |           |                                        | 149.5 | °C/W  | 8-pin SOIC package                                       |  |  |
|                                                         |           |                                        | 60    | °C/W  | 8-pin DFN 3x3mm package                                  |  |  |
| TH02                                                    | θJC       | Thermal Resistance Junction to Case    | 41.2  | °C/W  | 8-pin PDIP package                                       |  |  |
|                                                         |           |                                        | 39.9  | °C/W  | 8-pin SOIC package                                       |  |  |
|                                                         |           |                                        | 9     | °C/W  | 8-pin DFN 3x3mm package                                  |  |  |
| TH03                                                    | Тјмах     | Maximum Junction Temperature           | 150   | °C    |                                                          |  |  |
| TH04                                                    | PD        | Power Dissipation                      | _     | W     | PD = PINTERNAL + PI/O                                    |  |  |
| TH05                                                    | PINTERNAL | Internal Power Dissipation             | _     | W     | PINTERNAL = IDD x VDD <sup>(1)</sup>                     |  |  |
| TH06                                                    | Pi/o      | I/O Power Dissipation                  | _     | W     | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ |  |  |
| TH07                                                    | Pder      | Derated Power                          | _     | W     | Pder = PDmax (Tj - Ta)/θja <sup>(2)</sup>                |  |  |

**Note 1:** IDD is current to run the chip alone without driving any load on the output pins.

2: TA = Ambient temperature; TJ = Junction Temperature



FIGURE 23-19: IPD, FIXED VOLTAGE REFERENCE (FVR), PIC16F753 ONLY



















## 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging











Microchip Technology Drawing No. C04-065C Sheet 1 of 2

## **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

Fax: 852-2401-3431

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7828

Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf Tel: 49-2129-3766400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Poland - Warsaw Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

06/23/16