Welcome to **E-XFL.COM** Understanding <u>Embedded - DSP (Digital Signal Processors)</u> Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems. # Applications of <u>Embedded - DSP (Digital Signal Processors)</u> | Details | | |-------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Туре | SC140 Core | | Interface | DSI, Ethernet, RS-232 | | Clock Rate | 500MHz | | Non-Volatile Memory | External | | On-Chip RAM | 1.436MB | | Voltage - I/O | 3.30V | | Voltage - Core | 1.20V | | Operating Temperature | 0°C ~ 90°C (TJ) | | Mounting Type | Surface Mount | | Package / Case | 431-BFBGA, FCBGA | | Supplier Device Package | 431-FCPBGA (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmsc8122vt8000 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Table of Contents** | 1 | Pin A | Assignments4 | Figure 10.Internal Tick Spacing for Memory Controller Signals 22 | 2 | |-----|--------|-----------------------------------------------------------------------------------|------------------------------------------------------------------|---| | | 1.1 | FC-PBGA Ball Layout Diagrams4 | Figure 11. SIU Timing Diagram | 5 | | | 1.2 | Signal List By Ball Location7 | Figure 12.CLKOUT and CLKIN Signals | 6 | | 2 | Elect | rical Characteristics | Figure 13.DMA Signals 2 | 7 | | | 2.1 | Maximum Ratings | Figure 14.Asynchronous Single- and Dual-Strobe Modes Read | | | | 2.2 | Recommended Operating Conditions14 | Timing Diagram | 9 | | | 2.3 | Thermal Characteristics | Figure 15.Asynchronous Single- and Dual-Strobe Modes Write | | | | 2.4 | DC Electrical Characteristics | Timing Diagram | 0 | | | 2.5 | AC Timings | Figure 16. Asynchronous Broadcast Write Timing Diagram 30 | 0 | | 3 | Hard | ware Design Considerations39 | Figure 17.DSI Synchronous Mode Signals Timing Diagram 3 | 1 | | | 3.1 | Start-up Sequencing Recommendations39 | Figure 18.TDM Inputs Signals | 2 | | | 3.2 | Power Supply Design Considerations | Figure 19.TDM Output Signals | 2 | | | 3.3 | Connectivity Guidelines41 | Figure 20.UART Input Timing | 3 | | | 3.4 | External SDRAM Selection | Figure 21.UART Output Timing | 3 | | | 3.5 | Thermal Considerations | Figure 22.Timer Timing | 4 | | 4 | | ring Information | Figure 23.MDIO Timing Relationship to MDC | 4 | | 5 | Pack | age Information | Figure 24.MII Mode Signal Timing | 5 | | 6 | Prod | uct Documentation | Figure 25.RMII Mode Signal Timing | | | 7 | Revi | sion History | Figure 26.SMII Mode Signal Timing | 6 | | 1 : | | Eiguros | Figure 27.GPIO Timing | 7 | | | | Figures | Figure 28.EE Pin Timing | | | | | MSC8122 Block Diagram | Figure 29.Test Clock Input Timing Diagram 38 | | | | | StarCore SC140 DSP Extended Core Block Diagram 3 | Figure 30.Boundary Scan (JTAG) Timing Diagram | 8 | | _ | | MSC8122 Package, Top View 5 | Figure 31.Test Access Port Timing Diagram | | | | | MSC8122 Package, Bottom View | Figure 32.TRST Timing Diagram | | | | | Overshoot/Undershoot Voltage for V <sub>IH</sub> and V <sub>IL</sub> 16 | Figure 33.Core Power Supply Decoupling | 0 | | | | Start-Up Sequence: V <sub>DD</sub> and V <sub>DDH</sub> Raised Together 17 | Figure 34.V <sub>CCSYN</sub> Bypass | 1 | | Fig | ure 7. | Start-Up Sequence: V <sub>DD</sub> Raised Before V <sub>DDH</sub> with CLKIN | Figure 35.MSC8122 Mechanical Information, 431-pin FC-PBGA | | | | | Started with V <sub>DDH</sub> | Package 4- | 4 | | | | Power-Up Sequence for V <sub>DDH</sub> and V <sub>DD</sub> /V <sub>CCSYN</sub> 18 | | | | Fig | ure 9. | Timing Diagram for a Reset Configuration Write 21 | | | Figure 3. MSC8122 Package, Top View #### **Bottom View** Figure 4. MSC8122 Package, Bottom View Table 1. MSC8122 Signal Listing by Ball Designator (continued) | Des. | Signal Name | Des. | Signal Name | | |------|-------------------------|------|-------------------------------------------|--| | M15 | $V_{DDH}$ | P12 | V <sub>CCSYN</sub> | | | M16 | HBRST | P13 | GND | | | M17 | $V_{DDH}$ | P14 | GND | | | M18 | $V_{DDH}$ | P15 | TA | | | M19 | GND | P16 | BR | | | M20 | $V_{DDH}$ | P17 | TEA | | | M21 | A24 | P18 | PSDVAL | | | M22 | A21 | P19 | DP0/DREQ1/EXT_BR2 | | | N2 | HD26 | P20 | V <sub>DDH</sub> | | | N3 | HD30 | P21 | GND | | | N4 | HD29 | P22 | A19 | | | N5 | HD24 | R2 | HD18 | | | N6 | PWE2/PSDDQM2/PBS2 | R3 | V <sub>DDH</sub> | | | N7 | $V_{DDH}$ | R4 | GND | | | N8 | HWBS0/HDBS0/HWBE0/HDBE0 | R5 | HD22 | | | N9 | HBCS | R6 | HWBS6/HDBS6/HWBE6/HDBE6/PWE6/PSDDQM6/PBS6 | | | N10 | GND | R7 | HWBS4/HDBS4/HWBE4/HDBE4/PWE4/PSDDQM4/PE | | | N14 | GND | R8 | TSZ1 | | | N15 | HRDS/HRW/HRDE | R9 | TSZ3 | | | N16 | BG | R10 | ĪRQ1/GBL | | | N17 | HCS | R11 | V <sub>DD</sub> | | | N18 | CS0 | R12 | V <sub>DD</sub> | | | N19 | PSDWE/PGPL1 | R13 | V <sub>DD</sub> | | | N20 | GPIO26/TDM0RDAT | R14 | TT0/HA7 | | | N21 | A23 | R15 | ĪRQ7/DP7/DREQ4 | | | N22 | A20 | R16 | ĪRQ6/DP6/DREQ3 | | | P2 | HD20 | R17 | ĪRQ3/DP3/DREQ2/ĒXT_BR3 | | | P3 | HD27 | R18 | TS | | | P4 | HD25 | R19 | IRQ2/DP2/DACK2/EXT_DBG2 | | | P5 | HD23 | R20 | A17 | | | P6 | HWBS3/HDBS3/HWBE3/HDBE3 | R21 | A18 | | | P7 | HWBS2/HDBS2/HWBE2/HDBE2 | R22 | A16 | | | P8 | HWBS1/HDBS1/HWBE1/HDBE1 | T2 | HD17 | | | P9 | HCLKIN | Т3 | HD21 | | | P10 | GND | T4 | HD1/DSISYNC | | | P11 | GND <sub>SYN</sub> | T5 | HD0/SWTE | | | | | | | | # 2 Electrical Characteristics This document contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. For additional information, see the MSC8122 Reference Manual. ## 2.1 Maximum Ratings ### **CAUTION** This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or $V_{DD}$ ). In calculating timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification never occurs in the same device with a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist. **Table 2** describes the maximum electrical ratings for the MSC8122. **Table 2. Absolute Maximum Ratings** | Rating | Symbol | Value | Unit | |------------------------------------------------------------------|------------------|-------------|----------| | Core and PLL supply voltage | $V_{DD}$ | -0.2 to 1.6 | V | | I/O supply voltage | V <sub>DDH</sub> | -0.2 to 4.0 | V | | Input voltage | V <sub>IN</sub> | -0.2 to 4.0 | V | | Maximum operating temperature: • Standard range • Extended range | TJ | 90<br>105 | °C<br>°C | | Minimum operating temperature • Standard range • Extended range | TJ | 0<br>-40 | °C<br>°C | | Storage temperature range | T <sub>STG</sub> | -55 to +150 | °C | Notes: 1. Functional operating conditions are given in Table 3. - 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the listed limits may affect device reliability or cause permanent damage. - 3. Section 3.5, Thermal Considerations includes a formula for computing the chip junction temperature (T,j). ## 2.2 Recommended Operating Conditions **Table 3** lists recommended operating conditions. Proper device operation outside of these conditions is not guaranteed. **Table 3. Recommended Operating Conditions** | Rating | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------|----------------------------------------| | Core and PLL supply voltage: • Standard — 400 MHz — 500 MHz • Reduced (300 and 400 MHz) | V <sub>DD</sub><br>V <sub>CCSYN</sub> | 1.14 to 1.26<br>1.16 to 1.24<br>1.07 to 1.13 | V<br>V<br>V | | I/O supply voltage | $V_{DDH}$ | 3.135 to 3.465 | V | | Input voltage | V <sub>IN</sub> | -0.2 to V <sub>DDH</sub> +0.2 | V | | Operating temperature range: • Standard • Extended | T <sub>J</sub> | 0 to 90<br>-40 to 105 | °°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°° | ### 2.3 Thermal Characteristics Table 4 describes thermal characteristics of the MSC8122 for the FC-PBGA packages. Table 4. Thermal Characteristics for the MSC8122 | Charactaristic | Comple at | | PBGA<br>20 mm <sup>5</sup> | 11 | |-------------------------------------------------------|-----------------|-----------------------|-------------------------------|------| | Characteristic | Symbol | Natural<br>Convection | 200 ft/min<br>(1 m/s) airflow | Unit | | Junction-to-ambient <sup>1, 2</sup> | $R_{ heta JA}$ | 26 | 21 | °C/W | | Junction-to-ambient, four-layer board <sup>1, 3</sup> | $R_{ heta JA}$ | 19 | 15 | °C/W | | Junction-to-board (bottom) <sup>4</sup> | $R_{ heta JB}$ | 9 | | °C/W | | Junction-to-case <sup>5</sup> | $R_{\theta JC}$ | 0.9 | | °C/W | | Junction-to-package-top <sup>6</sup> | $\Psi_{JT}$ | 1 | | °C/W | #### Notes: - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. - 3. Per JEDEC JESD51-6 with the board horizontal. - 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD 51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. Section 3.5, Thermal Considerations provides a detailed explanation of these characteristics. ### 2.4 DC Electrical Characteristics This section describes the DC electrical characteristics for the MSC8122. The measurements in **Table 5** assume the following system conditions: - $T_A = 25 \, ^{\circ}C$ - V<sub>DD</sub> = - $300/400 \text{ MHz } 1.1 \text{ V nominal} = 1.07-1.13 \text{ V}_{DC}$ - $-400 \text{ MHz } 1.2 \text{ V nominal} = 1.14-1.26 \text{ V}_{DC}$ - 500 MHz 1.2 V nominal = 1.16–1.24 V<sub>DC</sub> - $V_{DDH} = 3.3 \text{ V} \pm 5\% \text{ V}_{DC}$ - GND = $0 V_{DC}$ **Note:** The leakage current is measured for nominal $V_{DDH}$ and $V_{DD}$ . **Table 5. DC Electrical Characteristics** | Characteristic | Symbol | Min | Typical | Max | Unit | |--------------------------------------------------------------------------|--------------------------------------|------|--------------------------------------|-------|----------| | Input high voltage <sup>1</sup> , all inputs except CLKIN | V <sub>IH</sub> | 2.0 | _ | 3.465 | V | | Input low voltage <sup>1</sup> | $V_{IL}$ | GND | 0 | 0.8 | V | | CLKIN input high voltage | V <sub>IHC</sub> | 2.4 | 3.0 | 3.465 | V | | CLKIN input low voltage | V <sub>ILC</sub> | GND | 0 | 0.8 | V | | Input leakage current, V <sub>IN</sub> = V <sub>DDH</sub> | I <sub>IN</sub> | -1.0 | 0.09 | 1 | μΑ | | Tri-state (high impedance off state) leakage current, $V_{IN} = V_{DDH}$ | l <sub>OZ</sub> | -1.0 | 0.09 | 1 | μA | | Signal low input current, V <sub>IL</sub> = 0.8 V <sup>2</sup> | Ι <sub>L</sub> | -1.0 | 0.09 | 1 | μA | | Signal high input current, V <sub>IH</sub> = 2.0 V <sup>2</sup> | I <sub>H</sub> | -1.0 | 0.09 | 1 | μA | | Output high voltage, $I_{OH} = -2 \text{ mA}$ , except open drain pins | V <sub>OH</sub> | 2.0 | 3.0 | _ | V | | Output low voltage, I <sub>OL</sub> = 3.2 mA | V <sub>OL</sub> | _ | 0 | 0.4 | V | | V <sub>CCSYN</sub> PLL supply current | I <sub>VCCSYN</sub> | _ | 2 | 4 | mA | | Internal supply current: • Wait mode • Stop mode | I <sub>DDW</sub><br>I <sub>DDS</sub> | | 375 <sup>3</sup><br>290 <sup>3</sup> | _ | mA<br>mA | | Typical power 400 MHz at 1.2 V <sup>4</sup> | Р | _ | 1.15 | _ | W | Notes: - 1. See Figure 5 for undershoot and overshoot voltages. - 2. Not tested. Guaranteed by design. - 3. Measured for 1.2 V core at 25°C junction temperature. - 4. The typical power values were measured using an EFR code with the device running at a junction temperature of 25°C. No peripherals were enabled and the ICache was not enabled. The source code was optimized to use all the ALUs and AGUs and all four cores. It was created using CodeWarrior® 2.5. These values are provided as examples only. Power consumption is application dependent and varies widely. To assure proper board design with regard to thermal dissipation and maintaining proper operating temperatures, evaluate power consumption for your application and use the design guidelines in Chapter 4 of this document and in MSC8102, MSC8122, and MSC8126 Thermal Management Design Guidelines (AN2601). ## 2.5.5 System Bus Access Timing ### 2.5.5.1 Core Data Transfers Generally, all MSC8122 bus and system output signals are driven from the rising edge of the reference clock (REFCLK). The REFCLK is the CLKIN signal. Memory controller signals, however, trigger on four points within a REFCLK cycle. Each cycle is divided by four internal ticks: T1, T2, T3, and T4. T1 always occurs at the rising edge of REFCLK (and T3 at the falling edge), but the spacing of T2 and T4 depends on the PLL clock ratio selected, as **Table 13** shows. **Table 13. Tick Spacing for Memory Controller Signals** | BCLK/SC140 clock | Tick Spacing | (T1 Occurs at the Rising Edg | e of REFCLK) | |---------------------|--------------|------------------------------|--------------| | BCLR/SC140 Clock | T2 | Т3 | T4 | | 1:4, 1:6, 1:8, 1:10 | 1/4 REFCLK | 1/2 REFCLK | 3/4 REFCLK | | 1:3 | 1/6 REFCLK | 1/2 REFCLK | 4/6 REFCLK | | 1:5 | 2/10 REFCLK | 1/2 REFCLK | 7/10 REFCLK | Figure 10 is a graphical representation of Table 13. Figure 10. Internal Tick Spacing for Memory Controller Signals #### **Table 15. AC Timing for SIU Outputs** | | | V | alue for | Bus Spe | ed in MHz <sup>3</sup> | | | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|------------|------------------------|----------|--| | | | Ref = CLKIN | | | Ref = CLKOUT | | | | No. | Characteristic | 1.1 V | 1.2 V | 1.2 V | 1.2 V | Units | | | | | 100/<br>133 | 133 | 166 | 100/133 | | | | 30 <sup>2</sup> | Minimum delay from the 50% level of the REFCLK for all signals | 0.9 | 0.8 | 0.8 | 1.0 | ns | | | 31 | PSDVAL/TEA/TA max delay from the 50% level of the REFCLK rising edge | 6.0 | 4.9 | 4.9 | 5.8 | ns | | | 32a | Address bus max delay from the 50% level of the REFCLK rising edge • Multi-master mode (SIUBCR[EBM] = 1) • Single-master mode (SIUBCR[EBM] = 0) | 6.4<br>5.3 | 5.5<br>4.2 | 5.5<br>3.9 | 6.4<br>5.1 | ns<br>ns | | | 32b | Address attributes: TT[0–1]/TBST/TSZ/GBL max delay from the 50% level of the REFCLK rising edge | 6.4 | 5.1 | 5.1 | 6.0 | ns | | | 32c | Address attributes: TT[2–4]/TC max delay from the 50% level of the REFCLK rising edge | 6.9 | 5.7 | 5.7 | 6.6 | ns | | | 32d | BADDR max delay from the 50% level of the REFCLK rising edge | 5.2 | 4.2 | 4.2 | 5.1 | ns | | | 33a | Data bus max delay from the 50% level of the REFCLK rising edge • Data-pipeline mode • Non-pipeline mode | 4.8<br>7.1 | 3.9<br>6.1 | 3.7<br>6.1 | 4.8<br>7.0 | ns<br>ns | | | 33b | DP max delay from the 50% level of the REFCLK rising edge Data-pipeline mode Non-pipeline mode | 6.0<br>7.5 | 5.3<br>6.5 | 5.3<br>6.5 | 6.2<br>7.4 | ns<br>ns | | | 34 | Memory controller signals/ALE/CS[0–4] max delay from the 50% level of the REFCLK rising edge | 5.1 | 4.2 | 3.9 | 5.1 | ns | | | 35a | DBG/BG/BR/DBB max delay from the 50% level of the REFCLK rising edge | 6.0 | 4.7 | 4.7 | 5.6 | ns | | | 35b | AACK/ABB/TS/CS[5–7] max delay from the 50% level of the REFCLK rising edge | 5.5 | 4.5 | 4.5 | 5.4 | ns | | #### Notes: - 1. Values are measured from the 50% level of the REFCLK rising edge to the 50% signal level and assume a 20 pF load except where otherwise specified. - 2. Except for specification 30, which is specified for a 10 pF load, all timings in this table are specified for a 20 pF load. Decreasing the load results in a timing decrease at the rate of 0.3 ns per 5 pF decrease in load. Increasing the load results in a timing increase at the rate of 0.15 ns per 5 pF increase in load. - 3. The maximum bus frequency depends on the mode: - In 60x-compatible mode connected to another MSC8122 device, the frequency is determined by adding the input and output longest timing values, which results in the total delay for 20 pF output capacitance. You must also account for other influences that can affect timing, such as on-board clock skews, on-board noise delays, and so on. - In single-master mode, the frequency depends on the timing of the devices connected to the MSC8122. - To achieve maximum performance on the bus in single-master mode, disable the DBB signal by writing a 1 to the SIUMCR[BDD] bit. See the SIU chapter in the MSC8122 Reference Manual for details. Figure 11. SIU Timing Diagram ## 2.5.6 DSI Timing The timings in the following sections are based on a 20 pF capacitive load. # 2.5.6.1 DSI Asynchronous Mode **Table 18. DSI Asynchronous Mode Timing** | No. | Characteristics | Min | Max | Unit | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------|----------------| | 100 | Attributes <sup>1</sup> set-up time before strobe (HWBS[n]) assertion | 1.5 | _ | ns | | 101 | Attributes <sup>1</sup> hold time after data strobe deassertion | 1.3 | _ | ns | | 102 | Read/Write data strobe deassertion width: • DCR[HTAAD] = 1 | | _ | | | | Consecutive access to the same DSI Different device with DCR[HTADT] = 01 Different device with DCR[HTADT] = 40 | 1.8 + T <sub>REFCLK</sub><br>5 + T <sub>REFCLK</sub> | | ns<br>ns | | | Different device with DCR[HTADT] = 10 Different device with DCR[HTADT] = 11 DCR[HTAAD] = 0 | $5 + (1.5 \times T_{REFCLK})$<br>$5 + (2.5 \times T_{REFCLK})$<br>$1.8 + T_{REFCLK}$ | | ns<br>ns<br>ns | | 103 | Read data strobe deassertion to output data high impedance | — | 8.5 | ns | | 104 | Read data strobe assertion to output data active from high impedance | 2.0 | _ | ns | | 105 | Output data hold time after read data strobe deassertion | 2.2 | _ | ns | | 106 | Read/Write data strobe assertion to HTA active from high impedance | 2.2 | _ | ns | | 107 | Output data valid to HTA assertion | 3.2 | _ | ns | | 108 | Read/Write data strobe assertion to HTA valid <sup>2</sup> 1.1 V core | _ | 7.4 | ns | | 400 | • 1.2 V core | _ | 6.7 | ns | | 109 | Read/Write data strobe deassertion to output HTA high impedance. (DCR[HTAAD] = 0, HTA at end of access released at logic 0) | _ | 6.5 | ns | | 110 | Read/Write data strobe deassertion to output HTA deassertion. (DCR[HTAAD] = 1, HTA at end of access released at logic 1) | _ | 6.5 | ns | | 111 | Read/Write data strobe deassertion to output HTA high impedance. (DCR[HTAAD] = 1, HTA at end of access released at logic 1 | _ | | | | | DCR[HTADT] = 01 | | 5 + T <sub>REFCLK</sub> | ns | | | DCR[HTADT] = 10 DCR[HTADT] = 11 | | 5 + (1.5 × T <sub>REFCLK</sub> ) | ns | | 112 | Read/Write data strobe assertion width | 1.8 + T <sub>REFCLK</sub> | 5 + (2.5 × T <sub>REFCLK</sub> ) | ns<br>ns | | 201 | | 1.0 + TREFCLK<br>1.0 | | | | 201 | Host data input set-up time before write data strobe deassertion Host data input hold time after write data strobe deassertion | 1.0 | <del>_</del> | ns | | 202 | 1.1 V core | 1.7 | _ | ns | | | • 1.2 V core | 1.5 | _ | ns | | Notes: | <ol> <li>Attributes refers to the following signals: HCS, HA[11–29], HCID[0–</li> <li>This specification is tested in dual-strobe mode. Timing in single-strostrobe.</li> <li>All values listed in this table are tested or guaranteed by design.</li> </ol> | _ | | 1 | Figure 15 shows DSI asynchronous write signals timing. Notes: - 1. Used for single-strobe mode access. - 2. Used for dual-strobe mode access. - 3. HTA released at logic 0 (DCR[HTAAD] = 0) at end of access; used with pull-down implementation. - 4. HTA released at logic 1 (DCR[HTAAD] = 1) at end of access; used with pull-up implementation. Figure 15. Asynchronous Single- and Dual-Strobe Modes Write Timing Diagram Figure 16 shows DSI asynchronous broadcast write signals timing. Notes: - 1. Used for single-strobe mode access. - 2. Used for dual-strobe mode access. Figure 16. Asynchronous Broadcast Write Timing Diagram MSC8122 Quad Digital Signal Processor Data Sheet, Rev. 16 # 2.5.8 UART Timing **Table 22. UART Timing** | No. | Characteristics | Expression | Min | Max | Unit | |-----|----------------------------------------|--------------------------|-------|-----|------| | 400 | URXD and UTXD inputs high/low duration | 16 × T <sub>REFCLK</sub> | 160.0 | _ | ns | | 401 | URXD and UTXD inputs rise/fall time | | | 10 | ns | | 402 | UTXD output rise/fall time | | | 10 | ns | Figure 20. UART Input Timing Figure 21. UART Output Timing # 2.5.9 Timer Timing **Table 23. Timer Timing** | No. | Characteristics | Ref = CLKIN | | Unit | |-----|------------------------------------------------|-------------|-----|------| | NO. | Cital acteristics | Min | Max | | | 500 | TIMERx frequency | 10.0 | _ | ns | | 501 | TIMERx Input high period | 4.0 | _ | ns | | 502 | TIMERx Output low period | 4.0 | _ | ns | | 503 | TIMERx Propagations delay from its clock input | | | | | | • 1.1 V core | 3.1 | 9.5 | ns | | | • 1.2 V core | 2.8 | 8.1 | ns | Figure 22. Timer Timing # 2.5.10 Ethernet Timing ## 2.5.10.1 Management Interface Timing **Table 24. Ethernet Controller Management Interface Timing** | No. | Characteristics | Min | Max | Unit | |-----|-------------------------------------------|-----|-----|------| | 801 | ETHMDIO to ETHMDC rising edge set-up time | 10 | _ | ns | | 802 | ETHMDC rising edge to ETHMDIO hold time | 10 | _ | ns | Figure 23. MDIO Timing Relationship to MDC # 2.5.10.2 MII Mode Timing **Table 25. MII Mode Signal Timing** | No. | Characteristics | Min | Max | Unit | |-----|----------------------------------------------------------------------|-----|------|------| | 803 | ETHRX_DV, ETHRXD[0-3], ETHRX_ER to ETHRX_CLK rising edge set-up time | 3.5 | _ | ns | | 804 | ETHRX_CLK rising edge to ETHRX_DV, ETHRXD[0–3], ETHRX_ER hold time | 3.5 | _ | ns | | 805 | ETHTX_CLK to ETHTX_EN, ETHTXD[0-3], ETHTX_ER output delay | | | | | | • 1.1 V core | 1 | 14.6 | ns | | | 1.2 V core | 1 | 12.6 | ns | Figure 24. MII Mode Signal Timing ### 2.5.10.3 RMII Mode **Table 26. RMII Mode Signal Timing** | No. | Characteristics | 1.1 V Core | 1.1 V Core 1.2 V Core | | Core | Unit | |-----|---------------------------------------------------------------------------------|------------|-----------------------|-----|------|------| | | Cital acteristics | Min | Max | Min | Max | Oill | | 806 | ETHTX_EN,ETHRXD[0-1], ETHCRS_DV, ETHRX_ER to ETHREF_CLK rising edge set-up time | 1.6 | | 2 | | ns | | 807 | ETHREF_CLK rising edge to ETHRXD[0–1], ETHCRS_DV, ETHRX_ER hold time | 1.6 | _ | 1.6 | _ | ns | | 811 | ETHREF_CLK rising edge to ETHTXD[0-1], ETHTX_EN output delay. | 3 | 12.5 | 3 | 11 | ns | Figure 25. RMII Mode Signal Timing MSC8122 Quad Digital Signal Processor Data Sheet, Rev. 16 ### 2.5.10.4 SMII Mode **Table 27. SMII Mode Signal Timing** | No. | Characteristics | Min | Max | Unit | |--------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|----------| | 808 | ETHSYNC_IN, ETHRXD to ETHCLOCK rising edge set-up time | 1.0 | | ns | | 809 | ETHCLOCK rising edge to ETHSYNC_IN, ETHRXD hold time | 1.0 | _ | ns | | 810 | <ul> <li>ETHCLOCK rising edge to ETHSYNC, ETHTXD output delay</li> <li>1.1 V core.</li> <li>1.2 V core.</li> </ul> | 1.5 <sup>1</sup><br>1.5 <sup>1</sup> | 6.0 <sup>2</sup><br>5.0 <sup>2</sup> | ns<br>ns | | Notes: | <ol> <li>Measured using a 5 pF load.</li> <li>Measured using a 15 pF load.</li> </ol> | | | | Figure 26. SMII Mode Signal Timing # 2.5.11 GPIO Timing **Table 28. GPIO Timing** | No. | Characteristics | Ref = CLKIN Ref = CLKOUT (1.2 V only) | | Unit | | | |-----|--------------------------------------------------------|---------------------------------------|-----|------|-----|----------| | | | Min | Max | Min | Max | ns ns ns | | 601 | REFCLK edge to GPIO out valid (GPIO out delay time) | _ | 6.1 | _ | 6.9 | ns | | 602 | REFCLK edge to GPIO out not valid (GPIO out hold time) | 1.1 | _ | 1.3 | _ | ns | | 603 | REFCLK edge to high impedance on GPIO out | _ | 5.4 | _ | 6.2 | ns | | 604 | GPIO in valid to REFCLK edge (GPIO in set-up time) | 3.5 | _ | 3.7 | _ | ns | | 605 | REFCLK edge to GPIO in not valid (GPIO in hold time) | 0.5 | _ | 0.5 | _ | ns | Figure 31. Test Access Port Timing Diagram Figure 32. TRST Timing Diagram # 3 Hardware Design Considerations The following sections discuss areas to consider when the MSC8122 device is designed into a system. ## 3.1 Start-up Sequencing Recommendations Use the following guidelines for start-up and power-down sequences: - Assert PORESET and TRST before applying power and keep the signals driven low until the power reaches the required minimum power levels. This can be implemented via weak pull-down resistors. - CLKIN can be held low or allowed to toggle during the beginning of the power-up sequence. However, CLKIN must start toggling before the deassertion of PORESET and after both power supplies have reached nominal voltage levels. - If possible, bring up V<sub>DD</sub>/V<sub>CCSYN</sub> and V<sub>DDH</sub> together. If it is not possible, raise V<sub>DD</sub>/V<sub>CCSYN</sub> first and then bring up V<sub>DDH</sub>. V<sub>DDH</sub> should not exceed V<sub>DD</sub>/V<sub>CCSYN</sub> until V<sub>DD</sub>/V<sub>CCSYN</sub> reaches its nominal voltage level. Similarly, bring both voltage levels down together. If that is not possible reverse the power-up sequence, with V<sub>DDH</sub> going down first and then V<sub>DD</sub>/V<sub>CCSYN</sub>. **Note:** This recommended power sequencing for the MSC8122 is different from the MSC8102. See **Section 2.5.2** for start-up timing specifications. External voltage applied to any input line must not exceed the I/O supply $V_{DDH}$ by more than 0.8 V at any time, including during power-up. Some designs require pull-up voltages applied to selected input lines during power-up for configuration purposes. This is an acceptable exception to the rule. However, each such input can draw up to 80 mA per input pin per device in the system during start-up. During the power-up sequence, if $V_{DD}$ rises before $V_{DDH}$ (see **Figure 6**), current can pass from the $V_{DD}$ supply through the device ESD protection circuits to the $V_{DDH}$ supply. The ESD protection diode can allow this to occur when $V_{DD}$ exceeds $V_{DDH}$ by more than 0.8 V. Design the power supply to prevent or minimize this effect using one of the following optional methods: #### ware Design Considerations - Never allow V<sub>DD</sub> to exceed V<sub>DDH</sub> + 0.8V. - Design the $V_{DDH}$ supply to prevent reverse current flow by adding a minimum $10~\Omega$ resistor to GND to limit the current. Such a design yields an initial $V_{DDH}$ level of $V_{DD}-0.8~V$ before it is enabled. After power-up, V<sub>DDH</sub> must not exceed V<sub>DD</sub>/V<sub>CCSYN</sub> by more than 2.6 V. ## 3.2 Power Supply Design Considerations When used as a drop-in replacement in MSC8102 applications or when implementing a new design, use the guidelines described in *Migrating Designs from the MSC8102 to the MSC8122* (AN2716) and the *MSC8122 Design Checklist* (AN3374 for optimal system performance. *MSC8122 and MSC8126 Power Circuit Design Recommendations and Examples* (AN2937) provides detailed design information. See **Section 2.5.2** for start-up timing specifications. **Figure 33** shows the recommended power decoupling circuit for the core power supply. The voltage regulator and the decoupling capacitors should supply the required device current without any drop in voltage on the device pins. The voltage on the package pins should not drop below the minimum specified voltage level even for a very short spikes. This can be achieved by using the following guidelines: - For the core supply, use a voltage regulator rated at 1.2 V with nominal rating of at least 3 A. This rating does not reflect actual average current draw, but is recommended because it resists changes imposed by transient spikes and has better voltage recovery time than supplies with lower current ratings. - Decouple the supply using low-ESR capacitors mounted as close as possible to the socket. **Figure 33** shows three capacitors in parallel to reduce the resistance. Three capacitors is a recommended minimum number. If possible, mount at least one of the capacitors directly below the MSC8122 device. Figure 33. Core Power Supply Decoupling Each $V_{CC}$ and $V_{DD}$ pin on the MSC8122 device should have a low-impedance path to the board power supply. Similarly, each GND pin should have a low-impedance path to the ground plane. The power supply pins drive distinct groups of logic on the chip. The $V_{CC}$ power supply should have at least four 0.1 $\mu$ F by-pass capacitors to ground located as closely as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip $V_{CC}$ , $V_{DD}$ , and GND should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as $V_{CC}$ and GND planes. All output pins on the MSC8122 have fast rise and fall times. PCB trace interconnection length should be minimized to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data buses. Maximum PCB trace lengths of six inches are recommended. For the DSI control signals in synchronous mode, ensure that the layout supports the DSI AC timing requirements and minimizes any signal crosstalk. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PCB traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the V<sub>CC</sub>, V<sub>DD</sub>, and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins. There is one pair of PLL supply pins: $V_{CCSYN}$ -GND<sub>SYN</sub>. To ensure internal clock stability, filter the power to the $V_{CCSYN}$ input with a circuit similar to the one in 41 Figure 34. For optimal noise filtering, place the circuit as close as possible to $V_{CCSYN}$ . The 0.01-μF capacitor should be closest to $V_{CCSYN}$ , followed by the 10-μF capacitor, the 10-nH inductor, and finally the 10-Ω resistor to $V_{DD}$ . These traces should be kept short and direct. Provide an extremely low impedance path to the ground plane for $GND_{SYN}$ . Bypass $GND_{SYN}$ to $V_{CCSYN}$ by a 0.01-μF capacitor located as close as possible to the chip package. For best results, place this capacitor on the backside of the PCB aligned with the depopulated void on the MSC8122 located in the square defined by positions, L11, L12, L13, M11, M12, M13, N11, N12, and N13. Figure 34. V<sub>CCSYN</sub> Bypass # 3.3 Connectivity Guidelines Unused output pins can be disconnected, and unused input pins should be connected to the non-active value, via resistors to $V_{DDH}$ or GND, except for the following: - If the DSI is unused (DDR[DSIDIS] is set), HCS and HBCS must pulled up and all the rest of the DSI signals can be disconnected. - When the DSI uses synchronous mode, HTA must be pulled up. In asynchronous mode, HTA should be pulled either up or down, depending on design requirements. - HDST can be disconnected if the DSI is in big-endian mode, or if the DSI is in little-endian mode and the DCR[DSRFA] bit is set. - When the DSI is in 64-bit data bus mode and DCR[BEM] is cleared, pull up HWBS[1-3]/HDBS[1-3]/HWBE[1-3]/HDBE[1-3]/HDBE[1-3] and HWBS[4-7]/HDBS[4-7]/HDBE[4-7]/HDBE[4-7]/PSDDQM[4-7]/PBS[4-7]. - When the DSI is in 32-bit data bus mode and DCR[BEM] is cleared, HWBS[1-3]/HDBS[1-3]/HDBE[1-3]/HDBE[1-3] must be pulled up. - When the DSI is in asynchronous mode, HBRST and HCLKIN should either be disconnected or pulled up. - When the DSI uses sliding window address mode (DCR[SLDWA] = 1), the external HA[11–13] signals must be connected (tied) to the correct voltage levels so that the host can perform the first access to the DCR. After reset, the DSI expects full address mode (DCR[SLDWA] = 0). The DCR address in the DSI memory map is 0x1BE000, which requires the following connections: - HA11 must be pulled high (1) - HA12 must be pulled high (1) - HA13 must be pulled low (0) - The following signals must be pulled up: HRESET, SRESET, ARTRY, TA, TEA, PSDVAL, and AACK. - In single-master mode (BCR[EBM] = 0) with internal arbitration (PPC ACR[EARB] = 0): - $\overline{BG}$ , $\overline{DBG}$ , and $\overline{TS}$ can be left unconnected. - EXT\_BG[2-3], EXT\_DBG[2-3], and GBL can be left unconnected if they are multiplexed to the system bus functionality. For any other functionality, connect the signal lines based on the multiplexed functionality. - BR must be pulled up. - EXT\_BR[2–3] must be pulled up if multiplexed to the system bus functionality. - If there is an external bus master (BCR[EBM] = 1): - $\overline{BR}$ , $\overline{BG}$ , $\overline{DBG}$ , and $\overline{TS}$ must be pulled up. - EXT\_BR[2-3], EXT\_BG[2-3], and EXT\_DBG[2-3] must be pulled up if multiplexed to the system bus functionality. - In single-master mode, $\overline{ABB}$ and $\overline{DBB}$ can be selected as $\overline{IRQ}$ inputs and be connected to the non-active value. In other modes, they must be pulled up. #### ware Design Considerations **Note:** The MSC8122 does not support DLL-enabled mode. For the following two clock schemes, ensure that the DLL is disabled (that is, the DLLDIS bit in the Hard Reset Configuration Word is set). - If no system synchronization is required (for example, the design does not use SDRAM), you can use any of the available clock modes. - In the CLKIN synchronization mode, use the following connections: - Connect the oscillator output through a buffer to CLKIN. - Connect the CLKIN buffer output to the slave device (for example, SDRAM) making sure that the delay path between the clock buffer to the MSC8122 and the SDRAM is equal (that is, has a skew less than 100 ps). - Valid clock modes in this scheme are: 0, 7, 15, 19, 21, 23, 28, 29, 30, and 31. - In CLKOUT synchronization mode (for 1.2 V devices), CLKOUT is the main clock to SDRAM. Use the following connections: - Connect the oscillator output through a buffer to CLKIN. - Connect CLKOUT through a zero-delay buffer to the slave device (for example, SDRAM) using the following guidelines: - The maximum delay between the slave and CLKOUT must not exceed 0.7 ns. - The maximum load on CLKOUT must not exceed 10 pF. - Use a zero-delay buffer with a jitter less than 0.3 ns. - All clock modes are valid in this clock scheme. **Note:** See the Clock chapter in the MSC8122 Reference Manual for details. - If the 60x-compatible system bus is not used and SIUMCR[PBSE] is set, PPBS can be disconnected. Otherwise, it should be pulled up. - The following signals: SWTE, DSISYNC, DSI64, MODCK[1–2], CNFGS, CHIPID[0–3], RSTCONF and BM[0–2] are used to configure the MSC8122 and are sampled on the deassertion of the PORESET signal. Therefore, they should be tied to GND or V<sub>DDH</sub> or through a pull-down or a pull-up resistor until the deassertion of the PORESET signal. - When they are used, INT\_OUT (if SIUMCR[INTODC] is cleared), NMI\_OUT, and IRQxx (if not full drive) signals must be pulled up. - When the Ethernet controller is enabled and the SMII mode is selected, GPIO10 and GPIO14 must not be connected externally to any signal line. **Note:** For details on configuration, see the *MSC8122 User's Guide* and *MSC8122 Reference Manual*. For additional information, refer to the *MSC8122 Design Checklist* (AN2787). ### 3.4 External SDRAM Selection The external bus speed implemented in a system determines the speed of the SDRAM used on that bus. However, because of differences in timing characteristics among various SDRAM manufacturers, you may have use a faster speed rated SDRAM to assure efficient data transfer across the bus. For example, for 166 MHz operation, you may have to use 183 or 200 MHz SDRAM. Always perform a detailed timing analysis using the MSC8122 bus timing values and the manufacturer specifications for the SDRAM to ensure correct operation within your system design. The output delay listed in SDRAM specifications is usually given for a load of 30 pF. Scale the number to your specific board load using the typical scaling number provided by the SDRAM manufacturer.