Welcome to **E-XFL.COM** Understanding <u>Embedded - DSP (Digital Signal Processors)</u> Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems. # Applications of <u>Embedded - DSP (Digital Signal Processors)</u> | Details | | |-------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Туре | SC140 Core | | Interface | DSI, Ethernet, RS-232 | | Clock Rate | 400MHz | | Non-Volatile Memory | External | | On-Chip RAM | 1.436MB | | Voltage - I/O | 3.30V | | Voltage - Core | 1.20V | | Operating Temperature | -40°C ~ 105°C (TJ) | | Mounting Type | Surface Mount | | Package / Case | 431-BFBGA, FCBGA | | Supplier Device Package | 431-FCPBGA (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/msc8122tvt6400 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 3. MSC8122 Package, Top View Table 1. MSC8122 Signal Listing by Ball Designator (continued) | Des. | Signal Name | Des. | Signal Name | |------|--------------------------------------------|------|------------------------------| | E12 | GND | G6 | HA17 | | E13 | $V_{DD}$ | G7 | PWE0/PSDDQM0/PBS0 | | E14 | GND | G8 | $V_{DD}$ | | E15 | GND | G9 | $V_{DD}$ | | E16 | V <sub>DD</sub> | G10 | ĪRQ3/BADDR31 | | E17 | GND | G11 | BM0/TC0/BNKSEL0 | | E18 | GND | G12 | ABB/IRQ4 | | E19 | GPIO9/TDM2TSYN/IRQ7/ETHMDIO | G13 | V <sub>DD</sub> | | E20 | GPIO13/TDM2RCLK/IRQ11/ETHMDC | G14 | ĪRQ7/ĪNT_OUT | | E21 | GPIO10/TDM2TCLK/IRQ8/ETHRX_DV/ETHCRS_DV/NC | G15 | ETHCRS/ETHRXD | | E22 | GPIO12/TDM2RSYN/IRQ10/ETHRXD1/ETHSYNC | G16 | V <sub>DD</sub> | | F2 | PORESET | G17 | CS1 | | F3 | RSTCONF | G18 | BCTL0 | | F4 | NMI | G19 | GPIO15/TDM1TSYN/DREQ1 | | F5 | HA29 | G20 | GND | | F6 | HA22 | G21 | GPIO17/TDM1TDAT/DACK1 | | F7 | GND | G22 | GPIO22/TDM0TCLK/DONE2/DRACK2 | | F8 | $V_{DD}$ | H2 | HA20 | | F9 | $V_{DD}$ | H3 | HA28 | | F10 | V <sub>DD</sub> | H4 | V <sub>DD</sub> | | F11 | GND | H5 | HA19 | | F12 | $V_{DD}$ | H6 | TEST | | F13 | GND | H7 | PSDCAS/PGPL3 | | F14 | V <sub>DD</sub> | H8 | PGTA/PUPMWAIT/PGPL4/PPBS | | F15 | ETHRX_CLK/ETHSYNC_IN | H9 | V <sub>DD</sub> | | F16 | ETHTX_CLK/ETHREF_CLK/ETHCLOCK | H10 | BM1/TC1/BNKSEL1 | | F17 | GPIO20/TDM1RDAT | H11 | ARTRY | | F18 | GPIO18/TDM1RSYN/DREQ2 | H12 | ĀĀCK | | F19 | GPIO16/TDM1TCLK/DONE1/DRACK1 | H13 | DBB/IRQ5 | | F20 | GPIO11/TDM2TDAT/IRQ9/ETHRX_ER/ETHTXD | H14 | HTA | | F21 | GPIO14/TDM2RDAT/IRQ12/ETHRXD0/NC | H15 | V <sub>DD</sub> | | F22 | GPIO19/TDM1RCLK/DACK2 | H16 | TT4/CS7 | | G2 | HA24 | H17 | <del>CS4</del> | | G3 | HA27 | H18 | GPIO24/TDM0RSYN/IRQ14 | | G4 | HA25 | H19 | GPIO21/TDM0TSYN | | G5 | HA23 | H20 | $V_{DD}$ | Table 1. MSC8122 Signal Listing by Ball Designator (continued) | Des. | Signal Name | Des. | Signal Name | |------|---------------------------|------|-----------------------------| | W15 | $V_{DDH}$ | AA9 | $V_{DDH}$ | | W16 | HD33/D33/reserved | AA10 | HD54/D54/ETHTX_EN | | W17 | V <sub>DDH</sub> | AA11 | HD52/D52 | | W18 | HD32/D32/reserved | AA12 | $V_{DDH}$ | | W19 | GND | AA13 | GND | | W20 | GND | AA14 | $V_{DDH}$ | | W21 | A7 | AA15 | HD46/D46/ETHTXT0 | | W22 | A6 | AA16 | GND | | Y2 | HD7 | AA17 | HD42/D42/ETHRXD2/reserved | | Y3 | HD15 | AA18 | HD38/D38/reserved | | Y4 | $V_{DDH}$ | AA19 | HD35/D35/reserved | | Y5 | HD9 | AA20 | A0 | | Y6 | $V_{DD}$ | AA21 | A2 | | Y7 | HD60/D60/ETHCOL/reserved | AA22 | A3 | | Y8 | HD58/D58/ETHMDC | AB2 | GND | | Y9 | GND | AB3 | HD13 | | Y10 | $V_{DDH}$ | AB4 | HD11 | | Y11 | HD51/D51 | AB5 | HD8 | | Y12 | GND | AB6 | HD62/D62 | | Y13 | $V_{DDH}$ | AB7 | HD61/D61 | | Y14 | HD43/D43/ETHRXD3/reserved | AB8 | HD57/D57/ETHRX_ER | | Y15 | GND | AB9 | HD56/D56/ETHRX_DV/ETHCRS_DV | | Y16 | $V_{DDH}$ | AB10 | HD55/D55/ETHTX_ER/reserved | | Y17 | GND | AB11 | HD53/D53 | | Y18 | HD37/D37/reserved | AB12 | HD50/D50 | | Y19 | HD34/D34/reserved | AB13 | HD49/D49/ETHTXD3/reserved | | Y20 | V <sub>DDH</sub> | AB14 | HD48/D48/ETHTXD2/reserved | | Y21 | A4 | AB15 | HD47/D47/ETHTXD1 | | Y22 | A5 | AB16 | HD45/D45 | | AA2 | $V_{DD}$ | AB17 | HD44/D44 | | AA3 | HD14 | AB18 | HD41/D41/ETHRXD1 | | AA4 | HD12 | AB19 | HD39/D39/reserved | | AA5 | HD10 | AB20 | HD36/D36/reserved | | AA6 | HD63/D63 | AB21 | A1 | | AA7 | HD59/D59/ETHMDIO | AB22 | $V_{DD}$ | | AA8 | GND | | | ## 2 Electrical Characteristics This document contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. For additional information, see the MSC8122 Reference Manual. ## 2.1 Maximum Ratings #### **CAUTION** This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or $V_{DD}$ ). In calculating timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification never occurs in the same device with a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist. **Table 2** describes the maximum electrical ratings for the MSC8122. **Table 2. Absolute Maximum Ratings** | Rating | Symbol | Value | Unit | |------------------------------------------------------------------|------------------|-------------|----------| | Core and PLL supply voltage | $V_{DD}$ | -0.2 to 1.6 | V | | I/O supply voltage | V <sub>DDH</sub> | -0.2 to 4.0 | V | | Input voltage | V <sub>IN</sub> | -0.2 to 4.0 | V | | Maximum operating temperature: • Standard range • Extended range | TJ | 90<br>105 | °C<br>°C | | Minimum operating temperature • Standard range • Extended range | TJ | 0<br>-40 | °C<br>°C | | Storage temperature range | T <sub>STG</sub> | -55 to +150 | °C | Notes: 1. Functional operating conditions are given in Table 3. - 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the listed limits may affect device reliability or cause permanent damage. - 3. Section 3.5, Thermal Considerations includes a formula for computing the chip junction temperature (T,j). ## 2.2 Recommended Operating Conditions **Table 3** lists recommended operating conditions. Proper device operation outside of these conditions is not guaranteed. **Table 3. Recommended Operating Conditions** | Rating | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------|----------------------------------------| | Core and PLL supply voltage: • Standard — 400 MHz — 500 MHz • Reduced (300 and 400 MHz) | V <sub>DD</sub><br>V <sub>CCSYN</sub> | 1.14 to 1.26<br>1.16 to 1.24<br>1.07 to 1.13 | V<br>V<br>V | | I/O supply voltage | $V_{DDH}$ | 3.135 to 3.465 | V | | Input voltage | V <sub>IN</sub> | -0.2 to V <sub>DDH</sub> +0.2 | V | | Operating temperature range: • Standard • Extended | T <sub>J</sub> | 0 to 90<br>-40 to 105 | °°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°° | ### 2.3 Thermal Characteristics Table 4 describes thermal characteristics of the MSC8122 for the FC-PBGA packages. Table 4. Thermal Characteristics for the MSC8122 | Charactaristic | Comple at | FC-I<br>20 × 2 | 110024 | | | |-------------------------------------------------------|-----------------|--------------------------------------------|--------|------|--| | Characteristic | Symbol | Natural 200 ft/n<br>Convection (1 m/s) air | | Unit | | | Junction-to-ambient <sup>1, 2</sup> | $R_{ heta JA}$ | 26 | 21 | °C/W | | | Junction-to-ambient, four-layer board <sup>1, 3</sup> | $R_{ heta JA}$ | 19 | 15 | °C/W | | | Junction-to-board (bottom) <sup>4</sup> | $R_{ heta JB}$ | 9 | | °C/W | | | Junction-to-case <sup>5</sup> | $R_{\theta JC}$ | 0.9 | | °C/W | | | Junction-to-package-top <sup>6</sup> | $\Psi_{JT}$ | 1 | | °C/W | | #### Notes: - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. - 3. Per JEDEC JESD51-6 with the board horizontal. - 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD 51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. Section 3.5, Thermal Considerations provides a detailed explanation of these characteristics. ### 2.4 DC Electrical Characteristics This section describes the DC electrical characteristics for the MSC8122. The measurements in **Table 5** assume the following system conditions: - $T_A = 25 \, ^{\circ}C$ - V<sub>DD</sub> = - $300/400 \text{ MHz } 1.1 \text{ V nominal} = 1.07-1.13 \text{ V}_{DC}$ - $-400 \text{ MHz } 1.2 \text{ V nominal} = 1.14-1.26 \text{ V}_{DC}$ - 500 MHz 1.2 V nominal = 1.16–1.24 V<sub>DC</sub> - $V_{DDH} = 3.3 \text{ V} \pm 5\% \text{ V}_{DC}$ - GND = $0 V_{DC}$ **Note:** The leakage current is measured for nominal $V_{DDH}$ and $V_{DD}$ . **Table 5. DC Electrical Characteristics** | Characteristic | Symbol | Min | Typical | Max | Unit | |--------------------------------------------------------------------------|--------------------------------------|------|--------------------------------------|-------|----------| | Input high voltage <sup>1</sup> , all inputs except CLKIN | V <sub>IH</sub> | 2.0 | _ | 3.465 | V | | Input low voltage <sup>1</sup> | $V_{IL}$ | GND | 0 | 0.8 | V | | CLKIN input high voltage | V <sub>IHC</sub> | 2.4 | 3.0 | 3.465 | V | | CLKIN input low voltage | V <sub>ILC</sub> | GND | 0 | 0.8 | V | | Input leakage current, V <sub>IN</sub> = V <sub>DDH</sub> | I <sub>IN</sub> | -1.0 | 0.09 | 1 | μΑ | | Tri-state (high impedance off state) leakage current, $V_{IN} = V_{DDH}$ | l <sub>OZ</sub> | -1.0 | 0.09 | 1 | μA | | Signal low input current, V <sub>IL</sub> = 0.8 V <sup>2</sup> | Ι <sub>L</sub> | -1.0 | 0.09 | 1 | μA | | Signal high input current, V <sub>IH</sub> = 2.0 V <sup>2</sup> | I <sub>H</sub> | -1.0 | 0.09 | 1 | μΑ | | Output high voltage, $I_{OH} = -2 \text{ mA}$ , except open drain pins | V <sub>OH</sub> | 2.0 | 3.0 | _ | V | | Output low voltage, I <sub>OL</sub> = 3.2 mA | V <sub>OL</sub> | _ | 0 | 0.4 | V | | V <sub>CCSYN</sub> PLL supply current | I <sub>VCCSYN</sub> | _ | 2 | 4 | mA | | Internal supply current: • Wait mode • Stop mode | I <sub>DDW</sub><br>I <sub>DDS</sub> | | 375 <sup>3</sup><br>290 <sup>3</sup> | _ | mA<br>mA | | Typical power 400 MHz at 1.2 V <sup>4</sup> | Р | _ | 1.15 | _ | W | Notes: - 1. See Figure 5 for undershoot and overshoot voltages. - 2. Not tested. Guaranteed by design. - 3. Measured for 1.2 V core at 25°C junction temperature. - 4. The typical power values were measured using an EFR code with the device running at a junction temperature of 25°C. No peripherals were enabled and the ICache was not enabled. The source code was optimized to use all the ALUs and AGUs and all four cores. It was created using CodeWarrior® 2.5. These values are provided as examples only. Power consumption is application dependent and varies widely. To assure proper board design with regard to thermal dissipation and maintaining proper operating temperatures, evaluate power consumption for your application and use the design guidelines in Chapter 4 of this document and in MSC8102, MSC8122, and MSC8126 Thermal Management Design Guidelines (AN2601). Figure 5. Overshoot/Undershoot Voltage for VIH and VIL ## 2.5 AC Timings The following sections include illustrations and tables of clock diagrams, signals, and parallel I/O outputs and inputs. When systems such as DSP farms are developed using the DSI, use a device loading of 4 pF per pin. AC timings are based on a 20 pF load, except where noted otherwise, and a 50 $\Omega$ transmission line. For loads smaller than 20 pF, subtract 0.06 ns per pF down to 10 pF load. For loads larger than 20 pF, add 0.06 ns for SIU/Ethernet/DSI delay and 0.07 ns for GPIO/TDM/timer delay. When calculating overall loading, also consider additional RC delay. #### 2.5.1 Output Buffer Impedances | Output Buffers | Typical Impedance ( $\Omega$ ) | | | | |--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--|--|--| | System bus | 50 | | | | | Memory controller | 50 | | | | | Parallel I/O 50 | | | | | | <b>Note:</b> These are typical values at 65°C. The impedance may vary by ±25% depending on device process and operating temperature. | | | | | Table 6. Output Buffer Impedances ## 2.5.2 Start-Up Timing Starting the device requires coordination among several input sequences including clocking, reset, and power. **Section 2.5.3** describes the clocking characteristics. **Section 2.5.4** describes the reset and power-up characteristics. You must use the following guidelines when starting up an MSC8122 device: - PORESET and TRST must be asserted externally for the duration of the power-up sequence. See **Table 11** for timing. - If possible, bring up the $V_{DD}$ and $V_{DDH}$ levels together. For designs with separate power supplies, bring up the $V_{DD}$ levels and then the $V_{DDH}$ levels (see **Figure 7**). - CLKIN should start toggling at least 16 cycles (starting after V<sub>DDH</sub> reaches its nominal level) before PORESET deassertion to guarantee correct device operation (see Figure 6 and Figure 7). - CLKIN must not be pulled high during V<sub>DDH</sub> power-up. CLKIN can toggle during this period. **Note:** See **Section 3.1** for start-up sequencing recommendations and **Section 3.2** for power supply design recommendations. The following figures show acceptable start-up sequence examples. **Figure 6** shows a sequence in which $V_{DD}$ and $V_{DDH}$ are raised together. **Figure 7** shows a sequence in which $V_{DDH}$ is raised after $V_{DD}$ and CLKIN begins to toggle as $V_{DDH}$ rises. Figure 6. Start-Up Sequence: $V_{DD}$ and $V_{DDH}$ Raised Together Figure 7. Start-Up Sequence: $V_{DD}$ Raised Before $V_{DDH}$ with CLKIN Started with $V_{DDH}$ | Table 9. | <b>System</b> | Clock I | <b>Parameters</b> | |----------|---------------|---------|-------------------| |----------|---------------|---------|-------------------| | Characteristic | Min | Max | Unit | | |----------------------------------------------------------------------|-----|-------------|------|--| | Phase jitter between BCLK and CLKIN | _ | 0.3 | ns | | | CLKIN frequency | 20 | see Table 8 | MHz | | | CLKIN slope | _ | 3 | ns | | | CLKIN period jitter <sup>1</sup> | _ | 150 | ps | | | CLKIN jitter spectrum | 150 | _ | KHz | | | PLL input clock (after predivider) | 20 | 100 | MHz | | | PLL output frequency (VCO output) | 800 | | MHz | | | 300 MHz core | | 1200 | MHz | | | 400 MHz core | | 1600 | MHz | | | 500 MHz core | | 2000 | MHz | | | CLKOUT frequency jitter <sup>1</sup> | _ | 200 | ps | | | CLKOUT phase jitter <sup>1</sup> with CLKIN phase jitter of ±100 ps. | _ | 500 | ps | | Not tested. Guaranteed by design. #### 2.5.4 **Reset Timing** The MSC8122 has several inputs to the reset logic: - Power-on reset (PORESET) - External hard reset (HRESET) - External soft reset (SRESET) - Software watchdog reset - Bus monitor reset - Host reset command through JTAG All MSC8122 reset sources are fed into the reset controller, which takes different actions depending on the source of the reset. The reset status register indicates the most recent sources to cause a reset. Table 10 describes the reset sources. **Table 10. Reset Sources** | Name | Direction | Description | |------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power-on reset<br>(PORESET) | Input | Initiates the power-on reset flow that resets the MSC8122 and configures various attributes of the MSC8122. On PORESET, the entire MSC8122 device is reset. SPLL states is reset, HRESET and SRESET are driven, the SC140 extended cores are reset, and system configuration is sampled. The clock mode (MODCK bits), reset configuration mode, boot mode, Chip ID, and use of either a DSI 64 bits port or a System Bus 64 bits port are configured only when PORESET is asserted. | | External hard reset (HRESET) | Input/ Output | Initiates the hard reset flow that configures various attributes of the MSC8122. While HRESET is asserted, SRESET is also asserted. HRESET is an open-drain pin. Upon hard reset, HRESET and SRESET are driven, the SC140 extended cores are reset, and system configuration is sampled. The most configurable features are reconfigured. These features are defined in the 32-bit hard reset configuration word described in Hard Reset Configuration Word section of the Reset chapter in the MSC8122 Reference Manual. | | External soft reset (SRESET) | Input/ Output | Initiates the soft reset flow. The MSC8122 detects an external assertion of SRESET only if it occurs while the MSC8122 is not asserting reset. SRESET is an open-drain pin. Upon soft reset, SRESET is driven, the SC140 extended cores are reset, and system configuration is maintained. | | Software watchdog reset | Internal | When the MSC8122 watchdog count reaches zero, a software watchdog reset is signalled. The enabled software watchdog event then generates an internal hard reset sequence. | | Bus monitor reset | Internal | When the MSC8122 bus monitor count reaches zero, a bus monitor hard reset is asserted. The enabled bus monitor event then generates an internal hard reset sequence. | | Host reset command through the TAP | Internal | When a host reset command is written through the Test Access Port (TAP), the TAP logic asserts the soft reset signal and an internal soft reset sequence is generated. | MSC8122 Quad Digital Signal Processor Data Sheet, Rev. 16 **Table 11** summarizes the reset actions that occur as a result of the different reset sources. Table 11. Reset Actions for Each Reset Source | Reset Action/Reset Source | Power-On Reset (PORESET) | Hard Reset (HRESET) | Soft | Reset (SRESET) | |-------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------|----------|---------------------------------------------| | Reset Action/Reset Source | External only | External or Internal<br>(Software Watchdog or<br>Bus Monitor) | External | JTAG Command:<br>EXTEST, CLAMP, or<br>HIGHZ | | Configuration pins sampled (Refer to Section 2.5.4.1 for details). | Yes | No | No | No | | SPLL state reset | Yes | No | No | No | | System reset configuration write through the DSI | Yes | No | No | No | | System reset configuration write though the system bus | Yes | Yes | No | No | | HRESET driven | Yes | Yes | No | No | | SIU registers reset | Yes | Yes | No | No | | IPBus modules reset (TDM, UART,<br>Timers, DSI, IPBus master, GIC, HS, and<br>GPIO) | Yes | Yes | Yes | Yes | | SRESET driven | Yes | Yes | Yes | Depends on command | | SC140 extended cores reset | Yes | Yes | Yes | Yes | | MQBS reset | Yes | Yes | Yes | Yes | ## 2.5.4.1 Power-On Reset (PORESET) Pin Asserting $\overline{\text{PORESET}}$ initiates the power-on reset flow. $\overline{\text{PORESET}}$ must be asserted externally for at least 16 CLKIN cycles after $V_{DD}$ and $V_{DDH}$ are both at their nominal levels. ### 2.5.4.2 Reset Configuration The MSC8122 has two mechanisms for writing the reset configuration: - Through the direct slave interface (DSI) - Through the system bus. When the reset configuration is written through the system bus, the MSC8122 acts as a configuration master or a configuration slave. If configuration slave is selected, but no special configuration word is written, a default configuration word is applied. Fourteen signal levels (see **Chapter 1** for signal description details) are sampled on PORESET deassertion to define the Reset Configuration Mode and boot and operating conditions: - RSTCONF - CNFGS - DSISYNC - DSI64 - CHIP\_ID[0-3] - BM[0-2] - SWTE - MODCK[1–2] The UPM machine and GPCM machine outputs change on the internal tick selected by the memory controller configuration. The AC timing specifications are relative to the internal tick. SDRAM machine outputs change only on the REFCLK rising edge. **Table 14. AC Timing for SIU Inputs** | | | • | | | | ı | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------|------------------------------|---------------------------|----------| | | | ٧ | alue for | Bus Spe | ed in MHz | | | | | | ef = CLK | IN | Ref = CLKOUT | | | No. | Characteristic | 1.1 V | 1.2 V | 1.2 V | 1.2 V | Units | | | | 100/<br>133 | 133 | 166 | 133 | | | 10 | Hold time for all signals after the 50% level of the REFCLK rising edge | 0.5 | 0.5 | 0.5 | 0.5 | ns | | 11a | ARTRY/ABB set-up time before the 50% level of the REFCLK rising edge | 3.1 | 3.0 | 3.0 | 3.0 | ns | | 11b | DBG/DBB/BG/BR/TC set-up time before the 50% level of the REFCLK rising edge | 3.6 | 3.3 | 3.3 | 3.3 | ns | | 11c | AACK set-up time before the 50% level of the REFCLK rising edge | 3.0 | 2.9 | 2.9 | 2.9 | ns | | 11d | TA/TEA/PSDVAL set-up time before the 50% level of the REFCLK rising edge • Data-pipeline mode | 3.5 | 3.4 | 3.4 | 3.4 | ns | | | Non-pipeline mode | 4.4 | 4.0 | 4.0 | 4.0 | ns | | 12 | Data bus set-up time before REFCLK rising edge in Normal mode • Data-pipeline mode • Non-pipeline mode | 1.9<br>4.2 | 1.8<br>4.0 | 1.7<br>4.0 | 1.8<br>4.0 | ns<br>ns | | 13 <sup>1</sup> | Data bus set-up time before the 50% level of the REFCLK rising edge in ECC and PARITY modes • Data-pipeline mode | 2.0 | 2.0 | 2.0 | 2.0 | ns | | | Non-pipeline mode | 8.2 | 7.3 | 7.3 | 7.3 | ns | | 14 <sup>1</sup> | DP set-up time before the 50% level of the REFCLK rising edge • Data-pipeline mode • Non-pipeline mode | 2.0<br>7.9 | 2.0<br>6.1 | 2.0<br>6.1 | 2.0<br>6.1 | ns<br>ns | | 15a | TS and Address bus set-up time before the 50% level of the REFCLK rising edge Extra cycle mode (SIUBCR[EXDD] = 0) No extra cycle mode (SIUBCR[EXDD] = 1) | 4.2<br>5.5 | 3.8<br>5.0 | 3.8<br>5.0 | 3.8<br>5.0 | ns<br>ns | | 15b | Address attributes: TT/TBST/TSZ/GBL set-up time before the 50% level of the REFCLK rising edge Extra cycle mode (SIUBCR[EXDD] = 0) No extra cycle mode (SIUBCR[EXDD] = 1) | 3.7<br>4.8 | 3.5<br>4.4 | 3.5<br>4.4 | 3.5<br>4.4 | ns<br>ns | | 16 | PUPMWAIT signal set-up time before the 50% level of the REFCLK rising edge | 3.7 | 3.7 | 3.7 | 3.7 | ns | | 17 | IRQx setup time before the 50% level; of the REFCLK rising edge <sup>3</sup> | 4.0 | 4.0 | 4.0 | 4.0 | ns | | 18 | IRQx minimum pulse width <sup>3</sup> | 6.0 +<br>T <sub>REFCLK</sub> | 6.0 +<br>T <sub>REFCLK</sub> | 6.0 +<br>T <sub>REFCLK</sub> | 6.0 + T <sub>REFCLK</sub> | ns | Notes: - 1. Timings specifications 13 and 14 in non-pipeline mode are more restrictive than MSC8102 timings. - 2. Values are measured from the 50% TTL transition level relative to the 50% level of the REFCLK rising edge. - 3. Guaranteed by design. Figure 11. SIU Timing Diagram Figure 14 shows DSI asynchronous read signals timing. Notes: - 1. Used for single-strobe mode access. - Used for dual-strobe mode access. - HTA released at logic 0 (DCR[HTAAD] = 0) at end of access; used with pull-down implementation. - HTA released at logic 1 (DCR[HTAAD] = 1) at end of access; used with pull-up implementation. Figure 14. Asynchronous Single- and Dual-Strobe Modes Read Timing Diagram MSC8122 Quad Digital Signal Processor Data Sheet, Rev. 16 Freescale Semiconductor 29 # 2.5.6.2 DSI Synchronous Mode | Table 19. | <b>DSI In</b> | puts in | <b>Synchronous</b> | Mode | |-----------|---------------|---------|--------------------|------| |-----------|---------------|---------|--------------------|------| | No. | Characteristic | Fygura a sia m | 1.1 V Core | | 1.2 V Core | | Unita | |--------|-------------------------------------------------------|----------------------------|------------|------|------------|------|-------| | NO. | Characteristic | Expression | Min | Max | Min | Max | Units | | 120 | HCLKIN cycle time <sup>1,2</sup> | HTC | 10.0 | 55.6 | 10.0 | 55.6 | ns | | 121 | HCLKIN high pulse width | $(0.5 \pm 0.1) \times HTC$ | 4.0 | 33.3 | 4.0 | 33.3 | ns | | 122 | HCLKIN low pulse width | $(0.5 \pm 0.1) \times HTC$ | 4.0 | 33.3 | 4.0 | 33.3 | ns | | 123 | HA[11–29] inputs set-up time | _ | 1.2 | _ | 1.2 | _ | ns | | 124 | HD[0-63] inputs set-up time | _ | 0.6 | _ | 0.4 | _ | ns | | 125 | HCID[0-4] inputs set-up time | _ | 1.3 | _ | 1.3 | _ | ns | | 126 | All other inputs set-up time | _ | 1.2 | _ | 1.2 | _ | ns | | 127 | All inputs hold time | _ | 1.5 | _ | 1.5 | _ | ns | | Notes: | 1. Values are based on a frequency range of 18–100 MH | lz. | | • | • | • | | Refer to Table 7 for HCLKIN frequency limits. Table 20. DSI Outputs in Synchronous Mode | No. | Characteristic | 1.1 V Core | | 1.2 V Core | | Units | |-----|-----------------------------------------------|------------|-----|------------|-----|--------| | | | Min | Max | Min | Max | Ullits | | 128 | HCLKIN high to HD[0–63] output active | 2.0 | | 2.0 | | ns | | 129 | HCLKIN high to HD[0–63] output valid | _ | 7.6 | _ | 6.3 | ns | | 130 | HD[0–63] output hold time | 1.7 | _ | 1.7 | _ | ns | | 131 | HCLKIN high to HD[0-63] output high impedance | _ | 8.3 | _ | 7.6 | ns | | 132 | HCLKIN high to HTA output active | 2.2 | _ | 2.0 | _ | ns | | 133 | HCLKIN high to HTA output valid | _ | 7.4 | _ | 5.9 | ns | | 134 | HTA output hold time | 1.7 | _ | 1.7 | | ns | | 135 | HCLKIN high to HTA high impedance | _ | 7.5 | _ | 6.3 | ns | Figure 17. DSI Synchronous Mode Signals Timing Diagram MSC8122 Quad Digital Signal Processor Data Sheet, Rev. 16 ## 2.5.7 TDM Timing **Table 21. TDM Timing** | No. | Characteristic | Expression | 1.1 V Core | | 1.2 V Core | | Units | |-----|-------------------------------------------------------------------------|---------------------------|------------|------|------------|------|--------| | NO. | Gilaracteristic | Expression | Min | Max | Min | Max | Uiills | | 300 | TDMxRCLK/TDMxTCLK | TC <sup>1</sup> | 16 | _ | 16 | _ | ns | | 301 | TDMxRCLK/TDMxTCLK high pulse width | $(0.5 \pm 0.1) \times TC$ | 7 | _ | 7 | _ | ns | | 302 | TDMxRCLK/TDMxTCLK low pulse width | $(0.5 \pm 0.1) \times TC$ | 7 | _ | 7 | _ | ns | | 303 | TDM receive all input set-up time | | 1.3 | _ | 1.3 | _ | ns | | 304 | TDM receive all input hold time | | 1.0 | _ | 1.0 | _ | ns | | 305 | TDMxTCLK high to TDMxTDAT/TDMxRCLK output active <sup>2,3</sup> | | 2.8 | _ | 2.8 | _ | ns | | 306 | TDMxTCLK high to TDMxTDAT/TDMxRCLK output | | _ | 10.0 | _ | 8.8 | ns | | 307 | All output hold time <sup>4</sup> | | 2.5 | _ | 2.5 | _ | ns | | 308 | TDMxTCLK high to TDmXTDAT/TDMxRCLK output high impedance <sup>2,3</sup> | | _ | 10.7 | _ | 10.5 | ns | | 309 | TDMxTCLK high to TDMXTSYN output valid <sup>2</sup> | | _ | 9.7 | _ | 8.5 | ns | | 310 | TDMxTSYN output hold time <sup>4</sup> | | 2.5 | | 2.5 | | ns | Notes: - 1. Values are based on a a maximum frequency of 62.5 MHz. The TDM interface supports any frequency below 62.5 MHz. Devices operating at 300 MHz are limited to a maximum TDMxRCLK/TDMxTCLK frequency of 50 MHz. - 2. Values are based on 20 pF capacitive load. - 3. When configured as an output, TDMxRCLK acts as a second data link. See the MSC8122 Reference Manual for details. - 4. Values are based on 10 pF capacitive load. Figure 18. TDM Inputs Signals Figure 19. TDM Output Signals ## 2.5.10.2 MII Mode Timing **Table 25. MII Mode Signal Timing** | No. | Characteristics | Min | Max | Unit | |-----|----------------------------------------------------------------------|-----|------|------| | 803 | ETHRX_DV, ETHRXD[0-3], ETHRX_ER to ETHRX_CLK rising edge set-up time | 3.5 | _ | ns | | 804 | ETHRX_CLK rising edge to ETHRX_DV, ETHRXD[0-3], ETHRX_ER hold time | 3.5 | _ | ns | | 805 | ETHTX_CLK to ETHTX_EN, ETHTXD[0-3], ETHTX_ER output delay | | | | | | • 1.1 V core | 1 | 14.6 | ns | | | 1.2 V core | 1 | 12.6 | ns | Figure 24. MII Mode Signal Timing ### 2.5.10.3 RMII Mode **Table 26. RMII Mode Signal Timing** | No. | Characteristics | | 1.1 V Core | | 1.2 V Core | | |-----|---------------------------------------------------------------------------------|-----|------------|-----|------------|------| | NO. | Characteristics | Min | Max | Min | Max | Unit | | 806 | ETHTX_EN,ETHRXD[0-1], ETHCRS_DV, ETHRX_ER to ETHREF_CLK rising edge set-up time | 1.6 | | 2 | | ns | | 807 | ETHREF_CLK rising edge to ETHRXD[0–1], ETHCRS_DV, ETHRX_ER hold time | 1.6 | _ | 1.6 | _ | ns | | 811 | ETHREF_CLK rising edge to ETHTXD[0-1], ETHTX_EN output delay. | 3 | 12.5 | 3 | 11 | ns | Figure 25. RMII Mode Signal Timing MSC8122 Quad Digital Signal Processor Data Sheet, Rev. 16 ### 2.5.10.4 SMII Mode **Table 27. SMII Mode Signal Timing** | No. | Characteristics | Min | Max | Unit | |--------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|----------| | 808 | ETHSYNC_IN, ETHRXD to ETHCLOCK rising edge set-up time | 1.0 | | ns | | 809 | ETHCLOCK rising edge to ETHSYNC_IN, ETHRXD hold time | 1.0 | _ | ns | | 810 | <ul> <li>ETHCLOCK rising edge to ETHSYNC, ETHTXD output delay</li> <li>1.1 V core.</li> <li>1.2 V core.</li> </ul> | 1.5 <sup>1</sup><br>1.5 <sup>1</sup> | 6.0 <sup>2</sup><br>5.0 <sup>2</sup> | ns<br>ns | | Notes: | <ol> <li>Measured using a 5 pF load.</li> <li>Measured using a 15 pF load.</li> </ol> | | | | Figure 26. SMII Mode Signal Timing # 2.5.11 GPIO Timing **Table 28. GPIO Timing** | No. | Characteristics | Ref = CLKIN | | Ref = C<br>(1.2 V | Unit | | |-----|--------------------------------------------------------|-------------|-----|-------------------|------|----| | | | Min | Max | Min | Max | | | 601 | REFCLK edge to GPIO out valid (GPIO out delay time) | _ | 6.1 | _ | 6.9 | ns | | 602 | REFCLK edge to GPIO out not valid (GPIO out hold time) | 1.1 | _ | 1.3 | _ | ns | | 603 | REFCLK edge to high impedance on GPIO out | _ | 5.4 | _ | 6.2 | ns | | 604 | GPIO in valid to REFCLK edge (GPIO in set-up time) | 3.5 | _ | 3.7 | _ | ns | | 605 | REFCLK edge to GPIO in not valid (GPIO in hold time) | 0.5 | _ | 0.5 | _ | ns | Figure 31. Test Access Port Timing Diagram Figure 32. TRST Timing Diagram # 3 Hardware Design Considerations The following sections discuss areas to consider when the MSC8122 device is designed into a system. ## 3.1 Start-up Sequencing Recommendations Use the following guidelines for start-up and power-down sequences: - Assert PORESET and TRST before applying power and keep the signals driven low until the power reaches the required minimum power levels. This can be implemented via weak pull-down resistors. - CLKIN can be held low or allowed to toggle during the beginning of the power-up sequence. However, CLKIN must start toggling before the deassertion of PORESET and after both power supplies have reached nominal voltage levels. - If possible, bring up V<sub>DD</sub>/V<sub>CCSYN</sub> and V<sub>DDH</sub> together. If it is not possible, raise V<sub>DD</sub>/V<sub>CCSYN</sub> first and then bring up V<sub>DDH</sub>. V<sub>DDH</sub> should not exceed V<sub>DD</sub>/V<sub>CCSYN</sub> until V<sub>DD</sub>/V<sub>CCSYN</sub> reaches its nominal voltage level. Similarly, bring both voltage levels down together. If that is not possible reverse the power-up sequence, with V<sub>DDH</sub> going down first and then V<sub>DD</sub>/V<sub>CCSYN</sub>. **Note:** This recommended power sequencing for the MSC8122 is different from the MSC8102. See **Section 2.5.2** for start-up timing specifications. External voltage applied to any input line must not exceed the I/O supply $V_{DDH}$ by more than 0.8 V at any time, including during power-up. Some designs require pull-up voltages applied to selected input lines during power-up for configuration purposes. This is an acceptable exception to the rule. However, each such input can draw up to 80 mA per input pin per device in the system during start-up. During the power-up sequence, if $V_{DD}$ rises before $V_{DDH}$ (see **Figure 6**), current can pass from the $V_{DD}$ supply through the device ESD protection circuits to the $V_{DDH}$ supply. The ESD protection diode can allow this to occur when $V_{DD}$ exceeds $V_{DDH}$ by more than 0.8 V. Design the power supply to prevent or minimize this effect using one of the following optional methods: #### ware Design Considerations - Never allow V<sub>DD</sub> to exceed V<sub>DDH</sub> + 0.8V. - Design the $V_{DDH}$ supply to prevent reverse current flow by adding a minimum $10~\Omega$ resistor to GND to limit the current. Such a design yields an initial $V_{DDH}$ level of $V_{DD}-0.8~V$ before it is enabled. After power-up, V<sub>DDH</sub> must not exceed V<sub>DD</sub>/V<sub>CCSYN</sub> by more than 2.6 V. ## 3.2 Power Supply Design Considerations When used as a drop-in replacement in MSC8102 applications or when implementing a new design, use the guidelines described in *Migrating Designs from the MSC8102 to the MSC8122* (AN2716) and the *MSC8122 Design Checklist* (AN3374 for optimal system performance. *MSC8122 and MSC8126 Power Circuit Design Recommendations and Examples* (AN2937) provides detailed design information. See **Section 2.5.2** for start-up timing specifications. **Figure 33** shows the recommended power decoupling circuit for the core power supply. The voltage regulator and the decoupling capacitors should supply the required device current without any drop in voltage on the device pins. The voltage on the package pins should not drop below the minimum specified voltage level even for a very short spikes. This can be achieved by using the following guidelines: - For the core supply, use a voltage regulator rated at 1.2 V with nominal rating of at least 3 A. This rating does not reflect actual average current draw, but is recommended because it resists changes imposed by transient spikes and has better voltage recovery time than supplies with lower current ratings. - Decouple the supply using low-ESR capacitors mounted as close as possible to the socket. **Figure 33** shows three capacitors in parallel to reduce the resistance. Three capacitors is a recommended minimum number. If possible, mount at least one of the capacitors directly below the MSC8122 device. Figure 33. Core Power Supply Decoupling Each $V_{CC}$ and $V_{DD}$ pin on the MSC8122 device should have a low-impedance path to the board power supply. Similarly, each GND pin should have a low-impedance path to the ground plane. The power supply pins drive distinct groups of logic on the chip. The $V_{CC}$ power supply should have at least four 0.1 $\mu$ F by-pass capacitors to ground located as closely as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip $V_{CC}$ , $V_{DD}$ , and GND should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as $V_{CC}$ and GND planes. All output pins on the MSC8122 have fast rise and fall times. PCB trace interconnection length should be minimized to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data buses. Maximum PCB trace lengths of six inches are recommended. For the DSI control signals in synchronous mode, ensure that the layout supports the DSI AC timing requirements and minimizes any signal crosstalk. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PCB traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the V<sub>CC</sub>, V<sub>DD</sub>, and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins. There is one pair of PLL supply pins: $V_{CCSYN}$ -GND<sub>SYN</sub>. To ensure internal clock stability, filter the power to the $V_{CCSYN}$ input with a circuit similar to the one in