# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                             |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | ST7                                                                  |
| Core Size                  | 8-Bit                                                                |
| Speed                      | 8MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, SCI, SPI                                           |
| Peripherals                | LVD, POR, PWM, WDT                                                   |
| Number of I/O              | 32                                                                   |
| Program Memory Size        | 32KB (32K x 8)                                                       |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 1K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 3.8V ~ 5.5V                                                          |
| Data Converters            | A/D 12x10b                                                           |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                   |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 44-LQFP                                                              |
| Supplier Device Package    | -                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f325j6t3 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **1 DESCRIPTION**

The ST72F325 Flash and ST72325 ROM devices are members of the ST7 microcontroller family designed for mid-range applications.

They are derivatives of the ST72321 and ST72324 devices, with enhanced characteristics and robust Clock Security System.

All devices are based on a common industrystandard 8-bit core, featuring an enhanced instruction set and are available with Flash or ROM program memory. The ST7 family architecture offers both power and flexibility to software developers, enabling the design of highly efficient and compact application code.

The on-chip peripherals include an A/D converter, a PWM Autoreload timer, 2 general purpose timers, I<sup>2</sup>C bus, SPI interface and an SCI interface.

For power economy, microcontroller can switch dynamically into WAIT, SLOW, ACTIVE-HALT or

HALT mode when the application is in idle or stand-by state.

Typical applications are consumer, home, office and industrial products.

The devices feature an on-chip Debug Module (DM) to support in-circuit debugging (ICD). For a description of the DM registers, refer to the ST7 ICC Protocol Reference Manual.

#### Main Differences with ST72321:

- LQFP48 and LQFP32 packages
- Clock Security System
- Internal RC, Readout protection, LVD and PLL without limitations
- Negative current injection not allowed on I/O port PB0 (instead of PC6).
- External interrupts have Exit from Active Halt mode capability.



## Figure 1. Device Block Diagram

<u>/</u>ک

## PIN DESCRIPTION (Cont'd)

For external pin connection guidelines, refer to See "ELECTRICAL CHARACTERISTICS" on page 142.

Legend / Abbreviations for Table 2 and Table 3:

Type:

I = input, O = output, S = supply A = Dedicated analog input

Input level:  $A = Dedicated analog input level: <math>C = CMOS = 2V_{c} = (0, 7)/c$ 

Port and control configuration:

- Input: float = floating, wpu = weak pull-up, int = interrupt <sup>1)</sup>, ana = analog
- Output:  $OD = open drain^{2}$ , PP = push-pull

Refer to "I/O PORTS" on page 50 for more details on the software configuration of the I/O ports.

The RESET configuration of each pin is shown in bold. This configuration is valid as long as the device is in reset state.

= Pin not connected in ST72325S devices

|      | F    | Pin n | 0    |      |                 |        | Le             | evel |       |                  | Ρ   | ort |         |              | Main                         |                              |         |                                                                              |
|------|------|-------|------|------|-----------------|--------|----------------|------|-------|------------------|-----|-----|---------|--------------|------------------------------|------------------------------|---------|------------------------------------------------------------------------------|
| 64   | 48C  | 48S   | 44   | 42   | Pin Name        | ype    | Ŧ              | ut   |       | Inp              | out |     | Out     | put          | function                     | Alternate function           |         |                                                                              |
| LQFF | LQFP | LQFP  | LQFF | SDIP |                 | ι<br>Γ | ١du            | Outp | float | ndw              | int | ana | QO      | РР           | reset)                       |                              |         |                                                                              |
| 1    | 2    | -     | -    | -    | PE4 (HS)        | I/O    | $C_T$          | HS   | Х     | Х                |     |     | Х       | Х            | Port E4                      |                              |         |                                                                              |
| 2    | _4)  | I     | -    | -    | PE5 (HS)        | I/O    | $C_T$          | HS   | Х     | Х                |     |     | Х       | Х            | Port E5                      |                              |         |                                                                              |
| 3    | _4)  | -     | -    | -    | PE6 (HS)        | I/O    | $C_T$          | HS   | Х     | Х                |     |     | Х       | Х            | Port E6                      |                              |         |                                                                              |
| 4    | -4)  | -     | -    | -    | PE7 (HS)        | I/O    | $C_T$          | HS   | Х     | Х                |     |     | Х       | Х            | Port E7                      |                              |         |                                                                              |
|      |      |       |      |      |                 |        |                |      |       |                  |     |     |         |              |                              | PWM Output 3                 |         |                                                                              |
| 5    | 3    | 3     | 2    | 39   | PB0/PWM3        | I/O    | C <sub>T</sub> |      | x     | X ei2            |     | ei2 |         | ei2          |                              | х                            | Port B0 | <b>Caution:</b> Negative cur-<br>rent injection not al-<br>lowed on this pin |
| 6    | 4    | 4     | 3    | 40   | PB1/PWM2        | I/O    | $C_T$          |      | Х     | е                | i2  |     | Х       | Х            | Port B1                      | PWM Output 2                 |         |                                                                              |
| 7    | 5    | 5     | 4    | 41   | PB2/PWM1        | I/O    | $C_T$          |      | Х     | е                | i2  | X   |         | Х            | Port B2                      | PWM Output 1                 |         |                                                                              |
| 8    | 6    | 6     | 5    | 42   | PB3/PWM0        | I/O    | $C_T$          |      | Х     | <b>X</b> ei2 X X |     | Х   | Port B3 | PWM Output 0 |                              |                              |         |                                                                              |
| 9    | 7    | 7     | 6    | 1    | PB4 (HS)/ARTCLK | I/O    | CT             | HS   | x     | е                | i3  |     | х       | х            | Port B4                      | PWM-ART External<br>Clock    |         |                                                                              |
| 10   | 8    | -     | -    | -    | PB5 / ARTIC1    | I/O    | CT             |      | x     | ei3 X            |     | х   | х       | Port B5      | PWM-ART Input Cap-<br>ture 1 |                              |         |                                                                              |
| 11   | _4)  | -     | -    | -    | PB6 / ARTIC2    | I/O    | CT             |      | x     | X ei3            |     |     | х       | Х            | Port B6                      | PWM-ART Input Cap-<br>ture 2 |         |                                                                              |
| 12   | _4)  | -     | -    | -    | PB7             | I/O    | $C_T$          |      | Х     |                  | ei3 |     | Х       | Х            | Port B7                      |                              |         |                                                                              |
| 13   | 9    | 9     | 7    | 2    | PD0/AIN0        | I/O    | $C_T$          |      | Х     | Х                |     | Х   | Х       | Х            | Port D0                      | ADC Analog Input 0           |         |                                                                              |
| 14   | 19   | 10    | 8    | 3    | PD1/AIN1        | I/O    | $C_T$          |      | Х     | Х                |     | Х   | Х       | Х            | Port D1                      | ADC Analog Input 1           |         |                                                                              |
| 15   | 11   | 11    | 9    | 4    | PD2/AIN2        | I/O    | $C_T$          |      | Х     | Х                |     | Х   | Х       | Х            | Port D2                      | ADC Analog Input 2           |         |                                                                              |
| 16   | 12   | 12    | 10   | 5    | PD3/AIN3        | I/O    | $C_{T}$        |      | Х     | Х                |     | Х   | Х       | Х            | Port D3                      | ADC Analog Input 3           |         |                                                                              |

## Table 2. LQFP64/48/44 and SDIP42 Device Pin Descriptions



|      | F     | Pin n | 0    |      |                                 |        | Le      | evel |       |     | P   | ort |                 |                 | Main                                                                                                                                                                                                                  | lain                                  |                             |
|------|-------|-------|------|------|---------------------------------|--------|---------|------|-------|-----|-----|-----|-----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------|
| 64   | 48C   | 48S   | 44   | 42   | Pin Name                        | ype    | ц       | ut   |       | In  | out |     | Out             | put             | function                                                                                                                                                                                                              | Alternate                             | function                    |
| LQFP | LQFP, | LQFP  | LQFP | SDIP |                                 | ۴<br>ا | Inpu    | Outp | float | ndm | int | ana | OD              | ЬР              | reset)                                                                                                                                                                                                                |                                       |                             |
| 42   | 32    | 32    | 30   | 23   | PC7/SS/AIN15                    | I/O    | CT      |      | x     | х   |     | х   | x               | x               | Port C7                                                                                                                                                                                                               | SPI Slave<br>Select (ac-<br>tive low) | ADC Ana-<br>log<br>Input 15 |
| 43   | _4)   | -     | -    | -    | PA0                             | I/O    | $C_T$   |      | Х     | е   | i0  |     | Х               | Х               | Port A0                                                                                                                                                                                                               |                                       |                             |
| 44   | _4)   | -     | -    | -    | PA1                             | I/O    | $C_T$   |      | Х     | е   | i0  |     | Х               | Х               | Port A1                                                                                                                                                                                                               |                                       |                             |
| 45   | 33    | -     | -    | -    | PA2                             | I/O    | $C_T$   |      | Х     | е   | i0  |     | Х               | Х               | Port A2                                                                                                                                                                                                               |                                       |                             |
| 46   | 34    | 34    | 31   | 24   | PA3 (HS)                        | I/O    | $C_T$   | HS   | Х     |     | ei0 |     | Х               | Х               | Port A3                                                                                                                                                                                                               |                                       |                             |
| 47   | 35    | 35    | 32   | 25   | V <sub>DD_1</sub> <sup>6)</sup> | S      |         |      |       |     |     |     |                 |                 | Digital M                                                                                                                                                                                                             | ain Supply Vo                         | oltage                      |
| 48   | 36    | 36    | 33   | 26   | V <sub>SS_1</sub> <sup>6)</sup> | S      |         |      |       |     |     |     |                 |                 | Digital G                                                                                                                                                                                                             | round Voltage                         | )                           |
| 49   | 37    | 37    | 34   | 27   | PA4 (HS)                        | I/O    | $C_T$   | HS   | Х     | Х   |     |     | Х               | Х               | Port A4                                                                                                                                                                                                               |                                       |                             |
| 50   | 38    | 38    | 35   | 28   | PA5 (HS)                        | I/O    | $C_T$   | HS   | Х     | Х   |     |     | Х               | Х               | Port A5                                                                                                                                                                                                               |                                       |                             |
| 51   | 39    | 39    | 36   | 29   | PA6 (HS)/SDAI                   | I/O    | $C_T$   | HS   | Х     |     |     |     | Т               |                 | Port A6                                                                                                                                                                                                               | I <sup>2</sup> C Data 1)              |                             |
| 52   | 40    | 40    | 37   | 30   | PA7 (HS)/SCLI                   | I/O    | $C_T$   | HS   | Х     |     |     |     | Т               |                 | Port A7                                                                                                                                                                                                               | I <sup>2</sup> C Clock <sup>1)</sup>  |                             |
| 53   | 41    | 41    | 38   | 31   | V <sub>PP</sub> / ICCSEL        | I      |         |      |       |     |     |     |                 |                 | Must be tied low. In flash program<br>ming mode, this pin acts as the<br>programming voltage input V <sub>PP</sub> .<br>See Section 12.9.2 for more de-<br>tails. High voltage must not be ap<br>plied to BOM douises |                                       |                             |
| 54   | 42    | 42    | 39   | 32   | RESET                           | I/O    | CT      |      |       |     |     |     |                 |                 | Top prior rupt.                                                                                                                                                                                                       | ity non maska                         | able inter-                 |
| 55   | -     | -     | -    | -    | EVD                             |        |         |      |       |     |     |     |                 |                 | External                                                                                                                                                                                                              | voltage detec                         | tor                         |
| 56   | -     | -     | -    | -    | TLI                             | Ι      | $C_{T}$ |      |       |     | Х   |     |                 |                 | Top level                                                                                                                                                                                                             | interrupt inpu                        | ut pin                      |
| 57   | 43    | 43    | 40   | 33   | V <sub>SS_2</sub> <sup>6)</sup> | S      |         |      |       |     |     |     |                 |                 | Digital G                                                                                                                                                                                                             | round Voltage                         | )                           |
| 58   | 44    | 44    | 41   | 34   | OSC2 <sup>3)</sup>              | I/O    |         |      |       |     |     |     |                 |                 | Resonator oscillator inverter out-<br>put                                                                                                                                                                             |                                       |                             |
| 59   | 45    | 45    | 42   | 35   | OSC1 <sup>3)</sup>              | I      |         |      |       |     |     |     |                 |                 | External clock input or Resonator oscillator inverter input                                                                                                                                                           |                                       | Resonator                   |
| 60   | 46    | 46    | 43   | 36   | V <sub>DD_2</sub> <sup>6)</sup> | S      |         |      |       |     |     |     |                 |                 | Digital Main Supply Voltage                                                                                                                                                                                           |                                       | ltage                       |
| 61   | 47    | 47    | 44   | 37   | PE0/TDO                         | I/O    | $C_T$   |      | X     | Х   |     |     | Х               | Х               | Port E0                                                                                                                                                                                                               | SCI Transm                            | it Data Out                 |
| 62   | 48    | 48    | 1    | 38   | PE1/RDI                         | I/O    | $C_T$   |      | Χ     | Х   |     |     | Х               | Х               | Port E1                                                                                                                                                                                                               | SCI Receive                           | Data In                     |
| 63   | 1     | -     | -    | -    | PE2                             | I/O    | $C_T$   |      | X     | Х   |     |     | X <sup>4)</sup> | X <sup>4)</sup> | Port E2                                                                                                                                                                                                               | -                                     |                             |
| 64   | _4)   | -     | -    | -    | PE3                             | I/O    | CT      |      | Х     | Х   |     |     | Х               | Х               | Port E3                                                                                                                                                                                                               |                                       |                             |

57

#### SYSTEM INTEGRITY MANAGEMENT (Cont'd)

#### 6.4.2 Auxiliary Voltage Detector (AVD)

The Voltage Detector function (AVD) is based on an analog comparison between a V<sub>IT-(AVD)</sub> and V<sub>IT+(AVD)</sub> reference value and the V<sub>DD</sub> main supply or the external EVD pin voltage level (V<sub>EVD</sub>). The V<sub>IT</sub> reference value for falling voltage is lower than the V<sub>IT+</sub> reference value for rising voltage in order to avoid parasitic detection (hysteresis).

The output of the AVD comparator is directly readable by the application software through a real time status bit (AVDF) in the SICSR register. This bit is read only.

**Caution**: The AVD function is active only if the LVD is enabled through the option byte.

#### 6.4.2.1 Monitoring the V<sub>DD</sub> Main Supply

This mode is selected by clearing the AVDS bit in the SICSR register.

The AVD voltage threshold value is relative to the selected LVD threshold configured by option byte (see section 14.1 on page 181).

If the AVD interrupt is enabled, an interrupt is generated when the voltage crosses the V<sub>IT+(AVD)</sub> or V<sub>IT-(AVD)</sub> threshold (AVDF bit toggles).

In the case of a drop in voltage, the AVD interrupt acts as an early warning, allowing software to shut down safely before the LVD resets the microcontroller. See Figure 18.

The interrupt on the rising edge is used to inform the application that the  $V_{DD}$  warning state is over.

If the voltage rise time  $t_{rv}$  is less than 256 or 4096 CPU cycles (depending on the reset delay selected by option byte), no AVD interrupt will be generated when  $V_{\rm IT+(AVD)}$  is reached.

If  $t_{rv}$  is greater than 256 or 4096 cycles then:

- If the AVD interrupt is enabled before the  $V_{IT+(AVD)}$  threshold is reached, then 2 AVD interrupts will be received: the first when the AVDIE bit is set, and the second when the threshold is reached.
- If the AVD interrupt is enabled after the V<sub>IT+(AVD)</sub> threshold is reached then only one AVD interrupt will occur.

**67/** 



Figure 18. Using the AVD to Monitor V<sub>DD</sub> (AVDS bit=0)

#### INTERRUPTS (Cont'd)

#### 7.3 INTERRUPTS AND LOW POWER MODES

All interrupts allow the processor to exit the WAIT low power mode. On the contrary, only external and other specified interrupts allow the processor to exit from the HALT modes (see column "Exit from HALT" in "Interrupt Mapping" table). When several pending interrupts are present while exiting HALT mode, the first one serviced can only be an interrupt with exit from HALT mode capability and it is selected through the same decision process shown in Figure 22.

**Note**: If an interrupt, that is not able to Exit from HALT mode, is pending with the highest priority when exiting HALT mode, this interrupt is serviced after the first one serviced.

## 7.4 CONCURRENT & NESTED MANAGEMENT

The following Figure 23 and Figure 24 show two different interrupt management modes. The first is called concurrent mode and does not allow an interrupt to be interrupted, unlike the nested mode in Figure 24. The interrupt hardware priority is given in this order from the lowest to the highest: MAIN, IT4, IT3, IT2, IT1, IT0, TLI. The software priority is given for each interrupt.

**Warning**: A stack overflow may occur without notifying the software of the failure.







## **INTERRUPTS** (Cont'd)

| Instruction | New Description                 | Function/Example      | 11 | н | 10 | Ν | z | С |
|-------------|---------------------------------|-----------------------|----|---|----|---|---|---|
| HALT        | Entering Halt mode              |                       | 1  |   | 0  |   |   |   |
| IRET        | Interrupt routine return        | Pop CC, A, X, PC      | 11 | Н | 10 | Ν | Z | С |
| JRM         | Jump if I1:0=11 (level 3)       | 11:0=11 ?             |    |   |    |   |   |   |
| JRNM        | Jump if I1:0<>11                | 11:0<>11 ?            |    |   |    |   |   |   |
| POP CC      | Pop CC from the Stack           | Mem => CC             | 11 | Н | 10 | Ν | Z | С |
| RIM         | Enable interrupt (level 0 set)  | Load 10 in I1:0 of CC | 1  |   | 0  |   |   |   |
| SIM         | Disable interrupt (level 3 set) | Load 11 in I1:0 of CC | 1  |   | 1  |   |   |   |
| TRAP        | Software trap                   | Software NMI          | 1  |   | 1  |   |   |   |
| WFI         | Wait for interrupt              |                       | 1  |   | 0  |   |   |   |

## Table 8. Dedicated Interrupt Instruction Set

**Note**: During the execution of an interrupt routine, the HALT, POPCC, RIM, SIM and WFI instructions change the current software priority up to the next IRET instruction or one of the previously mentioned instructions.



## WATCHDOG TIMER (Cont'd)

## 10.1.5 Low Power Modes

| Mode | Description                     |                                  |                                                                                                                                                                                                                                                                                                                                |
|------|---------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLOW | No effect on                    | Watchdog.                        |                                                                                                                                                                                                                                                                                                                                |
| WAIT | No effect on                    | Watchdog.                        |                                                                                                                                                                                                                                                                                                                                |
|      | OIE bit in<br>MCCSR<br>register | WDGHALT bit<br>in Option<br>Byte |                                                                                                                                                                                                                                                                                                                                |
|      | 0                               | 0                                | No Watchdog reset is generated. The MCU enters Halt mode. The Watch-<br>dog counter is decremented once and then stops counting and is no longer<br>able to generate a watchdog reset until the MCU receives an external inter-<br>rupt or a reset.                                                                            |
| HALT | 0                               | 0                                | If an external interrupt is received, the Watchdog restarts counting after 256 or 4096 CPU clocks. If a reset is generated, the Watchdog is disabled (reset state) unless Hardware Watchdog is selected by option byte. For application recommendations see Section 0.1.7 below.                                               |
|      | 0                               | 1                                | A reset is generated.                                                                                                                                                                                                                                                                                                          |
|      | 1                               | x                                | No reset is generated. The MCU enters Active Halt mode. The Watchdog counter is not decremented. It stop counting. When the MCU receives an oscillator interrupt or external interrupt, the Watchdog restarts counting immediately. When the MCU receives a reset the Watchdog restarts counting after 256 or 4096 CPU clocks. |

#### 10.1.6 Hardware Watchdog Option

If Hardware Watchdog is selected by option byte, the watchdog is always active and the WDGA bit in the WDGCR is not used. Refer to the Option Byte description.

## 10.1.7 Using Halt Mode with the WDG (WDGHALT option)

The following recommendation applies if Halt mode is used when the watchdog is enabled.

 Before executing the HALT instruction, refresh the WDG counter, to avoid an unexpected WDG reset immediately after waking up the microcontroller.

#### 10.1.8 Interrupts

None.

## 10.1.9 Register Description CONTROL REGISTER (WDGCR)

#### Read/Write

Reset Value: 0111 1111 (7Fh)

| 7    |    |    |    |    |    |    | 0  |
|------|----|----|----|----|----|----|----|
| WDGA | Т6 | T5 | T4 | Т3 | T2 | T1 | Т0 |

Bit 7 = **WDGA** Activation bit.

This bit is set by software and only cleared by hardware after a reset. When WDGA = 1, the watchdog can generate a reset. 0: Watchdog disabled 1: Watchdog enabled

**Note:** This bit is not used if the hardware watchdog option is enabled by option byte.

Bit 6:0 = **T[6:0]** 7-bit counter (MSB to LSB). These bits contain the value of the watchdog counter. It is decremented every 16384  $f_{OSC2}$  cycles (approx.). A reset is produced when it rolls over from 40h to 3Fh (T6 becomes cleared).

57

## **ON-CHIP PERIPHERALS** (Cont'd)

#### **10.3.3 Register Description**

## **CONTROL / STATUS REGISTER (ARTCSR)**

#### Read/Write

Reset Value: 0000 0000 (00h)

| 7    |     |     |     |     |      |     | 0   |
|------|-----|-----|-----|-----|------|-----|-----|
| EXCL | CC2 | CC1 | CC0 | TCE | FCRL | OIE | OVF |

#### Bit 7 = **EXCL** External Clock

This bit is set and cleared by software. It selects the input clock for the 7-bit prescaler.

0: CPU clock. 1: External clock.

Bit 6:4 = **CC[2:0]** Counter Clock Control These bits are set and cleared by software. They determine the prescaler division ratio from  $f_{INPUT}$ .

| f <sub>COUNTER</sub>     | With f <sub>INPUT</sub> =8 MHz | CC2 | CC1 | CC0 |
|--------------------------|--------------------------------|-----|-----|-----|
| f <sub>INPUT</sub>       | 8 MHz                          | 0   | 0   | 0   |
| f <sub>INPUT</sub> / 2   | 4 MHz                          | 0   | 0   | 1   |
| f <sub>INPUT</sub> / 4   | 2 MHz                          | 0   | 1   | 0   |
| f <sub>INPUT</sub> / 8   | 1 MHz                          | 0   | 1   | 1   |
| f <sub>INPUT</sub> / 16  | 500 kHz                        | 1   | 0   | 0   |
| f <sub>INPUT</sub> / 32  | 250 kHz                        | 1   | 0   | 1   |
| f <sub>INPUT</sub> / 64  | 125 kHz                        | 1   | 1   | 0   |
| f <sub>INPUT</sub> / 128 | 62.5 kHz                       | 1   | 1   | 1   |

## Bit 3 = **TCE** *Timer Counter Enable*

This bit is set and cleared by software. It puts the timer in the lowest power consumption mode.

0: Counter stopped (prescaler and counter frozen).1: Counter running.

#### Bit 2 = **FCRL** Force Counter Re-Load

This bit is write-only and any attempt to read it will yield a logical zero. When set, it causes the contents of ARTARR register to be loaded into the counter, and the content of the prescaler register to be cleared in order to initialize the timer before starting to count.

#### Bit 1 = **OIE** Overflow Interrupt Enable

This bit is set and cleared by software. It allows to enable/disable the interrupt which is generated when the OVF bit is set.

0: Overflow Interrupt disable.

1: Overflow Interrupt enable.

## Bit 0 = **OVF** Overflow Flag

This bit is set by hardware and cleared by software reading the ARTCSR register. It indicates the transition of the counter from FFh to the ARTARR value.

#### 0: New transition not yet reached 1: Transition reached

## COUNTER ACCESS REGISTER (ARTCAR)

#### Read/Write

Reset Value: 0000 0000 (00h)

| 7   |     |     |     |     |     |     | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| CA7 | CA6 | CA5 | CA4 | CA3 | CA2 | CA1 | CA0 |

Bit 7:0 = CA[7:0] Counter Access Data

These bits can be set and cleared either by hardware or by software. The ARTCAR register is used to read or write the auto-reload counter "on the fly" (while it is counting).

## AUTO-RELOAD REGISTER (ARTARR)

Read/Write

Reset Value: 0000 0000 (00h)

| 7   |     |     |     |     |     |     | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| AR7 | AR6 | AR5 | AR4 | AR3 | AR2 | AR1 | AR0 |

#### Bit 7:0 = AR[7:0] Counter Auto-Reload Data

These bits are set and cleared by software. They are used to hold the auto-reload value which is automatically loaded in the counter when an overflow occurs. At the same time, the PWM output levels are changed according to the corresponding OPx bit in the PWMCR register.

This register has two PWM management functions:

- Adjusting the PWM frequency
- Setting the PWM duty cycle resolution

PWM Frequency vs Resolution:

| ARTARR     | Resolution | f <sub>PWM</sub> |           |  |  |  |
|------------|------------|------------------|-----------|--|--|--|
| value      | Resolution | Min              | Max       |  |  |  |
| 0          | 8-bit      | ~0.244 kHz       | 31.25 kHz |  |  |  |
| [ 0127 ]   | > 7-bit    | ~0.244 kHz       | 62.5 kHz  |  |  |  |
| [ 128191 ] | > 6-bit    | ~0.488 kHz       | 125 kHz   |  |  |  |
| [ 192223 ] | > 5-bit    | ~0.977 kHz       | 250 kHz   |  |  |  |
| [ 224239 ] | > 4-bit    | ~1.953 kHz       | 500 kHz   |  |  |  |



## SERIAL PERIPHERAL INTERFACE (Cont'd)

#### 10.5.3.2 Slave Select Management

As an alternative to using the  $\overline{SS}$  pin to control the Slave Select signal, the application can choose to manage the Slave Select signal by software. This is configured by the SSM bit in the SPICSR register (see Figure 59)

In software management, the external SS pin is free for other application uses and the internal SS signal level is driven by writing to the SSI bit in the SPICSR register.

#### In Master mode:

- SS internal must be held high continuously

#### In Slave Mode:

There are two cases depending on the data/clock timing relationship (see Figure 58):

If CPHA=1 (data latched on 2nd clock edge):

SS internal must be held low during the entire transmission. This implies that in single slave applications the SS pin either can be tied to V<sub>SS</sub>, or made free for standard I/O by managing the SS function by software (SSM= 1 and SSI=0 in the in the SPICSR register)

If CPHA=0 (data latched on 1st clock edge):

 SS internal must be held low during byte transmission and pulled high between each byte to allow the slave to write to the shift register. If SS is not pulled high, a Write Collision error will occur when the slave writes to the shift register (see Section 10.5.5.3).



## Figure 58. Generic SS Timing Diagram

## Figure 59. Hardware/Software Slave Select Management



## SERIAL COMMUNICATIONS INTERFACE (Cont'd) CONTROL REGISTER 2 (SCICR2)

Read/Write

Reset Value: 0000 0000 (00h)

| 7   |      |     |      |    |    |     | 0   |
|-----|------|-----|------|----|----|-----|-----|
| TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK |

Bit 7 = **TIE** *Transmitter interrupt enable.* This bit is set and cleared by software.

0: Interrupt is inhibited

1: An SCI interrupt is generated whenever TDRE=1 in the SCISR register

Bit 6 = TCIE Transmission complete interrupt enable

This bit is set and cleared by software.

0: Interrupt is inhibited

1: An SCI interrupt is generated whenever TC=1 in the SCISR register

Bit 5 = **RIE** *Receiver interrupt enable.* 

- This bit is set and cleared by software.
- 0: Interrupt is inhibited
- 1: An SCI interrupt is generated whenever OR=1 or RDRF=1 in the SCISR register

Bit 4 = **ILIE** *Idle line interrupt enable.* 

This bit is set and cleared by software.

0: Interrupt is inhibited

1: An SCI interrupt is generated whenever IDLE=1 in the SCISR register.

Bit 3 = **TE** *Transmitter enable.* 

This bit enables the transmitter. It is set and cleared by software. 0: Transmitter is disabled 1: Transmitter is enabled

#### Notes:

- During transmission, a "0" pulse on the TE bit ("0" followed by "1") sends a preamble (idle line) after the current word.
- When TE is set there is a 1 bit-time delay before the transmission starts.

**CAUTION:** The TDO pin is free for general purpose I/O only when the TE and RE bits are both cleared (or if TE is never set).

#### Bit 2 = **RE** Receiver enable.

This bit enables the receiver. It is set and cleared by software.

- 0: Receiver is disabled
- 1: Receiver is enabled and begins searching for a start bit

Bit 1 = RWU Receiver wake-up.

This bit determines if the SCI is in mute mode or not. It is set and cleared by software and can be cleared by hardware when a wake-up sequence is recognized.

- 0: Receiver in Active mode
- 1: Receiver in Mute mode

**Note:** Before selecting Mute mode (setting the RWU bit), the SCI must receive some data first, otherwise it cannot function in Mute mode with wake-up by idle line detection.

#### Bit 0 = **SBK** Send break.

This bit set is used to send break characters. It is set and cleared by software.

0: No break character is transmitted

1: Break characters are transmitted

**Note:** If the SBK bit is set to "1" and then to "0", the transmitter sends a BREAK word at the end of the current word.

**/** 

## SERIAL COMMUNICATIONS INTERFACE (Cont'd) EXTENDED RECEIVE PRESCALER DIVISION REGISTER (SCIERPR)

Read/Write

Reset Value: 0000 0000 (00h)

Allows setting of the Extended Prescaler rate division factor for the receive circuit.

| 7         |           |           |           |           |           |           | 0         |  |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|--|
| ERPR<br>7 | ERPR<br>6 | ERPR<br>5 | ERPR<br>4 | ERPR<br>3 | ERPR<br>2 | ERPR<br>1 | ERPR<br>0 |  |

Bits 7:0 = **ERPR[7:0]** 8-bit Extended Receive Prescaler Register.

The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 3.) is divided by the binary factor set in the SCIERPR register (in the range 1 to 255).

The extended baud rate generator is not used after a reset.

#### Table 23. Baudrate Selection

## EXTENDED TRANSMIT PRESCALER DIVISION REGISTER (SCIETPR)

Read/Write

Reset Value:0000 0000 (00h)

Allows setting of the External Prescaler rate division factor for the transmit circuit.

| 7    |      |      |      |      |      |      | 0    |
|------|------|------|------|------|------|------|------|
| ETPR |
| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |

Bits 7:0 = **ETPR[7:0]** 8-bit Extended Transmit Prescaler Register.

The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 3.) is divided by the binary factor set in the SCIETPR register (in the range 1 to 255).

The extended baud rate generator is not used after a reset.

|                                    |                         |                  | Cor                     | nditions                                                                                                                                                                                                              |                                                                | Baud                                                                                           |      |
|------------------------------------|-------------------------|------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|
| Symbol                             | Parameter               | f <sub>CPU</sub> | Accuracy vs<br>Standard | Prescaler                                                                                                                                                                                                             | Standard                                                       | Rate                                                                                           | Unit |
| f <sub>Tx</sub><br>f <sub>Rx</sub> | Communication frequency | 8 MHz            | ~0.16%                  | Conventional Mode<br>TR (or RR)=128, PR=13<br>TR (or RR)= 32, PR=13<br>TR (or RR)= 16, PR=13<br>TR (or RR)= 8, PR=13<br>TR (or RR)= 4, PR=13<br>TR (or RR)= 16, PR= 3<br>TR (or RR)= 2, PR=13<br>TR (or RR)= 1, PR=13 | 300<br>1200<br>2400<br>4800<br>9600<br>10400<br>19200<br>38400 | ~300.48<br>~1201.92<br>~2403.84<br>~4807.69<br>~9615.38<br>~10416.67<br>~19230.77<br>~38461.54 | Hz   |
|                                    |                         |                  | ~0.79%                  | Extended Mode<br>ETPR (or ERPR) = 35,<br>TR (or RR)= 1, PR=1                                                                                                                                                          | 14400                                                          | ~14285.71                                                                                      | Unit |

## I<sup>2</sup>C BUS INTERFACE (Cont'd)

#### Master Transmitter

Following the address transmission and after SR1 register has been read, the master sends bytes from the DR register to the SDA line via the internal shift register.

The master waits for a read of the SR1 register followed by a write in the DR register, **holding the SCL line low** (see Figure 69 Transfer sequencing EV8).

When the acknowledge bit is received, the interface sets:

 EVF and BTF bits with an interrupt if the ITE bit is set.

To close the communication: after writing the last byte to the DR register, set the STOP bit to generate the Stop condition. The interface goes automatically back to slave mode (M/SL bit cleared).

#### **Error Cases**

 BERR: Detection of a Stop or a Start condition during a byte transfer. In this case, the EVF and BERR bits are set by hardware with an interrupt if ITE is set.

Note that BERR will not be set if an error is detected during the first or second pulse of each 9bit transaction:

Single Master Mode

If a Start or Stop is issued during the first or second pulse of a 9-bit transaction, the BERR flag will not be set and transfer will continue however the BUSY flag will be reset. To work around this, slave devices should issue a NACK when they receive a misplaced Start or Stop. The reception of a NACK or BUSY by the master in the middle of communication gives the possibility to reinitiate transmission.

Multimaster Mode

Normally the BERR bit would be set whenever unauthorized transmission takes place while transfer is already in progress. However, an issue will arise if an external master generates an unauthorized Start or Stop while the I<sup>2</sup>C master is on the first or second pulse of a 9-bit transaction. It is possible to work around this by polling the BUSY bit during I<sup>2</sup>C master mode transmission. The resetting of the BUSY bit can then be handled in a similar manner as the BERR flag being set.

- AF: Detection of a non-acknowledge bit. In this case, the EVF and AF bits are set by hardware with an interrupt if the ITE bit is set. To resume, set the Start or Stop bit.
   The AF bit is cleared by reading the I2CSR2 register. However, if read before the completion of the transmission, the AF flag will be set again, thus possibly generating a new interrupt. Software must ensure either that the SCL line is back at 0 before reading the SR2 register, or be able to correctly handle a second interrupt during the 9th pulse of a transmitted byte.
- ARLO: Detection of an arbitration lost condition. In this case the ARLO bit is set by hardware (with an interrupt if the ITE bit is set and the interface goes automatically back to slave mode (the M/SL bit is cleared).

**Note**: In all these cases, the SCL line is not held low; however, the SDA line can remain low due to possible «0» bits transmitted last. It is then necessary to release both lines by software.

## CLOCK AND TIMING CHARACTERISTICS (Cont'd)

| Supplier | f <sub>osc</sub><br>(MHz) | Typical Ceramic Resonators <sup>2)</sup> |                      |
|----------|---------------------------|------------------------------------------|----------------------|
|          | 2                         | CSTCC2M00G56Z-R0                         |                      |
|          | 4                         | SMD CSTCR4M00G53Z-R0                     |                      |
| ŋ        |                           | Lead CSTLS4M00G53Z-R0                    |                      |
| urat     | 8                         | 8                                        | SMD CSTCE8M00G52Z-R0 |
| Ē        |                           |                                          | ž °                  |
|          |                           | SMD CSTCE16M0V51Z-R0                     |                      |
|          |                           | Lead CSTLS16M0X51Z-R0                    |                      |

#### Notes:

1. Resonator characteristics given by the ceramic resonator manufacturer.

2. SMD = [-R0: Plastic tape package (∅ =180mm), -B0: Bulk] LEAD = [-A0: Flat pack package (Radial taping Ho= 18mm), -B0: Bulk]

For more information on these resonators, please consult www.murata.com



## CLOCK CHARACTERISTICS (Cont'd) 12.5.4 RC Oscillators

| Symbol       | Parameter                        | Conditions                   | Min | Тур | Max | Unit |
|--------------|----------------------------------|------------------------------|-----|-----|-----|------|
| fosc (BCINT) | Internal RC oscillator frequency | T₄=25°C, V <sub>DD</sub> =5V | 2   | 3.5 | 5.6 | MHz  |
|              | See Figure 77                    | A 900                        |     |     |     |      |

## Figure 77. Typical f<sub>OSC(RCINT)</sub> vs T<sub>A</sub>



Note: To reduce disturbance to the RC oscillator, it is recommended to place decoupling capacitors between  $V_{DD}$  and  $V_{SS}$  as shown in Figure 97

## **12.11 COMMUNICATION INTERFACE CHARACTERISTICS**

#### 12.11.1 SPI - Serial Peripheral Interface

Subject to general operating conditions for  $V_{DD}, f_{CPU},$  and  $T_A$  unless otherwise specified.

Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SS, SCK, MOSI, MISO).

| Symbol                                       | Parameter                    | Conditions                       | Min                             | Max                      | Unit             |
|----------------------------------------------|------------------------------|----------------------------------|---------------------------------|--------------------------|------------------|
| f <sub>SCK</sub>                             | SPI clock froquency          | Master<br>f <sub>CPU</sub> =8MHz | f <sub>CPU</sub> /128<br>0.0625 | f <sub>CPU</sub> /4<br>2 |                  |
| 1/t <sub>c(SCK)</sub>                        |                              | Slave<br>f <sub>CPU</sub> =8MHz  | 0                               | f <sub>CPU</sub> /2<br>4 |                  |
| t <sub>r(SCK)</sub><br>t <sub>f(SCK)</sub>   | SPI clock rise and fall time |                                  | see I/O p                       | ort pin des              | scription        |
| t <sub>su(SS)</sub>                          | SS setup time <sup>4)</sup>  | Slave                            | t <sub>CPU</sub> + 50           |                          |                  |
| t <sub>h(SS)</sub>                           | SS hold time                 | Slave                            | 120                             |                          |                  |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time        | Master<br>Slave                  | 100<br>90                       |                          |                  |
| t <sub>su(MI)</sub><br>t <sub>su(SI)</sub>   | Data input setup time        | Master<br>Slave                  | 100<br>100                      |                          |                  |
| t <sub>h(MI)</sub><br>t <sub>h(SI)</sub>     | Data input hold time         | Master<br>Slave                  | 100<br>100                      |                          | ns               |
| t <sub>a(SO)</sub>                           | Data output access time      | Slave                            | 0                               | 120                      |                  |
| t <sub>dis(SO)</sub>                         | Data output disable time     | Slave                            |                                 | 240                      |                  |
| t <sub>v(SO)</sub>                           | Data output valid time       | Slave (after enable edge)        |                                 | 120                      |                  |
| t <sub>h(SO)</sub>                           | Data output hold time        |                                  | 0                               |                          |                  |
| t <sub>v(MO)</sub>                           | Data output valid time       | Master (after enable edge)       |                                 | 120                      | t                |
| t <sub>h(MO)</sub>                           | Data output hold time        |                                  | 0                               |                          | <sup>I</sup> CPU |

## Figure 90. SPI Slave Timing Diagram with CPHA=0<sup>3)</sup>



#### Notes:

1. Data based on design simulation and/or characterisation results, not tested in production.

2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration.

- 3. Measurement points are done at CMOS levels:  $0.3 x V_{\text{DD}}$  and  $0.7 x V_{\text{DD}}.$
- 4. Depends on f<sub>CPU</sub>. For example, if f<sub>CPU</sub> = 8 MHz, then t<sub>CPU</sub> = 1 / f<sub>CPU</sub> = 125 ns and t<sub>su(SS)</sub> = 175 ns.



## COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)

The following table gives the values to be written in the I2CCCR register to obtain the required  $I^2C$  SCL line frequency.

|                  |                   |                             |                  | I2CCCF                      | R Value           |                    |                  |                             |
|------------------|-------------------|-----------------------------|------------------|-----------------------------|-------------------|--------------------|------------------|-----------------------------|
| f <sub>SCL</sub> |                   | f <sub>CPU</sub> =          | 4 MHz.           |                             |                   | f <sub>CPU</sub> = | 8 MHz.           |                             |
| (kHz)            | V <sub>DD</sub> = | = 4.1 V                     | V <sub>DD</sub>  | = 5 V                       | V <sub>DD</sub> = | 4.1 V              | V <sub>DD</sub>  | = 5 V                       |
|                  | $R_P=3.3k\Omega$  | <b>R<sub>P</sub>=4.7k</b> Ω | $R_P=3.3k\Omega$ | <b>R<sub>P</sub>=4.7k</b> Ω | $R_P=3.3k\Omega$  | $R_P$ =4.7kΩ       | $R_P=3.3k\Omega$ | <b>R<sub>P</sub>=4.7k</b> Ω |
| 400              | NA                | NA                          | NA               | NA                          | 83h               | 83                 | 83h              | 83h                         |
| 300              | NA                | NA                          | NA               | NA                          | 85h               | 85h                | 85h              | 85h                         |
| 200              | 83h               | 83h                         | 83h              | 83h                         | 8Ah               | 89h                | 8Ah              | 8Ah                         |
| 100              | 10h               | 10h                         | 10h              | 10h                         | 24h               | 23h                | 24h              | 23h                         |
| 50               | 24h               | 24h                         | 24h              | 24h                         | 4Ch               | 4Ch                | 4Ch              | 4Ch                         |
| 20               | 5Fh               | 5Fh                         | 5Fh              | 5Fh                         | FFh               | FFh                | FFh              | FFh                         |

## Table 29. SCL Frequency Table

## Legend:

R<sub>P</sub> = External pull-up resistance  $f_{SCL} = I^2C$  speed NA = Not achievable

## Note:

– For speeds around 200 kHz, achieved speed can have ±5% tolerance

- For other speed ranges, achieved speed can have ±2% tolerance

The above variations depend on the accuracy of the external components used.

#### ADC CHARACTERISTICS (Cont'd)

## 12.12.1 Analog Power Supply and Reference Pins

Depending on the MCU pin count, the package may feature separate  $V_{AREF}$  and  $V_{SSA}$  analog power supply pins. These pins supply power to the A/D converter cell and function as the high and low reference voltages for the conversion.

Separation of the digital and analog power pins allow board designers to improve A/D performance. Conversion accuracy can be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines (see Section 12.12.2 General PCB Design Guidelines).

#### 12.12.2 General PCB Design Guidelines

To obtain best results, some general design and layout rules should be followed when designing the application PCB to shield the noise-sensitive, analog physical interface from noise-generating CMOS logic signals.

 Use separate digital and analog planes. The analog ground plane should be connected to the digital ground plane via a single point on the PCB.

- Filter power to the analog power planes. It is recommended to connect capacitors, with good high frequency characteristics, between the power and ground lines, placing  $0.1\mu$ F and optionally, if needed 10pF capacitors as close as possible to the ST7 power supply pins and a 1 to  $10\mu$ F capacitor close to the power source (see Figure 97).
- The analog and digital power supplies should be connected in a star network. Do not use a resistor, as V<sub>AREF</sub> is used as a reference voltage by the A/D converter and any resistance would cause a voltage drop and a loss of accuracy.
- Properly place components and route the signal traces on the PCB to shield the analog inputs. Analog signals paths should run over the analog ground plane and be as short as possible. Isolate analog signals from digital signals that may switch while the analog inputs are being sampled by the A/D converter. Do not toggle digital outputs on the same I/O port as the A/D input being converted.

**/رک**ا



## Figure 97. Power Supply Filtering

## PACKAGE MECHANICAL DATA (Cont'd)

<u>ل حک</u>

#### Figure 103. 42-Pin Plastic Dual In-Line Package, Shrink 600-mil Width



Figure 104. 32-Pin Plastic Dual In-Line Package, Shrink 400-mil Width



#### **13.2 THERMAL CHARACTERISTICS**

| Symbol            | Ratings                                          | Value | Unit |
|-------------------|--------------------------------------------------|-------|------|
|                   | Package thermal resistance (junction to ambient) |       |      |
|                   | LQFP64 10x10                                     | 50    |      |
|                   | LQFP48 7x7                                       | 80    |      |
| R <sub>thJA</sub> | LQFP44 10x10                                     | 52    | °C/W |
|                   | SDIP42                                           | 55    |      |
|                   | LQFP32 7x7                                       | 70    |      |
|                   | SDIP32                                           | 50    |      |
| PD                | Power dissipation <sup>1)</sup>                  | 500   | mW   |
| T <sub>Jmax</sub> | Maximum junction temperature <sup>2)</sup>       | 150   | °C   |

#### Notes:

1. The maximum chip-junction temperature is based on technology characteristics.

2. The maximum power dissipation is obtained from the formula PD = (TJ - TA) / RthJA.

The power dissipation of an application can be defined by the user with the formula: PD=PINT+PPORT where PINT is the chip internal power (IDDxVDD) and PPORT is the port power dissipation depending on the ports used in the application.



## **14.4 ST7 APPLICATION NOTES**

## Table 32. ST7 Application Notes

| IDENTIFICATION | DESCRIPTION                                                                                 |  |  |  |
|----------------|---------------------------------------------------------------------------------------------|--|--|--|
| APPLICATION EX | AMPLES                                                                                      |  |  |  |
| AN1658         | SERIAL NUMBERING IMPLEMENTATION                                                             |  |  |  |
| AN1720         | MANAGING THE READ-OUT PROTECTION IN FLASH MICROCONTROLLERS                                  |  |  |  |
| AN1755         | A HIGH RESOLUTION/PRECISION THERMOMETER USING ST7 AND NE555                                 |  |  |  |
| AN1756         | CHOOSING A DALI IMPLEMENTATION STRATEGY WITH ST7DALI                                        |  |  |  |
| AN1812         | A HIGH PRECISION, LOW COST, SINGLE SUPPLY ADC FOR POSITIVE AND NEGATIVE IN-<br>PUT VOLTAGES |  |  |  |
| EXAMPLE DRIVER | 15                                                                                          |  |  |  |
| AN 969         | SCI COMMUNICATION BETWEEN ST7 AND PC                                                        |  |  |  |
| AN 970         | SPI COMMUNICATION BETWEEN ST7 AND EEPROM                                                    |  |  |  |
| AN 971         | I <sup>2</sup> C COMMUNICATION BETWEEN ST7 AND M24CXX EEPROM                                |  |  |  |
| AN 972         | ST7 SOFTWARE SPI MASTER COMMUNICATION                                                       |  |  |  |
| AN 973         | SCI SOFTWARE COMMUNICATION WITH A PC USING ST72251 16-BIT TIMER                             |  |  |  |
| AN 974         | REAL TIME CLOCK WITH ST7 TIMER OUTPUT COMPARE                                               |  |  |  |
| AN 976         | DRIVING A BUZZER THROUGH ST7 TIMER PWM FUNCTION                                             |  |  |  |
| AN 979         | DRIVING AN ANALOG KEYBOARD WITH THE ST7 ADC                                                 |  |  |  |
| AN 980         | ST7 KEYPAD DECODING TECHNIQUES, IMPLEMENTING WAKE-UP ON KEYSTROKE                           |  |  |  |
| AN1017         | USING THE ST7 UNIVERSAL SERIAL BUS MICROCONTROLLER                                          |  |  |  |
| AN1041         | USING ST7 PWM SIGNAL TO GENERATE ANALOG OUTPUT (SINUSOÏD)                                   |  |  |  |
| AN1042         | ST7 ROUTINE FOR I <sup>2</sup> C SLAVE MODE MANAGEMENT                                      |  |  |  |
| AN1044         | MULTIPLE INTERRUPT SOURCES MANAGEMENT FOR ST7 MCUS                                          |  |  |  |
| AN1045         | ST7 S/W IMPLEMENTATION OF I <sup>2</sup> C BUS MASTER                                       |  |  |  |
| AN1046         | UART EMULATION SOFTWARE                                                                     |  |  |  |
| AN1047         | MANAGING RECEPTION ERRORS WITH THE ST7 SCI PERIPHERALS                                      |  |  |  |
| AN1048         | ST7 SOFTWARE LCD DRIVER                                                                     |  |  |  |
| AN1078         | PWM DUTY CYCLE SWITCH IMPLEMENTING TRUE 0% & 100% DUTY CYCLE                                |  |  |  |
| AN1082         | DESCRIPTION OF THE ST72141 MOTOR CONTROL PERIPHERALS REGISTERS                              |  |  |  |
| AN1083         | ST72141 BLDC MOTOR CONTROL SOFTWARE AND FLOWCHART EXAMPLE                                   |  |  |  |
| AN1105         | ST7 PCAN PERIPHERAL DRIVER                                                                  |  |  |  |
| AN1129         | PWM MANAGEMENT FOR BLDC MOTOR DRIVES USING THE ST72141                                      |  |  |  |
| AN1130         | AN INTRODUCTION TO SENSORLESS BRUSHLESS DC MOTOR DRIVE APPLICATIONS<br>WITH THE ST72141     |  |  |  |
| AN1148         | USING THE ST7263 FOR DESIGNING A USB MOUSE                                                  |  |  |  |
| AN1149         | HANDLING SUSPEND MODE ON A USB MOUSE                                                        |  |  |  |
| AN1180         | USING THE ST7263 KIT TO IMPLEMENT A USB GAME PAD                                            |  |  |  |
| AN1276         | BLDC MOTOR START ROUTINE FOR THE ST72141 MICROCONTROLLER                                    |  |  |  |
| AN1321         | USING THE ST72141 MOTOR CONTROL MCU IN SENSOR MODE                                          |  |  |  |
| AN1325         | USING THE ST7 USB LOW-SPEED FIRMWARE V4.X                                                   |  |  |  |
| AN1445         | EMULATED 16-BIT SLAVE SPI                                                                   |  |  |  |
| AN1475         | DEVELOPING AN ST7265X MASS STORAGE APPLICATION                                              |  |  |  |
| AN1504         | STARTING A PWM SIGNAL DIRECTLY AT HIGH LEVEL USING THE ST7 16-BIT TIMER                     |  |  |  |
| AN1602         | 16-BIT TIMING OPERATIONS USING ST7262 OR ST7263B ST7 USB MCUS                               |  |  |  |
| AN1633         | DEVICE FIRMWARE UPGRADE (DFU) IMPLEMENTATION IN ST7 NON-USB APPLICATIONS                    |  |  |  |
| AN1712         | GENERATING A HIGH RESOLUTION SINEWAVE USING ST7 PWMART                                      |  |  |  |
| AN1713         | SMBUS SLAVE DRIVER FOR ST7 I2C PERIPHERALS                                                  |  |  |  |
| AN1753         | SOFTWARE UART USING 12-BIT ART                                                              |  |  |  |

