

Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                                                 |
|---------------------------------|---------------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                        |
| Programmable Type               | In System Programmable                                                          |
| Delay Time tpd(1) Max           | 10 ns                                                                           |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                                   |
| Number of Logic Elements/Blocks | 8                                                                               |
| lumber of Macrocells            | 32                                                                              |
| lumber of Gates                 | 1000                                                                            |
| Number of I/O                   | 32                                                                              |
| Operating Temperature           | 0°C ~ 70°C (TA)                                                                 |
| Mounting Type                   | Surface Mount                                                                   |
| Package / Case                  | 48-LQFP                                                                         |
| Supplier Device Package         | 48-TQFP (7x7)                                                                   |
| Purchase URL                    | https://www.e-xfl.com/product-detail/lattice-semiconductor/isplsi-2032e-110lt48 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## ispLSI® 2032E

In-System Programmable SuperFAST™ High Density PLD

#### **Features**

- SuperFAST HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC
  - 1000 PLD Gates
  - 32 I/O Pins, Two Dedicated Inputs
  - 32 Registers
  - High Speed Global Interconnect
  - Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
  - Small Logic Block Size for Random Logic
  - 100% Functionally and JEDEC Upward Compatible with ispLSI 2032 Devices
- HIGH PERFORMANCE E2CMOS® TECHNOLOGY
- fmax = 225 MHz Maximum Operating Frequency
- tpd = 3.5 ns Propagation Delay
- TTL Compatible Inputs and Outputs
- 5V Programmable Logic Core
- ispJTAG™ In-System Programmable via IEEE 1149.1 (JTAG) Test Access Port
- User-Selectable 3.3V or 5V I/O (48-Pin Package Only)
   Supports Mixed Voltage Systems
- PCI Compatible Outputs (48-Pin Package Only)
- Open-Drain Output Option
- Electrically Erasable and Reprogrammable
- Non-Volatile
- Unused Product Term Shutdown Saves Power
- ispLSI OFFERS THE FOLLOWING ADDED FEATURES
  - Increased Manufacturing Yields, Reduced Time-to-Market and Improved Product Quality
- Reprogram Soldered Devices for Faster Prototyping
- OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS
  - Complete Programmable Device Can Combine Glue Logic and Structured Designs
  - Enhanced Pin Locking Capability
  - Three Dedicated Clock Input Pins
  - Synchronous and Asynchronous Clocks
  - Programmable Output Slew Rate Control to Minimize Switching Noise
  - Flexible Pin Placement
  - Optimized Global Routing Pool Provides Global Interconnectivity

#### **Functional Block Diagram**



#### **Description**

The ispLSI 2032E is a High Density Programmable Logic Device. The device contains 32 Registers, 32 Universal I/O pins, two Dedicated Input Pins, three Dedicated Clock Input Pins, one dedicated Global OE input pin and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2032E features 5V in-system programmability and in-system diagnostic capabilities. The ispLSI 2032E offers non-volatile reprogrammability of the logic, as well as the interconnect to provide truly reconfigurable systems.

The basic unit of logic on the ispLSI 2032E device is the Generic Logic Block (GLB). The GLBs are labeled A0, A1 .. A7 (see Figure 1). There are a total of eight GLBs in the ispLSI 2032E device. Each GLB is made up of four macrocells. Each GLB has 18 inputs, a programmable AND/OR/Exclusive OR array, and four outputs which can be configured to be either combinatorial or registered. Inputs to the GLB come from the GRP and dedicated inputs. All of the GLB outputs are brought back into the GRP so that they can be connected to the inputs of any GLB on the device.

The device also has 32 I/O cells, each of which is directly connected to an I/O pin. Each I/O cell can be individually

Copyright © 2003 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### **Functional Block Diagram**

Figure 1. ispLSI 2032E Functional Block Diagram



programmed to be a combinatorial input, output or bidirectional I/O pin with 3-state control. The signal levels are TTL compatible voltages and the output drivers can source 4 mA or sink 8 mA. Each output can be programmed independently for fast or slow output slew rate to minimize overall output switching noise. By connecting the VCCIO pins to a common 5V or 3.3V power supply, I/O output levels can be matched to 5V or 3.3V compatible voltages. When connected to a 5V supply, the I/O pins provide PCI-compatible output drive (48-pin device only).

Eight GLBs, 32 I/O cells, two dedicated inputs and two ORPs are connected together to make a Megablock (see Figure 1). The outputs of the eight GLBs are connected to a set of 32 universal I/O cells by the ORP. Each ispLSI 2032E device contains one Megablock.

The GRP has as its inputs, the outputs from all of the GLBs and all of the inputs from the bi-directional I/O cells. All of these signals are made available to the inputs of the GLBs. Delays through the GRP have been equalized to minimize timing skew.

Clocks in the ispLSI 2032E device are selected using the dedicated clock pins. Three dedicated clock pins (Y0, Y1, Y2) or an asynchronous clock can be selected on a GLB basis. The asynchronous or Product Term clock can be generated in any GLB for its own clock.

#### **Programmable Open-Drain Outputs**

In addition to the standard output configuration, the outputs of the ispLSI 2032E are individually programmable, either as a standard totem-pole output or an open-drain output. The totem-pole output drives the specified Voh and Vol levels, whereas the open-drain output drives only the specified Vol. The Voh level on the open-drain output depends on the external loading and pull-up. This output configuration is controlled by a programmable fuse. The default configuration when the device is in bulk erased state is totem-pole configuration. The open-drain/totem-pole option is selectable through the Lattice software tools.



#### Absolute Maximum Ratings 1

Supply Voltage V<sub>cc</sub> ..... -0.5 to +7.0V

Input Voltage Applied .....-2.5 to  $V_{CC}$  +1.0V

Off-State Output Voltage Applied ..... -2.5 to V<sub>CC</sub> +1.0V

Storage Temperature .....-65 to 150°C

Case Temp. with Power Applied .....-55 to 125°C

Max. Junction Temp. (T<sub>J</sub>) with Power Applied ... 150°C

#### **DC Recommended Operating Condition**

| SYMBOL                     | PAR                              | MIN.             | MAX. | UNITS              |   |  |  |
|----------------------------|----------------------------------|------------------|------|--------------------|---|--|--|
| <b>V</b> CC                | Supply Voltage: Logic Core, Inpu | 4.75             | 5.25 | V                  |   |  |  |
| <b>V</b> CCIO <sup>1</sup> | Supply Voltage: Output Drivers   | 5V               | 4.75 | 5.25               | V |  |  |
| VCCIO                      | Supply Voltage: Output Drivers   | 3.3V             | 3.0  | 3.6                | V |  |  |
| <b>V</b> IL                | Input Low Voltage                | nput Low Voltage |      |                    |   |  |  |
| <b>V</b> IH                | Input High Voltage               |                  | 2.0  | V <sub>cc</sub> +1 | V |  |  |

<sup>1. 3.3</sup>V I/O operation not available for 44-pin packages.

Table 2-0005/2032E

### Capacitance (T<sub>A</sub>=25°C, f=1.0 MHz)

| SYMBOL                | PARAMETER                   | TYP | UNITS | TEST CONDITIONS                 |
|-----------------------|-----------------------------|-----|-------|---------------------------------|
| <b>C</b> <sub>1</sub> | Dedicated Input Capacitance | 6   | pf    | $V_{CC} = 5.0V, V_{IN} = 2.0V$  |
| <b>C</b> <sub>2</sub> | I/O Capacitance             | 7   | pf    | $V_{CC} = 5.0V, V_{I/O} = 2.0V$ |
| <b>C</b> <sub>3</sub> | Clock Capacitance           | 10  | pf    | $V_{CC} = 5.0V, V_{Y} = 2.0V$   |

Table 2-0006/2032E

### **Erase/Reprogram Specification**

| PARAMETER              | MINIMUM | MAXIMUM | UNITS  |
|------------------------|---------|---------|--------|
| Erase/Reprogram Cycles | 10,000  | _       | Cycles |

Table 2-0008/2032E

<sup>1.</sup> Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications).

## **Switching Test Conditions**

| Input Pulse Levels                  | GND to 3.0V  |
|-------------------------------------|--------------|
| Input Rise and Fall Time 10% to 90% | 1.5 ns       |
| Input Timing Reference Levels       | 1.5V         |
| Output Timing Reference Levels      | 1.5V         |
| Output Load                         | See Figure 2 |

<sup>3-</sup>state levels are measured 0.5V from steady-state active level.

### Figure 2. Test Load



<sup>\*</sup>C<sub>L</sub> includes Test Fixture and Probe Capacitance.

#### Output Load Conditions (see Figure 2)

|   | TEST CONDITION                                   | R1   | R2   | CL   |
|---|--------------------------------------------------|------|------|------|
| Α |                                                  | 470Ω | 390Ω | 35pF |
| В | Active High                                      | ∞    | 390Ω | 35pF |
| В | Active Low                                       | 470Ω | 390Ω | 35pF |
| С | Active High to Z at <b>V</b> <sub>OH</sub> -0.5V | -    | 390Ω | 5pF  |
|   | Active Low to Z at <b>V</b> <sub>OL</sub> +0.5V  | 470Ω | 390Ω | 5pF  |

Table 2 - 0004A

Table 2-0003/2032E

#### **DC Electrical Characteristics**

#### Over Recommended Operating Conditions<sup>1</sup>

| SYMBOL              | PARAMETER                                      | CONDITION                                          |           | MIN. | TYP. <sup>3</sup> | MAX. | UNITS |
|---------------------|------------------------------------------------|----------------------------------------------------|-----------|------|-------------------|------|-------|
| <b>V</b> OL         | Output Low Voltage                             | $I_{OL} = 8 \text{ mA}$                            |           | _    | -                 | 0.4  | V     |
| <b>V</b> OH         | Output High Voltage                            | $I_{OH} = -4 \text{ mA}$                           |           | 2.4  | ı                 | ı    | V     |
| <b>I</b> IL         | Input or I/O Low Leakage Current               | $0V \le V_{IN} \le V_{IL} (Max.)$                  |           | -    | ı                 | -10  | μΑ    |
| Іін                 | Input or I/O High Leakage Current              | $(V_{CCIO} - 0.2)V \le V_{IN} \le V_{CCIO}$        |           | _    | _                 | 10   | μΑ    |
| ••••                | input of 1/0 riight Leakage Gurrent            | $V_{CCIO} \le V_{IN} \le 5.25V$                    | _         | ı    | 10                | μΑ   |       |
| <b>I</b> IL-PU      | I/O Active Pull-Up Current, non-PCI            | $0V \le V_{IN} \le 2.0V$                           |           | -10  | 1                 | -150 | μΑ    |
| IIL-PU              | I/O Active Pull-Up Current, PCI <sup>5</sup>   | $0V \le V_{IN} \le 2.0V$                           |           | -10  | -                 | -250 | μΑ    |
| los¹                | Output Short Circuit Current, non-PCI          | $V_{CCIO} = 5V$ , $V_{OUT} = 0.5V$                 |           | -    | 1                 | -200 | mA    |
|                     | Output Short Circuit Current, PCI <sup>5</sup> | $V_{CCIO} = 5.0 V \text{ or } 3.3 V, V_{OUT} = 0.$ | _         | 1    | -240              | mA   |       |
| CC <sup>2,4,6</sup> | Operating Power Supply Current                 | $V_{IL} = 0.0V, V_{IH} = 3.0V$                     | -225/-200 | -    | 85                | 1    | mA    |
|                     | Operating i ower Supply Current                | f <sub>TOGGLE</sub> = 1 MHz                        | Others    | _    | 65                | _    | mA    |

- 1. One output at a time for a maximum duration of one second (V<sub>OUT</sub> = 0.5V). Characterized, but not 100% tested. Table 2-0007/2032E
- 2. Meaured using two 16-bit counters.
- 3. Typical values are at  $V_{CC} = 5V$  and  $T_A = 25$ °C.
- 4. Unused inputs held at 0.0V.
- 5. Available in 48-pin package only.
- 6. Maximum I<sub>CC</sub> varies widely with specific device configuration and operating frequency. Refer to the Power Consumption section of this data sheet and the Thermal Management section of the Lattice Semiconductor Data Book or CD-ROM to estimate maximum I<sub>CC</sub>.



## **External Timing Parameters**

#### **Over Recommended Operating Conditions**

| DADAMETED           | METER TEST #2 |    | DESCRIPTION <sup>1</sup>                                              | -2   | 25   | -2   | 00       | -1   | 80   | LINUTO |
|---------------------|---------------|----|-----------------------------------------------------------------------|------|------|------|----------|------|------|--------|
| PARAMETER           | COND.4        | #  | DESCRIPTION <sup>1</sup>                                              | MIN. | MAX. | MIN. | MAX.     | MIN. | MAX. | UNITS  |
| <b>t</b> pd1        | Α             | 1  | Data Prop. Delay, 4PT Bypass, ORP Bypass                              | _    | 3.5  | -    | 3.5      | _    | 5.0  | ns     |
| <b>t</b> pd2        | Α             | 2  | Data Prop. Delay                                                      | ı    | 5.5  | ı    | 5.5      | _    | 7.5  | ns     |
| <b>f</b> max        | Α             | 3  | Clk Frequency with Int. Feedback <sup>3</sup>                         | 225  | _    | 200  | _        | 180  | _    | MHz    |
| <b>f</b> max (Ext.) | _             | 4  | Clk Frequency with Ext. Feedback $\left(\frac{1}{tsu2 + tco1}\right)$ | 167  | _    | 167  | _        | 125  | _    | MHz    |
| <b>f</b> max (Tog.) | _             | 5  | Clk Frequency, Max. Toggle                                            | 250  | _    | 250  | -        | 200  | _    | MHz    |
| <b>t</b> su1        | _             | 6  | GLB Reg. Setup Time before Clk, 4 PT Bypass                           | 2.5  | _    | 2.5  | <u>S</u> | 3.0  | _    | ns     |
| <b>t</b> co1        | Α             | 7  | GLB Reg. Clk to Output Delay, ORP Bypass                              | _    | 2.5  | 5    | 2.5      | _    | 4.0  | ns     |
| <b>t</b> h1         | _             | 8  | GLB Reg. Hold Time after Clk, 4 PT Bypass                             |      | _    | 0.0  | 10       | 0.0  | _    | ns     |
| <b>t</b> su2        | _             | 9  | GLB Reg. Setup Time before Clk                                        | 3.5  | _    | 3.5  | 3        | 4.0  | _    | ns     |
| <b>t</b> co2        | _             | 10 | GLB Reg. Clk to Output Delay                                          | _    | 3.5  | 3    | 3.5      | _    | 4.5  | ns     |
| <b>t</b> h2         | _             | 11 | GLB Reg. Hold Time after Clk                                          | 0.0  | _    | 0.0  | , L      | 0.0  | _    | ns     |
| <b>t</b> r1         | Α             | 12 | Ext. Reset Pin to Output Delay, ORP Bypass                            | _    | 5.0  | 0    | 5.0      | _    | 6.5  | ns     |
| <b>t</b> rw1        | _             | 13 | Ext. Reset Pulse Duration                                             | 3.5  | _    | 3.5  | E        | 4.0  | _    | ns     |
| <b>t</b> ptoeen     | В             | 14 | Input to Output Enable                                                | _    | 7.0  | Н    | 7.0      | _    | 10.0 | ns     |
| <b>t</b> ptoedis    | С             | 15 | Input to Output Disable                                               | _    | 7.0  | 3    | 7.0      | _    | 10.0 | ns     |
| <b>t</b> goeen      | В             | 16 | Global OE Output Enable                                               |      | 3.5  | 7    | 3.5      | _    | 5.0  | ns     |
| <b>t</b> goedis     | С             | 17 | Global OE Output Disable                                              |      | 3.5  | -    | 3.5      | _    | 5.0  | ns     |
| <b>t</b> wh         | _             | 18 | Ext. Synch. Clk Pulse Duration, High 2.0 - 2.0 -                      |      |      | 2.5  | _        | ns   |      |        |
| <b>t</b> wl         | _             | 19 | Ext. Synch. Clk Pulse Duration, Low                                   | 2.0  | _    | 2.0  | _        | 2.5  | _    | ns     |

<sup>1.</sup> Unless noted otherwise, all parameters use a GRP load of four GLBs, 20 PTXOR path, ORP and Y0 clock.

Table 2-0030A/2032E

<sup>2.</sup> Refer to Timing Model in this data sheet for further details.

<sup>3.</sup> Standard 16-bit counter using GRP feedback.

<sup>4.</sup> Reference Switching Test Conditions section.



## **External Timing Parameters**

#### **Over Recommended Operating Conditions**

| DADAMETED           | TEST   | <b>#</b> <sup>2</sup> | DECORIDATION 1                                                              | -1   | 35   | -1   | 10   | LINITO |
|---------------------|--------|-----------------------|-----------------------------------------------------------------------------|------|------|------|------|--------|
| PARAMETER           | COND.4 | #                     | DESCRIPTION <sup>1</sup>                                                    | MIN. | MAX. | MIN. | MAX. | UNITS  |
| <b>t</b> pd1        | Α      | 1                     | Data Propagation Delay, 4PT Bypass, ORP Bypass                              | _    | 7.5  | 1    | 10.0 | ns     |
| <b>t</b> pd2        | Α      | 2                     | Data Propagation Delay                                                      | _    | 10.0 | _    | 13.0 | ns     |
| fmax                | Α      | 3                     | Clock Frequency with Internal Feedback <sup>3</sup>                         | 137  | _    | 111  | _    | MHz    |
| <b>f</b> max (Ext.) | _      | 4                     | Clock Frequency with External Feedback $\left(\frac{1}{tsu2 + tco1}\right)$ | 100  | _    | 77.0 | _    | MHz    |
| <b>f</b> max (Tog.) | _      | 5                     | Clock Frequency, Max. Toggle                                                | 167  | -    | 125  | _    | MHz    |
| <b>t</b> su1        | _      | 6                     | GLB Register Setup Time before Clock, 4 PT Bypass                           | 4.0  | _    | 5.5  | _    | ns     |
| <b>t</b> co1        | Α      | 7                     | GLB Register Clock to Output Delay, ORP Bypass                              | _    | 4.5  | _    | 5.5  | ns     |
| <b>t</b> h1         | _      | 8                     | GLB Register Hold Time after Clock, 4 PT Bypass                             |      | _    | 0.0  | _    | ns     |
| <b>t</b> su2        | _      | 9                     | GLB Register Setup Time before Clock                                        | 5.5  | ı    | 7.5  | -    | ns     |
| <b>t</b> co2        | _      | 10                    | GLB Register Clock to Output Delay                                          | _    | 5.5  | _    | 6.5  | ns     |
| <b>t</b> h2         | _      | 11                    | GLB Register Hold Time after Clock                                          | 0.0  | ı    | 0.0  | -    | ns     |
| <b>t</b> r1         | Α      | 12                    | External Reset Pin to Output Delay, ORP Bypass                              | _    | 9.0  | _    | 12.5 | ns     |
| <b>t</b> rw1        | _      | 13                    | External Reset Pulse Duration                                               | 5.0  | _    | 6.5  | _    | ns     |
| <b>t</b> ptoeen     | В      | 14                    | Input to Output Enable                                                      | _    | 12.0 | _    | 14.5 | ns     |
| <b>t</b> ptoedis    | С      | 15                    | Input to Output Disable                                                     | _    | 12.0 | _    | 14.5 | ns     |
| <b>t</b> goeen      | В      | 16                    | Global OE Output Enable                                                     |      | 6.0  | -    | 7.0  | ns     |
| <b>t</b> goedis     | С      | 17                    | Global OE Output Disable                                                    |      | 6.0  | _    | 7.0  | ns     |
| <b>t</b> wh         | _      | 18                    | External Synchronous Clock Pulse Duration, High 3.0 - 4.0                   |      | _    | ns   |      |        |
| twl                 | _      | 19                    | External Synchronous Clock Pulse Duration, Low                              | 3.0  | _    | 4.0  | _    | ns     |

1. Unless noted otherwise, all parameters use a GRP load of four GLBs, 20 PTXOR path, ORP and Y0 clock.

Table 2-0030B/2032E

<sup>2.</sup> Refer to Timing Model in this data sheet for further details.

<sup>3.</sup> Standard 16-bit counter using GRP feedback.

<sup>4.</sup> Reference Switching Test Conditions section.



## Internal Timing Parameters<sup>1</sup>

#### **Over Recommended Operating Conditions**

|                  | 2                     | 2-22-12-1                                             | -2   | 25   | -2   | 00            | -1   | 80   |              |
|------------------|-----------------------|-------------------------------------------------------|------|------|------|---------------|------|------|--------------|
| PARAMETER        | <b>#</b> <sup>2</sup> | DESCRIPTION                                           | MIN. | MAX. | MIN. | MAX.          | MIN. | MAX. | UNITS        |
| Inputs           |                       |                                                       |      |      |      |               |      |      |              |
| <b>t</b> io      | 20                    | Input Buffer Delay                                    | _    | 0.6  | _    | 0.4           | _    | 0.6  | ns           |
| <b>t</b> din     | 21                    | Dedicated Input Delay                                 | _    | 1.3  | _    | 1.3           | _    | 1.3  | ns           |
| GRP              |                       |                                                       |      |      |      |               |      |      |              |
| <b>t</b> grp     | 22                    | GRP Delay                                             | _    | 0.7  | _    | 0.7           | _    | 0.7  | ns           |
| GLB              |                       |                                                       |      |      |      |               |      |      |              |
| <b>t</b> 4ptbpc  | 23                    | 4 Product Term Bypass Path Delay (Combinatorial)      | _    | 1.2  | _    | 1.8           | _    | 1.8  | ns           |
| <b>t</b> 4ptbpr  | 24                    | 4 Product Term Bypass Path Delay (Registered)         | _    | 1.2  | _    | 1.8           | _    | 2.8  | ns           |
| <b>t</b> 1ptxor  | 25                    | 1 Product Term/XOR Path Delay                         | _    | 2.2  | _    | 2.8           | _    | 3.8  | ns           |
| <b>t</b> 20ptxor | 26                    | 20 Product Term/XOR Path Delay                        | _    | 2.2  | _    | 2.8           | _    | 3.8  | ns           |
| <b>t</b> xoradj  | 27                    | XOR Adjacent Path Delay <sup>3</sup>                  | _    | 2.2  | _    | 2.8           | _    | 3.8  | ns           |
| <b>t</b> gbp     | 28                    | GLB Register Bypass Delay                             | _    | 0.0  | _    | 0.0           | _    | 0.0  | ns           |
| <b>t</b> gsu     | 29                    | GLB Register Setup Time before Clock                  | 0.8  | _    | 0.8  | <b>&gt;</b> - | 0.3  | _    | ns           |
| <b>t</b> gh      | 30                    | GLB Register Hold Time after Clock                    | 1.7  | _    | 1.7  | 11-           | 2.7  | _    | ns           |
| <b>t</b> gco     | 31                    | GLB Register Clock to Output Delay                    | _    | 0.7  | -    | 0.7           | _    | 0.7  | ns           |
| <b>t</b> gro     | 32                    | GLB Register Reset to Output Delay                    | _    | 1.3  | - 6  | 2.9           | _    | 1.1  | ns           |
| <b>t</b> ptre    | 33                    | GLB Product Term Reset to Register Delay              | _    | 2.5  | - (  | 2.5           | _    | 2.9  | ns           |
| <b>t</b> ptoe    | 34                    | GLB Product Term Output Enable to I/O Cell Delay      | _    | 4.2  | - 4  | 4.4           | _    | 5.9  | ns           |
| <b>t</b> ptck    | 35                    | GLB Product Term Clock Delay                          | 0.3  | 2.8  | 0.7  | 3.2           | 1.5  | 3.7  | ns           |
| ORP              | •                     |                                                       |      |      | C    |               | •    | •    |              |
| <b>t</b> orp     | 36                    | ORP Delay                                             | _    | 1.0  | - 1  | 1.0           | _    | 1.1  | ns           |
| <b>t</b> orpbp   | 37                    | ORP Bypass Delay                                      | _    | 0.0  | 4    | 0.0           | _    | 0.6  | ns           |
| Outputs          |                       |                                                       | •    |      | 00   |               | •    | •    | •            |
| <b>t</b> ob      | 38                    | Output Buffer Delay                                   | _    | 1.0  | Ģ    | 0.6           | _    | 1.3  | ns           |
| <b>t</b> sl      | 39                    | Output Slew Limited Delay Adder                       | _    | 1.5  | N    | 1.5           | _    | 1.5  | ns           |
| <b>t</b> oen     | 40                    | I/O Cell OE to Output Enabled                         | _    | 1.5  | Ш    | 1.5           | _    | 2.8  | ns           |
| <b>t</b> odis    | 41                    | I/O Cell OE to Output Disabled                        | _    | 1.5  | 3    | 1.5           | _    | 2.8  | ns           |
| <b>t</b> goe     | 42                    | Global Output Enable                                  | _    | 2.0  | 7    | 2.0           | _    | 2.2  | ns           |
| Clocks           | •                     |                                                       |      | •    |      |               |      |      |              |
| <b>t</b> gy0     | 43                    | Clock Delay, Y0 to Global GLB Clock Line (Ref. clock) | 0.8  | 0.8  | 1.2  | 1.2           | 1.4  | 1.4  | ns           |
| <b>t</b> gy1/2   | 44                    | Clock Delay, Y1 or Y2 to Global GLB Clock Line        | 1.0  | 1.0  | 1.4  | 1.4           | 1.6  | 1.6  | ns           |
| Global Reset     | •                     |                                                       |      |      |      |               |      |      |              |
| <b>t</b> gr      | 45                    | Global Reset to GLB                                   | _    | 2.7  | _    | 2.7           | _    | 3.5  | ns           |
|                  |                       |                                                       | -    |      |      |               | -    |      | N36 V /2032E |

<sup>1.</sup> Internal Timing Parameters are not tested and are for reference only.

Table 2-0036A/2032E

<sup>2.</sup> Refer to Timing Model in this data sheet for further details.

<sup>3.</sup> The XOR adjacent path can only be used by hard macros.



## Internal Timing Parameters<sup>1</sup>

| PARAMETER        | 2                     | D-00010-1011                                          | -1    | 35   | -1   | 10        |       |
|------------------|-----------------------|-------------------------------------------------------|-------|------|------|-----------|-------|
| PARAMETER        | <b>#</b> <sup>2</sup> | DESCRIPTION                                           | MIN.  | MAX. | MIN. | MAX.      | UNITS |
| Inputs           |                       |                                                       | •     |      |      | •         | •     |
| tio              | 20                    | Input Buffer Delay                                    | _     | 1.1  | _    | 1.7       | ns    |
| <b>t</b> din     | 21                    | Dedicated Input Delay                                 | _     | 2.4  | _    | 3.4       | ns    |
| GRP              |                       |                                                       |       |      |      | •         |       |
| <b>t</b> grp     | 22                    | GRP Delay                                             | _     | 1.3  | _    | 1.7       | ns    |
| GLB              |                       |                                                       |       |      |      | •         |       |
| <b>t</b> 4ptbpc  | 23                    | 4 Product Term Bypass Path Delay (Combinatorial)      | _     | 3.6  | _    | 4.9       | ns    |
| <b>t</b> 4ptbpr  | 24                    | 4 Product Term Bypass Path Delay (Registered)         | _     | 3.6  | _    | 4.8       | ns    |
| <b>t</b> 1ptxor  | 25                    | 1 Product Term/XOR Path Delay                         | _     | 5.0  | _    | 6.2       | ns    |
| <b>t</b> 20ptxor | 26                    | 20 Product Term/XOR Path Delay                        | _     | 5.1  | _    | 6.8       | ns    |
| <b>t</b> xoradj  | 27                    | XOR Adjacent Path Delay <sup>3</sup>                  | _     | 5.6  | _    | 7.5       | ns    |
| <b>t</b> gbp     | 28                    | GLB Register Bypass Delay                             | _     | 0.0  | _    | 0.1       | ns    |
| <b>t</b> gsu     | 29                    | GLB Register Setup Time before Clock                  | 0.3   | _    | 0.5  | _         | ns    |
| <b>t</b> gh      | 30                    | GLB Register Hold Time after Clock                    | 3.0   | _    | 4.0  | _         | ns    |
| <b>t</b> gco     | 31                    | GLB Register Clock to Output Delay                    | _     | 0.7  | _    | 0.6       | ns    |
| <b>t</b> gro     | 32                    | GLB Register Reset to Output Delay                    | _     | 1.1  | _    | 1.8       | ns    |
| <b>t</b> ptre    | 33                    | GLB Product Term Reset to Register Delay              | _     | 4.4  | _    | 5.9       | ns    |
| <b>t</b> ptoe    | 34                    | GLB Product Term Output Enable to I/O Cell Delay      | _     | 6.4  | _    | 7.1       | ns    |
| <b>t</b> ptck    | 35                    | GLB Product Term Clock Delay                          | 2.9   | 5.2  | 4.0  | 7.0       | ns    |
| ORP              | 1                     |                                                       | · · · |      |      |           |       |
| <b>t</b> orp     | 36                    | ORP Delay                                             | _     | 1.3  | _    | 1.5       | ns    |
| <b>t</b> orpbp   | 37                    | ORP Bypass Delay                                      | _     | 0.3  | _    | 0.5       | ns    |
| Outputs          |                       |                                                       |       |      |      | 1         |       |
| <b>t</b> ob      | 38                    | Output Buffer Delay                                   | _     | 1.2  | _    | 1.2       | ns    |
| <b>t</b> sl      | 39                    | Output Slew Limited Delay Adder                       | _     | 10.0 | _    | 10.0      | ns    |
| <b>t</b> oen     | 40                    | I/O Cell OE to Output Enabled                         | _     | 3.2  | _    | 4.0       | ns    |
| <b>t</b> odis    | 41                    | I/O Cell OE to Output Disabled                        | _     | 3.2  | _    | 4.0       | ns    |
| <b>t</b> goe     | 42                    | Global Output Enable                                  | _     | 2.8  | _    | 3.0       | ns    |
| Clocks           |                       |                                                       |       |      |      |           |       |
| <b>t</b> gy0     | 43                    | Clock Delay, Y0 to Global GLB Clock Line (Ref. clock) | 2.3   | 2.3  | 3.2  | 3.2       | ns    |
| <b>t</b> gy1/2   | 44                    | Clock Delay, Y1 or Y2 to Global GLB Clock Line        | 2.3   | 2.3  | 3.2  | 3.2       | ns    |
| Global Reset     |                       |                                                       | ı     | 1    | 1    | 1         | 1     |
| <b>t</b> gr      | 45                    | Global Reset to GLB                                   | _     | 6.4  | _    | 9.0       | ns    |
| Internal Timin   |                       |                                                       |       | 1    |      | Toble 2.0 |       |

<sup>1.</sup> Internal Timing Parameters are not tested and are for reference only.

Table 2-0036B/2032E

<sup>2.</sup> Refer to Timing Model in this data sheet for further details.

<sup>3.</sup> The XOR adjacent path can only be used by hard macros.

### ispLSI 2032E Timing Model



#### Derivations of tsu, th and tco from the Product Term Clock

```
\begin{array}{lll} \text{tsu} & = & \text{Logic} + \text{Reg su} - \text{Clock (min)} \\ & = & \text{(tio + tgrp + t20ptxor)} + \text{(tgsu)} - \text{(tio + tgrp + tptck(min))} \\ & = & \text{(#20 + #22 + #26)} + \text{(#29)} - \text{(#20 + #22 + #35)} \\ 2.7 & = & \text{(0.6 + 0.7 + 2.2)} + \text{(0.8)} - \text{(0.6 + 0.7 + 0.3)} \\ \\ \text{th} & = & \text{Clock (max)} + \text{Reg h - Logic} \\ & = & \text{(tio + tgrp + tptck(max))} + \text{(tgh)} - \text{(tio + tgrp + t20ptxor)} \\ & = & \text{(#20 + #22 + #35)} + \text{(#30)} - \text{(#20 + #22 + #26)} \\ 2.3 & = & \text{(0.6 + 0.7 + 2.8)} + \text{(1.7)} - \text{(0.6 + 0.7 + 2.2)} \\ \\ \text{tco} & = & \text{Clock (max)} + \text{Reg co + Output} \\ & = & \text{(tio + tgrp + tptck(max))} + \text{(tgco)} + \text{(torp + tob)} \\ & = & \text{(#20 + #22 + #35)} + \text{(#31)} + \text{(#36 + #38)} \\ 6.8 & = & \text{(0.6 + 0.7 + 2.8)} + \text{(0.7)} + \text{(1.0 + 1.0)} \\ \end{array}
```

Note: Calculations are based upon timing specifications for the ispLSI 2032E-225L

Table 2-0042/2032E



#### **Power Consumption**

Power consumption in the ispLSI 2032E device depends on two primary factors: the speed at which the device is operating and the number of Product Terms used. Figure 3 shows the relationship between power and operating speed.

Figure 3. Typical Device Power Consumption vs fmax



Typical current at 5V, 25°C

I<sub>CC</sub> can be estimated for the ispLSI 2032E using the following equation:

For 2032E-225 and -200:  $I_{CC} = 4.5 + (\# \text{ of PTs} * 1.3) + (\# \text{ of nets} * \text{Max freq} * 0.0035)$ For 2032E-180 and Slower:  $I_{CC} = 4.5 + (\# \text{ of PTs} * 1.02) + (\# \text{ of nets} * \text{Max freq} * 0.0035)$ 

#### Where:

# of PTs = Number of Product Terms used in design

# of nets = Number of Signals used in device

Max freq = Highest Clock Frequency to the device (in MHz)

The  $I_{CC}$  estimate is based on typical conditions ( $V_{CC} = 5.0V$ , room temperature) and an assumption of two GLB loads on average exists. These values are for estimates only. Since the value of  $I_{CC}$  is sensitive to operating conditions and the program in the device, the actual  $I_{CC}$  should be verified.

0127A/2032E



## **Pin Description**

| NAME                                                                                                                                            | 44-PIN PLCC<br>PIN NUMBERS                                                                                                                   | 44-PIN TQFP<br>PIN NUMBERS                                                                                               | 48-PIN TQFP<br>PIN NUMBERS                                                                                                                     | DESCRIPTION                                                                                                                                                                                                                                                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O 0 - I/O 3<br>I/O 4 - I/O 7<br>I/O 8 - I/O 11<br>I/O 12 - I/O 15<br>I/O 16 - I/O 19<br>I/O 20 - I/O 23<br>I/O 24 - I/O 27<br>I/O 28 - I/O 31 | 15, 16, 17, 18,<br>19, 20, 21, 22,<br>25, 26, 27, 28,<br>29, 30, 31, 32,<br>37, 38, 39, 40,<br>41, 42, 43, 44,<br>3, 4, 5, 6,<br>7, 8, 9, 10 | 9, 10, 11, 12, 13, 14, 15, 16, 19, 20, 21, 22, 23, 24, 25, 26, 31 32, 33, 34, 35, 36, 37, 38, 41, 42, 43, 44, 1, 2, 3, 4 | 9, 10, 11, 13,<br>14, 15, 16, 17,<br>20, 21, 22, 23,<br>25, 26, 27, 28,<br>33, 34, 35, 37,<br>38, 39, 40, 41,<br>44, 45, 46, 47,<br>1, 2, 3, 4 | Input/Output Pins — These are the general purpose I/O pins used by the logic array.                                                                                                                                                                                                                                   |
| GOE 0                                                                                                                                           | 2                                                                                                                                            | 40                                                                                                                       | 43                                                                                                                                             | Global Output Enable input pin.                                                                                                                                                                                                                                                                                       |
| Y0                                                                                                                                              | 11                                                                                                                                           | 5                                                                                                                        | 5                                                                                                                                              | Dedicated Clock input. This clock input is connected to one of the clock inputs of all the GLBs on the device.                                                                                                                                                                                                        |
| RESET/Y1                                                                                                                                        | 35                                                                                                                                           | 29                                                                                                                       | 31                                                                                                                                             | This pin performs two functions:  - Dedicated clock input. This clock input is brought into the Clock Distribution Network, and can optionally be routed to any GLB and/or I/O cell on the device.  - Active Low (0) Reset pin which resets all of the GLB                                                            |
| BSCAN                                                                                                                                           | 13                                                                                                                                           | 7                                                                                                                        | 7                                                                                                                                              | and I/O registers in the device.  Input — Dedicated in-system programming enable input pin. This pin is brought low to enable the programming mode. The TMS, TDI, TDO and TCK controls become active.                                                                                                                 |
| TDI/IN 0 <sup>1</sup>                                                                                                                           | 14                                                                                                                                           | 8                                                                                                                        | 8                                                                                                                                              | Input — This pin performs two functions. When BSCAN is logic low, it functions as an input pin to load programming data into the device. TDI/IN0 also is used as one of the two control pins for the ISP state machine. When BSCAN is high, it functions as a dedicated input pin.                                    |
| TMS/NC <sup>2</sup>                                                                                                                             | 36                                                                                                                                           | 30                                                                                                                       | 32                                                                                                                                             | Input — When in ISP mode, controls operation of ISP state machine.                                                                                                                                                                                                                                                    |
| TDO/IN 1 <sup>1</sup>                                                                                                                           | 24                                                                                                                                           | 18                                                                                                                       | 19                                                                                                                                             | Output/Input — This pin performs two functions. When BSCAN is logic low, it functions as an output pin to read serial shift register data. When BSCAN is high, it functions as a dedicated input pin.                                                                                                                 |
| TCK/Y2 <sup>1</sup>                                                                                                                             | 33                                                                                                                                           | 27                                                                                                                       | 29                                                                                                                                             | Input — This pin performs two functions. When BSCAN is logic low, it functions as a clock pin for the Serial Shift Register. When BSCAN is high, it functions as a dedicated clock input. This clock input is brought into the Clock Distribution Network and can be routed to any GLB and/or I/O cell on the device. |
| GND                                                                                                                                             | 1, 23                                                                                                                                        | 17, 39                                                                                                                   | 12, 18, 36, 42                                                                                                                                 | Ground (GND)                                                                                                                                                                                                                                                                                                          |
| vcc                                                                                                                                             | 12, 34                                                                                                                                       | 6, 28                                                                                                                    | 6, 30                                                                                                                                          | Vcc                                                                                                                                                                                                                                                                                                                   |
| VCCIO                                                                                                                                           |                                                                                                                                              |                                                                                                                          | 24, 48                                                                                                                                         | Supply voltage for output drivers, 5V or 3.3V. All VCCIO pins must be connected to the same voltage level.                                                                                                                                                                                                            |

<sup>1.</sup> Pins have dual function capability.

Table 2-0002/2032E

<sup>2.</sup> NC pins are not to be connected to any active signals,  $\rm V_{\rm CC}$  or GND.



## Pin Configuration

#### ispLSI 2032E 44-Pin PLCC Pinout Diagram



- 1. Pins have dual function capability.
- 2. NC pins are not to be connected to any active signals, V<sub>CC</sub> or GND.

#### ispLSI 2032E 44-Pin TQFP Pinout Diagram



- 1. Pins have dual function capability.
- 2. NC pins are not to be connected to any active signals,  $V_{\text{CC}}$  or GND.



### Pin Configuration

#### ispLSI 2032E 48-Pin TQFP Pinout Diagram



- 1. Pins have dual function capability.
- 2. NC pins are not to be connected to any active signals, V<sub>CC</sub> or GND.

### Part Number Description



### ispLSI 2032E Ordering Information

#### **COMMERCIAL**

| FAMILY | fmax (MHz) | tpd (ns) | ORDERING NUMBER       | PACKAGE     |
|--------|------------|----------|-----------------------|-------------|
| ispLSI | 225        | 3.5      | ispLSI 2032E-225LJ44  | 44-Pin PLCC |
|        | 225        | 3.5      | ispLSI 2032E-225LT44  | 44-Pin TQFP |
|        | 225        | 3.5      | ispLSI 2032E-225LT48  | 48-Pin TQFP |
|        | 200        | 3.5      | ispLSI 2032E-200LT48* | 48-Pin TQFP |
|        | 180        | 5.0      | ispLSI 2032E-180LJ44  | 44-Pin PLCC |
|        | 180        | 5.0      | ispLSI 2032E-180LT44  | 44-Pin TQFP |
|        | 180        | 5.0      | ispLSI 2032E-180LT48  | 48-Pin TQFP |
|        | 135        | 7.5      | ispLSI 2032E-135LJ44  | 44-Pin PLCC |
|        | 135        | 7.5      | ispLSI 2032E-135LT44  | 44-Pin TQFP |
|        | 135        | 7.5      | ispLSI 2032E-135LT48  | 48-Pin TQFP |
|        | 110        | 10.0     | ispLSI 2032E-110LJ44  | 44-Pin PLCC |
|        | 110        | 10.0     | ispLSI 2032E-110LT44  | 44-Pin TQFP |
|        | 110        | 10.0     | ispLSI 2032E-110LT48  | 48-Pin TQFP |

<sup>\*2032</sup>E-225 recommended for new designs.

Table 2-0041/2032E