# E. Kentice Semiconductor Corporation - ICE40LP1K-CM121TR1K Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                         |
|--------------------------------|--------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 160                                                                            |
| Number of Logic Elements/Cells | 1280                                                                           |
| Total RAM Bits                 | 65536                                                                          |
| Number of I/O                  | 95                                                                             |
| Number of Gates                | -                                                                              |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                  |
| Mounting Type                  | Surface Mount                                                                  |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                             |
| Package / Case                 | 121-VFBGA, CSBGA                                                               |
| Supplier Device Package        | 121-UCBGA (5x5)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/ice40lp1k-cm121tr1k |
|                                |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## iCE40 LP/HX Family Data Sheet Architecture

#### March 2017

Data Sheet DS1040

### **Architecture Overview**

The iCE40 family architecture contains an array of Programmable Logic Blocks (PLB), sysCLOCK<sup>™</sup> PLLs, Nonvolatile Programmable Configuration Memory (NVCM) and blocks of sysMEM<sup>™</sup> Embedded Block RAM (EBR) surrounded by Programmable I/O (PIO). Figure 2-1 shows the block diagram of the iCE40LP/HX1K device.



#### Figure 2-1. iCE40LP/HX1K Device, Top View

The logic blocks, Programmable Logic Blocks (PLB) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each column has either logic blocks or EBR blocks. The PIO cells are located at the periphery of the device, arranged in banks. The PLB contains the building blocks for logic, arithmetic, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the iCE40 family, there are up to four independent sysIO banks. Note on some packages  $V_{CCIO}$  banks are tied together. There are different types of I/O buffers on the different banks. Refer to the details in later sections of this document. The sysMEM EBRs are large 4 kbit, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO.

The iCE40 architecture also provides up to two sysCLOCK Phase Locked Loop (PLL) blocks. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks.

Every device in the family has a SPI port that supports programming and configuration of the device. The iCE40 includes on-chip, Nonvolatile Configuration Memory (NVCM).

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### Table 2-3. PLL Signal Descriptions

| Signal Name       | Direction | Description                                                                                                                                                                                         |
|-------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFERENCECLK      | Input     | Input reference clock                                                                                                                                                                               |
| BYPASS            | Input     | When FEEDBACK_PATH is set to SIMPLE, the BYPASS control selects which clock sig-<br>nal connects to the PLLOUT output.                                                                              |
| DTFASS            | mput      | 0 = PLL generated signal<br>1 = REFERENCECLK                                                                                                                                                        |
| EXTFEEDBACK       | Input     | External feedback input to PLL. Enabled when the FEEDBACK_PATH attribute is set to EXTERNAL.                                                                                                        |
| DYNAMICDELAY[3:0] | Input     | Fine delay adjustment control inputs. Enabled when DELAY_ADJUSTMENT_MODE is set to DYNAMIC.                                                                                                         |
| LATCHINPUTVALUE   | Input     | When enabled, forces the PLL into low-power mode; PLL output is held static at the last input clock value. Set ENABLE ICEGATE_PORTA and PORTB to '1' to enable.                                     |
| PLLOUTGLOBAL      | Output    | Output from the Phase-Locked Loop (PLL). Drives a global clock network on the FPGA.<br>The port has optimal connections to global clock buffers GBUF4 and GBUF5.                                    |
| PLLOUTCORE        | Output    | Output clock generated by the PLL, drives regular FPGA routing. The frequency gener-<br>ated on this output is the same as the frequency of the clock signal generated on the<br>PLLOUTLGOBAL port. |
| LOCK              | Output    | When High, indicates that the PLL output is phase aligned or locked to the input reference clock.                                                                                                   |
| RESET             | Input     | Active low reset.                                                                                                                                                                                   |

### sysMEM Embedded Block RAM Memory

Larger iCE40 device includes multiple high-speed synchronous sysMEM Embedded Block RAMs (EBRs), each 4 kbit in size. This memory can be used for a wide variety of purposes including data buffering, and FIFO.

#### sysMEM Memory Block

The sysMEM block can implement single port, pseudo dual port, or FIFO memories with programmable logic resources. Each block can be used in a variety of depths and widths as shown in Table 2-4.

| Block RAM<br>Configuration                                           | Block RAM<br>Configuration<br>and Size | WADDR Port<br>Size (Bits) | WDATA Port<br>Size (Bits) | RADDR Port<br>Size (Bits) | RDATA Port<br>Size (Bits) | MASK Port<br>Size (Bits) |
|----------------------------------------------------------------------|----------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------|
| SB_RAM256x16<br>SB_RAM256x16NR<br>SB_RAM256x16NW<br>SB_RAM256x16NRNW | 256x16 (4K)                            | 8 [7:0]                   | 16 [15:0]                 | 8 [7:0]                   | 16 [15:0]                 | 16 [15:0]                |
| SB_RAM512x8<br>SB_RAM512x8NR<br>SB_RAM512x8NW<br>SB_RAM512x8NRNW     | 512x8 (4K)                             | 9 [8:0]                   | 8 [7:0]                   | 9 [8:0]                   | 8 [7:0]                   | No Mask Port             |
| SB_RAM1024x4<br>SB_RAM1024x4NR<br>SB_RAM1024x4NW<br>SB_RAM1024x4NRNW | 1024x4 (4K)                            | 10 [9:0]                  | 4 [3:0]                   | 10 [9:0]                  | 4 [3:0]                   | No Mask Port             |
| SB_RAM2048x2<br>SB_RAM2048x2NR<br>SB_RAM2048x2NW<br>SB_RAM2048x2NRNW | 2048x2 (4K)                            | 11 [10:0]                 | 2 [1:0]                   | 11 [10:0]                 | 2 [1:0]                   | No Mask Port             |

Table 2-4. sysMEM Block Configurations<sup>1</sup>

1. For iCE40 EBR primitives with a negative-edged Read or Write clock, the base primitive name is appended with a 'N' and a 'R' or 'W' depending on the clock that is affected.



#### **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration.

By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

Note the sysMEM Embedded Block RAM Memory address 0 cannot be initialized.

#### **Memory Cascading**

Larger and deeper blocks of RAM can be created using multiple EBR sysMEM Blocks.

#### RAM4k Block

Figure 2-4 shows the 256x16 memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array.

#### Figure 2-4. sysMEM Memory Primitives



Table 2-5. EBR Signal Descriptions

| Signal Name | Direction | Description                                                                                 |
|-------------|-----------|---------------------------------------------------------------------------------------------|
| WDATA[15:0] | Input     | Write Data input.                                                                           |
| MASK[15:0]  | Input     | Masks write operations for individual data bit-lines.<br>0 = write bit; 1 = don't write bit |
| WADDR[7:0]  | Input     | Write Address input. Selects one of 256 possible RAM locations.                             |
| WE          | Input     | Write Enable input.                                                                         |
| WCLKE       | Input     | Write Clock Enable input.                                                                   |
| WCLK        | Input     | Write Clock input. Default rising-edge, but with falling-edge option.                       |
| RDATA[15:0] | Output    | Read Data output.                                                                           |
| RADDR[7:0]  | Input     | Read Address input. Selects one of 256 possible RAM locations.                              |
| RE          | Input     | Read Enable input.                                                                          |
| RCLKE       | Input     | Read Clock Enable input.                                                                    |
| RCLK        | Input     | Read Clock input. Default rising-edge, but with falling-edge option.                        |

For further information on the sysMEM EBR block, please refer to TN1250, Memory Usage Guide for iCE40 Devices.



fers. Bank 3 additionally supports differential LVDS25 input buffers. Each sysIO bank has its own dedicated power supply.

#### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$ ,  $V_{CCIO_2}$ ,  $V_{PP_2V5}$ , and  $V_{CC_SP1}$  have reached the level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a device prior to configuration is tri-stated with a weak pull-up to  $V_{CCIO}$ . The I/O pins will maintain the pre-configuration state until  $V_{CC}$  and  $V_{CCIO}$  (for I/O banks containing configuration I/Os) have reached levels, at which time the I/Os will take on the software user-configured settings only after a proper download/configuration. Unused IOs are automatically blocked and the pullup termination is disabled.

#### **Supported Standards**

The iCE40 sysIO buffer supports both single-ended and differential input standards. The single-ended standard supported is LVCMOS. The buffer supports the LVCMOS 1.8, 2.5, and 3.3 V standards. The buffer has individually configurable options for bus maintenance (weak pull-up or none). The High Current output buffer have individually configurable options for drive strength.

Table 2-7 and Table 2-8 show the I/O standards (together with their supply and reference voltages) supported by the iCE40 devices.

| Input Standard          | V <sub>CCIO</sub> (Typical) |       |       |  |
|-------------------------|-----------------------------|-------|-------|--|
| input Standard          | 3.3 V                       | 2.5 V | 1.8 V |  |
| Single-Ended Interfaces |                             | •     |       |  |
| LVCMOS33                | Yes                         |       |       |  |
| LVCMOS25                |                             | Yes   |       |  |
| LVCMOS18                |                             |       | Yes   |  |
| Differential Interfaces |                             | •     |       |  |
| LVDS251                 |                             | Yes   |       |  |
| subLVDS <sup>1</sup>    |                             |       | Yes   |  |

#### Table 2-7. Supported Input Standards

1. Bank 3 only.

#### Table 2-8. Supported Output Standards

| Output Standard         | V <sub>CCIO</sub> (Typical) |
|-------------------------|-----------------------------|
| Single-Ended Interfaces |                             |
| LVCMOS33                | 3.3                         |
| LVCMOS25                | 2.5                         |
| LVCMOS18                | 1.8                         |
| Differential Interfaces |                             |
| LVDS25E1                | 2.5                         |
| subLVDSE <sup>1</sup>   | 1.8                         |

1. These interfaces can be emulated with external resistors in all devices.

### Non-Volatile Configuration Memory

All iCE40 devices provide a Non-Volatile Configuration Memory (NVCM) block which can be used to configure the device.

For more information on the NVCM, please refer to TN1248, iCE40 Programming and Configuration Usage Guide.



## iCE40 LP/HX Family Data Sheet DC and Switching Characteristics

#### October 2015

Data Sheet DS1040

### Absolute Maximum Ratings<sup>1, 2, 3, 4</sup>

#### iCE40 LP/HX

| Supply Voltage V <sub>CC</sub>                                                | / |
|-------------------------------------------------------------------------------|---|
| Output Supply Voltage V <sub>CCIO</sub> , V <sub>CC_SPI</sub> 0.5 V to 3.60 V | / |
| NVCM Supply Voltage V <sub>PP_2V5</sub>                                       | / |
| PLL Supply Voltage V <sub>CCPLL</sub> 0.5 V to 1.30 V                         | / |
| I/O Tri-state Voltage Applied                                                 | / |
| Dedicated Input Voltage Applied0.5 V to 3.60 V                                | / |
| Storage Temperature (Ambient)65 °C to 150 °C                                  | С |
| Junction Temperature (T <sub>J</sub> )55 °C to 125 °C                         | С |

1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice Thermal Management document is required.

3. All voltages referenced to GND.

 IOs can support a 200 mV Overshoot above the Recommend Operating Conditions V<sub>CCIO</sub> (Max) and -200mV Undershoot below V<sub>IL</sub> (Min). Overshoot and Undershoot is permitted for 25% duty cycle but must not exceed 1.6 ns.

### **Recommended Operating Conditions<sup>1</sup>**

| Symbol                               | Param                                                                | neter                    | Min. | Max. | Units |
|--------------------------------------|----------------------------------------------------------------------|--------------------------|------|------|-------|
| V <sub>CC</sub> <sup>1</sup>         | Core Supply Voltage                                                  |                          | 1.14 | 1.26 | V     |
|                                      |                                                                      | Slave SPI Configuration  | 1.71 | 3.46 | V     |
| V                                    | V <sub>PP_2V5</sub> NVCM Programming and<br>Operating Supply Voltage | Master SPI Configuration | 2.30 | 3.46 | V     |
| V <sub>PP_2V5</sub>                  | Operating Supply Voltage                                             | Configure from NVCM      | 2.30 | 3.46 | V     |
|                                      |                                                                      | NVCM Programming         | 2.30 | 3.00 | V     |
| V <sub>PP_FAST</sub> <sup>4</sup>    | Optional fast NVCM programming supply. Leave unconnected.            |                          | N/A  | N/A  | V     |
| V <sub>CCPLL</sub> <sup>5, 6</sup>   | PLL Supply Voltage                                                   |                          | 1.14 | 1.26 | V     |
| V                                    | I/O Driver Supply Voltage                                            | V <sub>CCIO0-3</sub>     | 1.71 | 3.46 | V     |
| V <sub>CCIO</sub> <sup>1, 2, 3</sup> | NO Driver Supply Voltage                                             | V <sub>CC_SPI</sub>      | 1.71 | 3.46 | V     |
| t <sub>JIND</sub>                    | Junction Temperature Industrial Operation                            |                          | -40  | 100  | °C    |
| t <sub>PROG</sub>                    | Junction Temperature NVCM Programming                                |                          | 10   | 30   | °C    |

1. Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC\_SPI</sub> are both the same voltage, they must also be the same supply.

2. See recommended voltages by I/O standard in subsequent table.

3.  $V_{CCIO}$  pins of unused I/O banks should be connected to the  $V_{CC}$  power supply on boards.

V<sub>PP\_FAST</sub>, used only for fast production programming, must be left floating or unconnected in applications, except CM36 and CM49 packages MUST have the V<sub>PP\_FAST</sub> ball connected to V<sub>CCIO\_0</sub> ball externally.

5. No PLL available on the iCE40LP384 and iCE40LP640 device.

6.  $V_{CCPLL}$  is tied to  $V_{CC}$  internally in packages without PLLs pins.

<sup>© 2015</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### Static Supply Current – HX Devices<sup>1, 2, 3, 4</sup>

| Symbol                                 | Parameter                                            | Device      | Typ. V <sub>CC</sub> <sup>4</sup> | Units |  |
|----------------------------------------|------------------------------------------------------|-------------|-----------------------------------|-------|--|
|                                        |                                                      | iCE40HX1K   | 296                               | μΑ    |  |
| I <sub>CC</sub>                        | Core Power Supply                                    | iCE40HX4K   | 1140                              | μΑ    |  |
|                                        |                                                      | iCE40HX8K   | 1140                              | μΑ    |  |
| I <sub>CCPLL</sub> ⁵                   | PLL Power Supply                                     | All devices | 0.5                               | μΑ    |  |
| I <sub>PP_2V5</sub>                    | NVCM Power Supply                                    | All devices | 1.0                               | μΑ    |  |
| I <sub>CCIO,</sub> I <sub>CC_SPI</sub> | Bank Power Supply <sup>4</sup><br>$V_{CCIO} = 2.5 V$ | All devices | 3.5                               | μA    |  |

Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip PLL is off. For more detail with your specific design, use the Power Calculator tool. Power specified with master SPI configuration mode. Other modes may be up to 25% higher.

2. Frequency = 0 MHz.

3.  $T_J = 25 \,^{\circ}C$ , power supplies at nominal voltage.

4. Does not include pull-up.

5. V<sub>CCPLL</sub> is tied to V<sub>CC</sub> internally in packages without PLLs pins.

### Programming NVCM Supply Current – LP Devices<sup>1, 2, 3, 4</sup>

| Symbol                                            | Parameter                      | Device      | Typ. V <sub>CC</sub> ⁵ | Units |
|---------------------------------------------------|--------------------------------|-------------|------------------------|-------|
|                                                   |                                | iCE40LP384  | 60                     | μΑ    |
|                                                   |                                | iCE40LP640  | 120                    | μA    |
| I <sub>CC</sub>                                   | Core Power Supply              | iCE40LP1K   | 120                    | μΑ    |
|                                                   |                                | iCE40LP4K   | 350                    | μΑ    |
|                                                   |                                | iCE40LP8K   | 350                    | μΑ    |
| I <sub>CCPLL</sub> <sup>6, 7</sup>                | PLL Power Supply               | All devices | 0.5                    | μΑ    |
| I <sub>PP_2V5</sub>                               | NVCM Power Supply              | All devices | 2.5                    | mA    |
| I <sub>CCIO<sup>8</sup>, I<sub>CC_SPI</sub></sub> | Bank Power Supply <sup>5</sup> | All devices | 3.5                    | mA    |

1. Assumes all inputs are held at  $V_{CCIO}$  or GND and all outputs are tri-stated.

2. Typical user pattern.

3. SPI programming is at 8 MHz.

4.  $T_J = 25 \degree C$ , power supplies at nominal voltage.

5. Per bank.  $V_{CCIO} = 2.5$  V. Does not include pull-up.

6. No PLL available on the iCE40-LP384 and iCE40-LP640 device.

7.  $V_{CCPLL}$  is tied to  $V_{CC}$  internally in packages without PLLs pins.

8. V<sub>PP\_FAST</sub>, used only for fast production programming, must be left floating or unconnected in applications, except CM36 and CM49 packages MUST have the V<sub>PP\_FAST</sub> ball connected to V<sub>CCIO\_0</sub> ball externally.



### Peak Startup Supply Current – HX Devices

| Symbol                              | Parameter         | Device    | Max  | Units |
|-------------------------------------|-------------------|-----------|------|-------|
|                                     |                   | iCE40HX1K | 6.9  | mA    |
| ICCPEAK                             | Core Power Supply | iCE40HX4K | 22.3 | mA    |
|                                     |                   | iCE40HX8K | 22.3 | mA    |
|                                     |                   | iCE40HX1K | 1.8  | mA    |
| I <sub>CCPLLPEAK</sub> <sup>1</sup> | PLL Power Supply  | iCE40HX4K | 6.4  | mA    |
|                                     |                   | iCE40HX8K | 6.4  | mA    |
|                                     |                   | iCE40HX1K | 2.8  | mA    |
| I <sub>PP_2V5PEAK</sub>             | NVCM Power Supply | iCE40HX4K | 4.1  | mA    |
|                                     |                   | iCE40HX8K | 4.1  | mA    |
|                                     |                   | iCE40HX1K | 6.8  | mA    |
| ICCIOPEAK, ICC_SPIPEAK              | Bank Power Supply | iCE40HX4K | 6.8  | mA    |
| _                                   |                   | iCE40HX8K | 6.8  | mA    |

1. V<sub>CCPLL</sub> is tied to V<sub>CC</sub> internally in packages without PLLs pins.

### sysIO Recommended Operating Conditions

|                          | V <sub>CCIO</sub> (V) |      |      |
|--------------------------|-----------------------|------|------|
| Standard                 | Min.                  | Тур. | Max. |
| LVCMOS 3.3               | 3.14                  | 3.3  | 3.46 |
| LVCMOS 2.5               | 2.37                  | 2.5  | 2.62 |
| LVCMOS 1.8               | 1.71                  | 1.8  | 1.89 |
| LVDS25E <sup>1, 2</sup>  | 2.37                  | 2.5  | 2.62 |
| subLVDSE <sup>1, 2</sup> | 1.71                  | 1.8  | 1.89 |

1. Inputs on-chip. Outputs are implemented with the addition of external resistors.

2. Does not apply to Configuration Bank V<sub>CC\_SPI</sub>.

### sysIO Single-Ended DC Electrical Characteristics

| Input/             | V <sub>IL</sub> |                       | V <sub>IH</sub> <sup>1</sup> |                           |                             |                             | 1                                    |                                         |
|--------------------|-----------------|-----------------------|------------------------------|---------------------------|-----------------------------|-----------------------------|--------------------------------------|-----------------------------------------|
| Output<br>Standard | Min. (V)        | Max. (V)              | Min. (V)                     | Max. (V)                  | V <sub>OL</sub> Max.<br>(V) | V <sub>OH</sub> Min.<br>(V) | I <sub>OL</sub> Max.<br>(mA)         | I <sub>OH</sub> Max. (mA)               |
| LVCMOS 3.3         | -0.3            | 0.8                   | 2.0                          | V <sub>CCIO</sub> + 0.2 V | 0.4                         | $V_{CCIO} - 0.4$            | 8, 16 <sup>2</sup> , 24 <sup>2</sup> | -8, -16 <sup>2</sup> , -24 <sup>2</sup> |
| EVOINOU 0.0        | 0.0             | 0.0                   | 2.0                          | V CCIO + 0.2 V            | 0.2                         | $V_{CCIO} - 0.2$            | 0.1                                  | -0.1                                    |
| LVCMOS 2.5         | -0.3            | 0.7                   | 1.7                          | V <sub>CCIO</sub> + 0.2 V | 0.4                         | $V_{CCIO} - 0.4$            | 6, 12 <sup>2</sup> , 18 <sup>2</sup> | -6, -12 <sup>2</sup> , -18 <sup>2</sup> |
| 2.0                | 0.0             | 0.7                   | 1.7                          | V CCIO + 0.2 V            | 0.2                         | $V_{CCIO} - 0.2$            | 0.1                                  | -0.1                                    |
| LVCMOS 1.8         | -0.3            | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub>        |                           | 0.4                         | $V_{CCIO} - 0.4$            | 4, 8 <sup>2</sup> , 12 <sup>2</sup>  | -4, -8 <sup>2</sup> , -12 <sup>2</sup>  |
|                    | -0.5            | 0.33 A CCIO           | 0.03 A CCIO                  | V <sub>CCIO</sub> + 0.2 V | 0.2                         | $V_{CCIO} - 0.2$            | 0.1                                  | -0.1                                    |

1. Some products are clamped to a diode when  $V_{\text{IN}}$  is larger than  $V_{\text{CCIO.}}$ 

2. Only for High Drive LED outputs.



### sysIO Differential Electrical Characteristics

The LVDS25E/subLVDSE differential output buffers are available on all banks but the LVDS/subLVDS input buffers are only available on Bank 3 of iCE40 devices.

### LVDS25

### **Over Recommended Operating Conditions**

| Parameter<br>Symbol                | Parameter Description        | Test Conditions          | Min.                         | Тур.         | Max.                 | Units |
|------------------------------------|------------------------------|--------------------------|------------------------------|--------------|----------------------|-------|
| V <sub>INP,</sub> V <sub>INM</sub> | Input Voltage                | $V_{CCIO}^{1} = 2.5$     | 0                            | —            | 2.5                  | V     |
| V <sub>THD</sub>                   | Differential Input Threshold |                          | 250                          | 350          | 450                  | mV    |
| V <sub>CM</sub>                    | Input Common Mode Voltage    | $V_{\rm CCIO}^{1} = 2.5$ | (V <sub>CCIO</sub> /2) - 0.3 | $V_{CCIO}/2$ | $(V_{CCIO}/2) + 0.3$ | V     |
| I <sub>IN</sub>                    | Input Current                | Power on                 | —                            | —            | ±10                  | μΑ    |

1. Typical.

### subLVDS

### **Over Recommended Operating Conditions**

| Parameter<br>Symbol                | Parameter Description        | Test Conditions      | Min.                          | Тур.         | Max.                  | Units |
|------------------------------------|------------------------------|----------------------|-------------------------------|--------------|-----------------------|-------|
| V <sub>INP,</sub> V <sub>INM</sub> | Input Voltage                | $V_{CCIO}^{1} = 1.8$ | 0                             |              | 1.8                   | V     |
| V <sub>THD</sub>                   | Differential Input Threshold |                      | 100                           | 150          | 200                   | mV    |
| V <sub>CM</sub>                    | Input Common Mode Voltage    | $V_{CCIO}^{1} = 1.8$ | (V <sub>CCIO</sub> /2) - 0.25 | $V_{CCIO}/2$ | $(V_{CCIO}/2) + 0.25$ | V     |
| I <sub>IN</sub>                    | Input Current                | Power on             | —                             |              | ±10                   | μΑ    |

1. Typical.



### SubLVDS Emulation

The iCE40 family supports the differential subLVDS standard. The output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all banks of the devices. The sub-LVDS input standard is supported by the LVDS25 differential input buffer. The scheme shown in Figure 3-2 is one possible solution for subLVDSE output standard implementation. Use LVDS25E mode with suggested resistors for subLVDSE operation. Resistor values in Figure 3-2 are industry standard values for 1% resistors.

#### Figure 3-2. subLVDSE



Table 3-2. subLVDSE DC Conditions

| Parameter         | Description                 | Тур.  | Units |
|-------------------|-----------------------------|-------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20    | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 270   | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 120   | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100   | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 1.43  | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.07  | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.35  | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 0.9   | V     |
| Z <sub>BACK</sub> | Back impedance              | 100.5 | Ohms  |
| I <sub>DC</sub>   | DC output current           | 2.8   | mA    |

#### **Over Recommended Operating Conditions**



### **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.

### Maximum sysIO Buffer Performance<sup>2</sup>

| I/O Standard           | Max. Speed | Units |  |  |  |  |  |  |
|------------------------|------------|-------|--|--|--|--|--|--|
| Inputs                 |            |       |  |  |  |  |  |  |
| LVDS251                | 400        | MHz   |  |  |  |  |  |  |
| subLVDS18 <sup>1</sup> | 400        | MHz   |  |  |  |  |  |  |
| LVCMOS33               | 250        | MHz   |  |  |  |  |  |  |
| LVCMOS25               | 250        | MHz   |  |  |  |  |  |  |
| LVCMOS18               | 250        | MHz   |  |  |  |  |  |  |
|                        | Outputs    |       |  |  |  |  |  |  |
| LVDS25E                | 250        | MHz   |  |  |  |  |  |  |
| subLVDS18E             | 155        | MHz   |  |  |  |  |  |  |
| LVCMOS33               | 250        | MHz   |  |  |  |  |  |  |
| LVCMOS25               | 250        | MHz   |  |  |  |  |  |  |
| LVCMOS18               | 155        | MHz   |  |  |  |  |  |  |

1. Supported in Bank 3 only.

2. Measured with a toggling pattern

### iCE40 Family Timing Adders

### Over Recommended Commercial Operating Conditions - LP Devices<sup>1, 2, 3, 4, 5</sup>

| Buffer Type      | Description                                  | Timing | Units |
|------------------|----------------------------------------------|--------|-------|
| Input Adjusters  | I                                            |        |       |
| LVDS25           | LVDS, $V_{CCIO} = 2.5 V$                     | -0.18  | ns    |
| subLVDS          | subLVDS, V <sub>CCIO</sub> = 1.8 V           | 0.82   | ns    |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V            | 0.18   | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V            | 0.00   | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V            | 0.19   | ns    |
| Output Adjusters |                                              |        |       |
| LVDS25E          | LVDS, Emulated, V <sub>CCIO</sub> = 2.5 V    | 0.00   | ns    |
| subLVDSE         | subLVDS, Emulated, V <sub>CCIO</sub> = 1.8 V | 1.32   | ns    |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V            | -0.12  | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V            | 0.00   | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V            | 1.32   | ns    |

1. Timing adders are relative to LVCMOS25 and characterized but not tested on every device.

2. LVCMOS timing measured with the load specified in Switching Test Condition table.

3. All other standards tested according to the appropriate specifications.

4. Commercial timing numbers are shown.

5. Not all I/O standards are supported for all banks. See the Architecture section of this data sheet for details.



## iCE40 External Switching Characteristics – HX Devices <sup>1, 2</sup>

### **Over Recommended Operating Conditions**

| Parameter              | Description                                   | Device               | Min.  | Max. | Units |
|------------------------|-----------------------------------------------|----------------------|-------|------|-------|
| Clocks                 |                                               |                      |       |      |       |
| Primary Clocks         |                                               |                      |       |      |       |
| f <sub>MAX_GBUF</sub>  | Frequency for Global Buffer Clock network     | All iCE40HX devices  | _     | 275  | MHz   |
| t <sub>W_GBUF</sub>    | Clock Pulse Width for Global Buffer           | All iCE40HX devices  | 0.88  | —    | ns    |
|                        |                                               | iCE40HX1K            | —     | 727  | ps    |
| t <sub>SKEW_GBUF</sub> | Global Buffer Clock Skew Within a Device      | iCE40HX4K            | —     | 300  | ps    |
|                        |                                               | iCE40HX8K            | —     | 300  | ps    |
| Pin-LUT-Pin Prop       | agation Delay                                 | •                    | I     |      | 1     |
| t <sub>PD</sub>        | Best case propagation delay through one LUT-4 | All iCE40 HX devices | _     | 7.30 | ns    |
| General I/O Pin P      | arameters (Using Global Buffer Clock witho    | ut PLL)              |       | •    |       |
|                        |                                               | iCE40HX1K            | —     | 696  | ps    |
| t <sub>SKEW_IO</sub>   | Data bus skew across a bank of IOs            | iCE40HX4K            | —     | 290  | ps    |
|                        |                                               | iCE40HX8K            | —     | 290  | ps    |
|                        |                                               | iCE40HX1K            | —     | 5.00 | ns    |
| t <sub>CO</sub>        | Clock to Output - PIO Output Register         | iCE40HX4K            | —     | 5.41 | ns    |
|                        |                                               | iCE40HX8K            | —     | 5.41 | ns    |
|                        |                                               | iCE40HX1K            | -0.23 | —    | ns    |
| t <sub>SU</sub>        | Clock to Data Setup - PIO Input Register      | iCE40HX4K            | -0.43 | —    | ns    |
|                        |                                               | iCE40HX8K            | -0.43 | —    | ns    |
|                        |                                               | iCE40HX1K            | 1.92  | —    | ns    |
| t <sub>H</sub>         | Clock to Data Hold - PIO Input Register       | iCE40HX4K            | 2.38  | —    | ns    |
|                        |                                               | iCE40HX8K            | 2.38  | —    | ns    |
| General I/O Pin P      | arameters (Using Global Buffer Clock with I   | PLL) <sup>3</sup>    |       |      |       |
|                        |                                               | iCE40HX1K            | —     | 2.96 | ns    |
| t <sub>COPLL</sub>     | Clock to Output - PIO Output Register         | iCE40HX4K            | —     | 2.51 | ns    |
|                        |                                               | iCE40HX8K            | —     | 2.51 | ns    |
|                        |                                               | iCE40HX1K            | 3.10  | —    | ns    |
| t <sub>SUPLL</sub>     | Clock to Data Setup - PIO Input Register      | iCE40HX4K            | 4.16  | —    | ns    |
|                        |                                               | iCE40HX8K            | 4.16  | —    | ns    |
|                        |                                               | iCE40HX1K            | -0.60 | —    | ns    |
| t <sub>HPLL</sub>      | Clock to Data Hold - PIO Input Register       | iCE40HX4K            | -0.53 | _    | ns    |
|                        |                                               | iCE40HX8K            | -0.53 | —    | ns    |

1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the iCECube2 software.

2. General I/O timing numbers based on LVCMOS 2.5, 0pf load.

3. Supported on devices with a PLL.



## sysCONFIG Port Timing Specifications<sup>1</sup>

| Symbol                        | Parameter                                                                                                       |                                               | Min. | Тур. | Max. | Units           |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------|------|------|-----------------|
| All Configuration             | on Modes                                                                                                        | 11                                            |      | 1    | I    | 1               |
| t <sub>CRESET_B</sub>         | Minimum CRESET_B Low pulse<br>width required to restart configu-<br>ration, from falling edge to rising<br>edge |                                               | 200  | —    | _    | ns              |
| t <sub>DONE_IO</sub>          | Number of configuration clock<br>cycles after CDONE goes High<br>before the PIO pins are activated              |                                               | 49   | _    | _    | Clock<br>Cycles |
| Slave SPI                     |                                                                                                                 |                                               |      | •    | •    |                 |
|                               | Minimum time from a rising edge                                                                                 | iCE40LP384                                    | 600  | -    | —    | us              |
| t <sub>CR_SCK</sub>           | on CRESET_B until the first SPI<br>write operation, first SPI_SCK.<br>During this time, the iCE40               | iCE40LP640,<br>iCE40LP/HX1K                   | 800  | -    | —    | us              |
|                               | device is clearing its internal con-                                                                            | iCE40LP/HX4K                                  | 1200 | -    | —    | us              |
|                               | figuration memory                                                                                               | iCE40LP/HX8K                                  | 1200 | -    | —    | us              |
|                               |                                                                                                                 | Write                                         | 1    | -    | 25   | MHz             |
|                               |                                                                                                                 | Read iCE40LP384 <sup>2</sup>                  | -    | 15   | -    | MHz             |
| f <sub>MAX</sub> <sup>1</sup> | CCLK clock frequency                                                                                            | Read iCE40LP640,<br>iCE40LP/HX1K <sup>2</sup> | -    | 15   | -    | MHz             |
| ·MAX                          |                                                                                                                 | Read iCE40LP/<br>HX4K <sup>2</sup>            | -    | 15   | -    | MHz             |
|                               |                                                                                                                 | Read iCE40LP/<br>HX8K <sup>2</sup>            | -    | 15   | -    | MHz             |
| t <sub>CCLKH</sub>            | CCLK clock pulse width high                                                                                     |                                               | 20   | —    | —    | ns              |
| t <sub>CCLKL</sub>            | CCLK clock pulse width low                                                                                      |                                               | 20   | —    | —    | ns              |
| t <sub>STSU</sub>             | CCLK setup time                                                                                                 |                                               | 12   |      | —    | ns              |
| t <sub>STH</sub>              | CCLK hold time                                                                                                  |                                               | 12   |      | _    | ns              |
| t <sub>STCO</sub>             | CCLK falling edge to valid output                                                                               |                                               | 13   |      | —    | ns              |
| Master SPI                    |                                                                                                                 | ·                                             |      |      |      |                 |
| f <sub>MCLK</sub>             |                                                                                                                 | Off                                           |      | 0    |      | MHz             |
|                               | MCLK clock frequency                                                                                            | Low Frequency<br>(Default)                    | _    | 7.5  | _    | MHz             |
|                               |                                                                                                                 | Medium Frequency <sup>3</sup>                 |      | 24   | —    | MHz             |
|                               |                                                                                                                 | High Frequency <sup>3</sup>                   | _    | 40   | _    | MHz             |



### sysCONFIG Port Timing Specifications<sup>1</sup> (Continued)

| Symbol            | Parameter                   |                                                             | Min. | Тур. | Max. | Units |
|-------------------|-----------------------------|-------------------------------------------------------------|------|------|------|-------|
|                   |                             | iCE40LP384 - Low<br>Frequency (Default)                     | 600  | _    | —    | us    |
|                   |                             | iCE40LP384 -<br>Medium Frequency                            | 600  | _    | —    | us    |
|                   |                             | iCE40LP384 - High<br>Frequency                              | 600  | _    | —    | us    |
|                   |                             | iCE40LP640,<br>iCE40LP/HX1K -<br>Low Frequency<br>(Default) | 800  | _    | _    | us    |
|                   |                             | iCE40LP640,<br>iCE40LP/HX1K -<br>Medium Frequency           | 800  | _    | _    | us    |
|                   |                             | iCE40LP640,<br>iCE40LP/HX1K -<br>High Frequency             | 800  | _    | _    | us    |
|                   | CRESET_B high to first MCLK | iCE40LP/HX1K-Low<br>Frequency (Default)                     | 800  | _    | —    | us    |
| <sup>I</sup> MCLK | edge                        | iCE40LP/HX1K -<br>Medium Frequency                          | 800  | _    | —    | us    |
|                   |                             | iCE40LP/HX1K -<br>High Frequency                            | 800  | _    | —    | us    |
|                   |                             | iCE40LP/HX4K -<br>Low Frequency<br>(Default)                | 1200 |      | —    | us    |
|                   |                             | iCE40LP/HX4K -<br>Medium Frequency                          | 1200 | _    | —    | us    |
|                   |                             | iCE40LP/HX4K -<br>high frequency                            | 1200 | _    | —    | US    |
|                   |                             | iCE40LP/HX8K -<br>Low Frequency<br>(Default)                | 1200 | _    | —    | us    |
|                   |                             | iCE40LP/HX8K -<br>Medium Frequency                          | 1200 |      | —    | us    |
|                   |                             | iCE40LP/HX8K -<br>High Frequency                            | 1200 |      |      | us    |

Does not apply for NVCM.
 Supported only with 1.2 V V<sub>CC</sub> and at 25 °C.
 Extended range f<sub>MAX</sub> Write operations support up to 53 MHz only with 1.2 V V<sub>CC</sub> and at 25 °C.



## Signal Descriptions (Continued)

| Signal Name | I/O | Descriptions                                                                                                                                                                                                                                                                           |
|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VPP_FAST    |     | Optional fast NVCM programming supply. V <sub>PP_FAST</sub> , used only for fast production programming, must be left floating or unconnected in applications, except CM36 and CM49 packages MUST have the V <sub>PP_FAST</sub> ball connected to V <sub>CCIO_0</sub> ball externally. |
| VPP_2V5     | —   | VPP_2V5 NVCM programming and operating supply                                                                                                                                                                                                                                          |



### **Pin Information Summary**

|                                           | i    | CE40LP38          | 84                | iCE40LP640 |       |                      |                      | iCE4 | 0LP1K |      |       |       |
|-------------------------------------------|------|-------------------|-------------------|------------|-------|----------------------|----------------------|------|-------|------|-------|-------|
|                                           | SG32 | CM36 <sup>2</sup> | CM49 <sup>2</sup> | SWG16      | SWG16 | CM36 <sup>1, 2</sup> | CM49 <sup>1, 2</sup> | CM81 | CB81  | QN84 | CM121 | CB121 |
| General Purpose I/O per Ban               | k    |                   |                   |            |       |                      |                      |      |       |      |       |       |
| Bank 0                                    | 6    | 4                 | 10                | 3          | 3     | 4                    | 10                   | 17   | 17    | 17   | 24    | 24    |
| Bank 1                                    | 5    | 7                 | 7                 | 0          | 0     | 7                    | 7                    | 15   | 16    | 17   | 25    | 21    |
| Bank 2                                    | 0    | 4                 | 4                 | 1          | 1     | 4                    | 4                    | 11   | 8     | 11   | 18    | 19    |
| Bank 3                                    | 6    | 6                 | 12                | 2          | 2     | 6                    | 10                   | 16   | 17    | 18   | 24    | 24    |
| Configuration                             | 4    | 4                 | 4                 | 4          | 4     | 4                    | 4                    | 4    | 4     | 4    | 4     | 4     |
| Total General Purpose Single<br>Ended I/O | 21   | 25                | 37                | 10         | 10    | 25                   | 35                   | 63   | 62    | 67   | 95    | 92    |
| High Current Outputs per Ba               | ink  |                   |                   |            |       |                      |                      |      |       |      |       |       |
| Bank 0                                    | 0    | 0                 | 0                 | 3          | 3     | 0                    | 0                    | 0    | 0     | 0    | 0     | 0     |
| Bank 1                                    | 0    | 0                 | 0                 | 0          | 0     | 0                    | 0                    | 0    | 0     | 0    | 0     | 0     |
| Bank 2                                    | 0    | 0                 | 0                 | 0          | 0     | 0                    | 0                    | 0    | 0     | 0    | 0     | 0     |
| Bank 3                                    | 0    | 0                 | 0                 | 0          | 0     | 0                    | 0                    | 0    | 0     | 0    | 0     | 0     |
| Total Current Outputs                     | 0    | 0                 | 0                 | 3          | 3     | 0                    | 0                    | 0    | 0     | 0    | 0     | 0     |
| Differential Inputs per Bank              |      |                   |                   | L          |       |                      |                      |      |       | •    |       |       |
| Bank 0                                    | 0    | 0                 | 0                 | 0          | 0     | 0                    | 0                    | 0    | 0     | 0    | 0     | 0     |
| Bank 1                                    | 0    | 0                 | 0                 | 0          | 0     | 0                    | 0                    | 0    | 0     | 0    | 0     | 0     |
| Bank 2                                    | 0    | 0                 | 0                 | 0          | 0     | 0                    | 0                    | 0    | 0     | 0    | 0     | 0     |
| Bank 3                                    | 3    | 3                 | 6                 | 1          | 1     | 3                    | 5                    | 8    | 9     | 7    | 12    | 12    |
| Total Differential Inputs                 | 3    | 3                 | 6                 | 1          | 1     | 3                    | 5                    | 8    | 9     | 7    | 12    | 12    |
| Dedicated Inputs per Bank                 |      |                   |                   |            |       |                      |                      |      |       |      |       |       |
| Bank 0                                    | 0    | 0                 | 0                 | 0          | 0     | 0                    | 0                    | 0    | 0     | 0    | 0     | 0     |
| Bank 1                                    | 0    | 0                 | 0                 | 0          | 0     | 0                    | 0                    | 0    | 0     | 0    | 0     | 0     |
| Bank 2                                    | 2    | 2                 | 2                 | 1          | 1     | 2                    | 2                    | 2    | 2     | 2    | 2     | 2     |
| Bank 3                                    | 0    | 0                 | 0                 | 0          | 0     | 0                    | 0                    | 0    | 0     | 0    | 0     | 0     |
| Configuration                             | 0    | 0                 | 0                 | 0          | 0     | 0                    | 0                    | 0    | 0     | 0    | 0     | 0     |
| Total Dedicated Inputs                    | 2    | 2                 | 2                 | 1          | 1     | 2                    | 2                    | 2    | 2     | 2    | 2     | 2     |
| Vccio Pins                                |      | 1                 |                   |            |       | 1                    |                      |      | 1     |      |       |       |
| Bank 0                                    | 1    | 1                 | 1                 | 1          | 1     | 1                    | 1                    | 1    | 1     | 1    | 2     | 1     |
| Bank 1                                    | 1    | 1                 | 1                 | 0          | 0     | 0                    | 0                    | 1    | 1     | 1    | 2     | 1     |
| Bank 2                                    | 1    | 1                 | 1                 | 1          | 1     | 1                    | 1                    | 1    | 1     | 1    | 2     | 1     |
| Bank 3                                    | 1    | 0                 | 0                 | 0          | 0     | 0                    | 0                    | 1    | 1     | 1    | 2     | 2     |
| VCC                                       | 1    | 1                 | 2                 | 1          | 1     | 1                    | 2                    | 3    | 3     | 4    | 4     | 4     |
| VCC_SPI                                   | 1    | 1                 | 1                 | 0          | 0     | 1                    | 1                    | 1    | 1     | 1    | 1     | 1     |
| VPP_2V5                                   | 1    | 1                 | 1                 | 0          | 0     | 1                    | 1                    | 1    | 1     | 1    | 1     | 1     |
| VPP_FAST <sup>3</sup>                     | 0    | 0                 | 0                 | 0          | 0     | 1                    | 1                    | 1    | 0     | 1    | 1     | 1     |
| VCCPLL                                    | 0    | 0                 | 0                 | 0          | 0     | 0                    | 1                    | 1    | 0     | 0    | 1     | 1     |
| GND                                       | 2    | 3                 | 3                 | 2          | 2     | 3                    | 4                    | 5    | 8     | 4    | 8     | 11    |
| NC                                        | 0    | 0                 | 0                 | 0          | 0     | 0                    | 0                    | 0    | 0     | 0    | 0     | 3     |
| Total Count of Bonded Pins                | 32   | 36                | 49                | 16         | 16    | 36                   | 49                   | 81   | 81    | 84   | 121   | 121   |

V<sub>CCIO2</sub> and V<sub>CCIO1</sub> are connected together.
 V<sub>CCIO2</sub> and V<sub>CCIO3</sub> are connected together.
 V<sub>PP\_FAST</sub>, used only for fast production programming, must be left floating or unconnected in applications, except CM36 and CM49 packages MUST have the V<sub>PP\_FAST</sub> ball connected to V<sub>CCIO\_0</sub> ball externally.



## iCE40 LP/HX Family Data Sheet Ordering Information

March 2017

Data Sheet DS1040

### iCE40 Part Number Description

### Ultra Low Power (LP) Devices



All parts shipped in trays unless noted.

### **Ordering Information**

iCE40 devices have top-side markings as shown below:



Note: Markings are abbreviated for small packages.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number          | LUTs | Supply Voltage | Package            | Leads | Temp. |
|----------------------|------|----------------|--------------------|-------|-------|
| ICE40LP384-CM36      | 384  | 1.2 V          | Halogen-Free ucBGA | 36    | IND   |
| ICE40LP384-CM36TR    | 384  | 1.2 V          | Halogen-Free ucBGA | 36    | IND   |
| ICE40LP384-CM36TR1K  | 384  | 1.2 V          | Halogen-Free ucBGA | 36    | IND   |
| ICE40LP384-CM49      | 384  | 1.2 V          | Halogen-Free ucBGA | 49    | IND   |
| ICE40LP384-CM49TR    | 384  | 1.2 V          | Halogen-Free ucBGA | 49    | IND   |
| ICE40LP384-CM49TR1K  | 384  | 1.2 V          | Halogen-Free ucBGA | 49    | IND   |
| ICE40LP384-SG32      | 384  | 1.2 V          | Halogen-Free QFN   | 32    | IND   |
| ICE40LP384-SG32TR    | 384  | 1.2 V          | Halogen-Free QFN   | 32    | IND   |
| ICE40LP384-SG32TR1K  | 384  | 1.2 V          | Halogen-Free QFN   | 32    | IND   |
| ICE40LP640-SWG16TR   | 640  | 1.2 V          | Halogen-Free WLCSP | 16    | IND   |
| ICE40LP640-SWG16TR50 | 640  | 1.2 V          | Halogen-Free WLCSP | 16    | IND   |
| ICE40LP640-SWG16TR1K | 640  | 1.2 V          | Halogen-Free WLCSP | 16    | IND   |
| ICE40LP1K-SWG16TR    | 1280 | 1.2 V          | Halogen-Free WLCSP | 16    | IND   |
| ICE40LP1K-SWG16TR50  | 1280 | 1.2 V          | Halogen-Free WLCSP | 16    | IND   |
| ICE40LP1K-SWG16TR1K  | 1280 | 1.2 V          | Halogen-Free WLCSP | 16    | IND   |
| ICE40LP1K-CM36       | 1280 | 1.2 V          | Halogen-Free ucBGA | 36    | IND   |
| ICE40LP1K-CM36TR     | 1280 | 1.2 V          | Halogen-Free ucBGA | 36    | IND   |
| ICE40LP1K-CM36TR1K   | 1280 | 1.2 V          | Halogen-Free ucBGA | 36    | IND   |
| ICE40LP1K-CM49       | 1280 | 1.2 V          | Halogen-Free ucBGA | 49    | IND   |
| ICE40LP1K-CM49TR     | 1280 | 1.2 V          | Halogen-Free ucBGA | 49    | IND   |
| ICE40LP1K-CM49TR1K   | 1280 | 1.2 V          | Halogen-Free ucBGA | 49    | IND   |
| ICE40LP1K-CM81       | 1280 | 1.2 V          | Halogen-Free ucBGA | 81    | IND   |
| ICE40LP1K-CM81TR     | 1280 | 1.2 V          | Halogen-Free ucBGA | 81    | IND   |
| ICE40LP1K-CM81TR1K   | 1280 | 1.2 V          | Halogen-Free ucBGA | 81    | IND   |
| ICE40LP1K-CB81       | 1280 | 1.2 V          | Halogen-Free csBGA | 81    | IND   |
| ICE40LP1K-CB81TR     | 1280 | 1.2 V          | Halogen-Free csBGA | 81    | IND   |
| ICE40LP1K-CB81TR1K   | 1280 | 1.2 V          | Halogen-Free csBGA | 81    | IND   |
| ICE40LP1K-CM121      | 1280 | 1.2 V          | Halogen-Free ucBGA | 121   | IND   |
| ICE40LP1K-CM121TR    | 1280 | 1.2 V          | Halogen-Free ucBGA | 121   | IND   |
| ICE40LP1K-CM121TR1K  | 1280 | 1.2 V          | Halogen-Free ucBGA | 121   | IND   |
| ICE40LP1K-CB121      | 1280 | 1.2 V          | Halogen-Free csBGA | 121   | IND   |
| ICE40LP1K-QN84       | 1280 | 1.2 V          | Halogen-Free QFN   | 84    | IND   |
| ICE40LP4K-CM81       | 3520 | 1.2 V          | Halogen-Free ucBGA | 81    | IND   |
| ICE40LP4K-CM81TR     | 3520 | 1.2 V          | Halogen-Free ucBGA | 81    | IND   |
| ICE40LP4K-CM81TR1K   | 3520 | 1.2 V          | Halogen-Free ucBGA | 81    | IND   |
| ICE40LP4K-CM121      | 3520 | 1.2 V          | Halogen-Free ucBGA | 121   | IND   |
| ICE40LP4K-CM121TR    | 3520 | 1.2 V          | Halogen-Free ucBGA | 121   | IND   |
| ICE40LP4K-CM121TR1K  | 3520 | 1.2 V          | Halogen-Free ucBGA | 121   | IND   |
| ICE40LP4K-CM225      | 3520 | 1.2 V          | Halogen-Free ucBGA | 225   | IND   |
| ICE40LP8K-CM81       | 7680 | 1.2 V          | Halogen-Free ucBGA | 81    | IND   |
| ICE40LP8K-CM81TR     | 7680 | 1.2 V          | Halogen-Free ucBGA | 81    | IND   |
| ICE40LP8K-CM81TR1K   | 7680 | 1.2 V          | Halogen-Free ucBGA | 81    | IND   |
| ICE40LP8K-CM121      | 7680 | 1.2 V          | Halogen-Free ucBGA | 121   | IND   |
| ICE40LP8K-CM121TR    | 7680 | 1.2 V          | Halogen-Free ucBGA | 121   | IND   |



## iCE40 LP/HX Family Data Sheet Supplemental Information

#### March 2017

Data Sheet DS1040

### **For Further Information**

A variety of technical notes for the iCE40 family are available on the Lattice web site.

- TN1248, iCE40 Programming and Configuration
- TN1250, Memory Usage Guide for iCE40 Devices
- TN1251, iCE40 sysCLOCK PLL Design and Usage Guide
- TN1252, iCE40 Hardware Checklist
- TN1253, Using Differential I/O (LVDS, Sub-LVDS) in iCE40 Devices
- TN1074, PCB Layout Recommendations for BGA Packages
- iCE40 Pinout Files
- Thermal Management document
- Lattice design tools
- IBIS
- Package Diagrams Data Sheet
- Schematic Symbols

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Date           | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2014  | 02.8    | Introduction                        | Updated Features section.<br>— Corrected standby power units.<br>— Included High Current LED Drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                |         |                                     | Updated Table 1-1, iCE40 Family Selection Guide.<br>— Removed LP384 Programmable I/O for 81 ucBGA package.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                |         | Architecture                        | Updated Supported Standards section. Added information on High Current LED drivers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                |         | DC and Switching<br>Characteristics | Corrected typos.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                |         |                                     | Added footnote to the Peak Startup Supply Current – LP Devices table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                |         | Ordering Information                | Updated part number description in the Ultra Low Power (LP) Devices section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                |         |                                     | Added part numbers to the Ultra Low Power Industrial Grade Devices,<br>Halogen Free (RoHS) Packaging table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| October 2013   | 02.7    | Introduction                        | Updated Features list and iCE40 Family Selection Guide table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                |         | Architecture                        | Revised iCE40-1K device to iCE40LP/HX1K device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                |         | DC and Switching<br>Characteristics | Added iCE40LP640 device information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                |         | Pinout Information                  | Added iCE40LP640 and iCE40LP1K information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                |         | Ordering Information                | Added iCE40LP640 and iCE40LP1K information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| September 2013 | 02.6    | DC and Switching<br>Characteristics | Updated Absolute Maximum Ratings section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                |         |                                     | Updated sysCLOCK PLL Timing – Preliminary table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                |         | Pinout Information                  | Updated Pin Information Summary table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| August 2013    | 02.5    | Introduction                        | Updated the iCE40 Family Selection Guide table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                |         | DC and Switching<br>Characteristics | Updated the following tables:<br>— Absolute Maximum Ratings<br>— Power-On-Reset Voltage Levels<br>— Static Supply Current – LP Devices<br>— Static Supply Current – HX Devices<br>— Programming NVCM Supply Current – LP Devices<br>— Programming NVCM Supply Current – HX Devices<br>— Peak Startup Supply Current – LP Devices<br>— sysIO Recommended Operating Conditions<br>— Typical Building Block Function Performance – HX Devices<br>— iCE40 External Switching Characteristics – HX Devices<br>— sysCLOCK PLL Timing – Preliminary<br>— SPI Master or NVCM Configuration Time |
|                |         | Pinout Information                  | Updated the Pin Information Summary table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| July 2013      | 02.4    | Introduction                        | Updated the iCE40 Family Selection Guide table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                |         | DC and Switching<br>Characteristics | Updated the sysCONFIG Port Timing Specifications table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                |         |                                     | Updated footnote in DC Electrical Characteristics table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |         |                                     | GDDR tables removed. Support to be provided in a technical note.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                |         | Pinout Information                  | Updated the Pin Information Summary table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                |         | Ordering Information                | Updated the top-side markings figure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                |         |                                     | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| May 2013       | 02.3    | DC and Switching<br>Characteristics | Added new data from Characterization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



| Date           | Version | Section                             | Change Summary                                                                      |
|----------------|---------|-------------------------------------|-------------------------------------------------------------------------------------|
| April 2013     | 02.2    | Introduction                        | Added the LP8K 81 ucBGA.                                                            |
|                |         | Architecture                        | Corrected typos.                                                                    |
|                |         | DC and Switching<br>Characteristics | Corrected typos.<br>Added 7:1 LVDS waveforms.                                       |
|                |         | Pinout Information                  | Corrected typos in signal descriptions.<br>Added the LP8K 81 ucBGA.                 |
|                |         | Ordering Information                | Added the LP8K 81 ucBGA.                                                            |
| March 2013     | 02.1    | DC and Switching<br>Characteristics | Recommended operating conditions added requirement for Master SPI.                  |
|                |         |                                     | Updated Recommended Operating Conditions for V <sub>PP_2V5</sub> .                  |
|                |         |                                     | Updated Power-On-Reset Voltage Levels and sequence requirements.                    |
|                |         |                                     | Updated Static Supply Current conditions.                                           |
|                |         |                                     | Changed unit for t <sub>SKEW_IO</sub> from ns to ps.                                |
|                |         |                                     | Updated range of CCLK f <sub>MAX</sub> .                                            |
|                |         | Ordering Information                | Updated ordering information to include tape and reel part numbers.                 |
| September 2012 | 02.0    | _                                   | Merged SiliconBlue iCE40 LP and HX data sheets and updated to Lat-<br>tice format.  |
|                | 01.31   | —                                   | Updated Table 1.                                                                    |
|                | 01.3    | —                                   | Production release.                                                                 |
|                |         |                                     | Updated notes on Table 3: Recommended Operating Conditions.                         |
|                |         |                                     | Updated values in Table 4, Table 5, Table 12, Table 13 and Table 17.                |
|                | 01.21   | _                                   | Updated Figure 3 and Figure 4 to specify iCE40.                                     |
| Aug 2012       | 01.2    | —                                   | Updated company name.                                                               |
| July 2011      | 01.1    | —                                   | Moved package specifications to iCE40 pinout Excel files.                           |
|                |         |                                     | Updated Table 1 maximum I/Os.                                                       |
|                | 01.01   | —                                   | Added 640, 1K and 4K to Table 13 configuration times. Updated Table 1 maximum I/Os. |
|                | 01.0    | _                                   | Initial release.                                                                    |