

Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                             |
|--------------------------------|-----------------------------------------------------------------------------|
| Product Status                 | Active                                                                      |
| Number of LABs/CLBs            | 160                                                                         |
| Number of Logic Elements/Cells | 1280                                                                        |
| Total RAM Bits                 | 65536                                                                       |
| Number of I/O                  | 63                                                                          |
| Number of Gates                | -                                                                           |
| Voltage - Supply               | 1.14V ~ 1.26V                                                               |
| Mounting Type                  | Surface Mount                                                               |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                          |
| Package / Case                 | 81-VFBGA                                                                    |
| Supplier Device Package        | 81-UCBGA (4x4)                                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/ice40lp1k-cm81tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Table 1-1. iCE40 Family Selection Guide (continued) | Table 1-1. | iCE40 Famil | y Selection | Guide | (continued) |
|-----------------------------------------------------|------------|-------------|-------------|-------|-------------|
|-----------------------------------------------------|------------|-------------|-------------|-------|-------------|

| 84 QFN                                    |       |  |                    |         |         |                    |         |         |
|-------------------------------------------|-------|--|--------------------|---------|---------|--------------------|---------|---------|
| (7 mm x 7 mm, 0.5 mm)                     | QN84  |  | 67(7) <sup>1</sup> |         |         |                    |         |         |
| 100 VQFP<br>(14 mm x 14 mm, 0.5 mm)       | VQ100 |  |                    |         |         | 72(9) <sup>1</sup> |         |         |
| 121 ucBGA<br>(5 mm x 5 mm, 0.4 mm)        | CM121 |  | 95(12)             | 93(13)  | 93(13)  |                    |         |         |
| 121 csBGA<br>(6 mm x 6 mm, 0.5 mm)        | CB121 |  | 92(12)             |         |         |                    |         |         |
| 121 caBGA<br>(9 mm x 9 mm, 0.8 mm)        | BG121 |  |                    |         |         |                    | 93(13)  | 93(13)  |
| 132 csBGA<br>(8 mm x 8 mm, 0.5 mm)        | CB132 |  |                    |         |         | 95(11)             | 95(12)  | 95(12)  |
| 144 TQFP<br>(20 mm x 20 mm, 0.5 mm)       | TQ144 |  |                    |         |         | 96(12)             | 107(14) |         |
| 225 ucBGA<br>(7 mm x 7 mm, 0.4 mm)        | CM225 |  |                    | 178(23) | 178(23) |                    |         | 178(23) |
| 256-ball caBGA<br>(14 mm x 14 mm, 0.8 mm) | CT256 |  |                    |         |         |                    |         | 206(26) |

- 1. No PLL available on the 16 WLCSP, 36 ucBGA, 81 csBGA, 84 QFN and 100 VQFP packages.
- 2. Only one PLL available on the 81 ucBGA package.
- 3. High Current I/Os only available on the 16 WLCSP package.

### Introduction

The iCE40 family of ultra-low power, non-volatile FPGAs has five devices with densities ranging from 384 to 7680 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic, these devices feature Embedded Block RAM (EBR), Non-volatile Configuration Memory (NVCM) and Phase Locked Loops (PLLs). These features allow the devices to be used in low-cost, high-volume consumer and system applications. Select packages offer High-Current drivers that are ideal to drive three white LEDs, or one RGB LED.

The iCE40 devices are fabricated on a 40 nm CMOS low power process. The device architecture has several features such as programmable low-swing differential I/Os and the ability to turn off on-chip PLLs dynamically. These features help manage static and dynamic power consumption, resulting in low static power for all members of the family. The iCE40 devices are available in two versions – ultra low power (LP) and high performance (HX) devices.

The iCE40 FPGAs are available in a broad range of advanced halogen-free packages ranging from the space saving 1.40x1.48 mm WLCSP to the PCB-friendly 20x20 mm TQFP. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters.

The iCE40 devices offer enhanced I/O features such as pull-up resistors. Pull-up features are controllable on a "per-pin" basis.

The iCE40 devices also provide flexible, reliable and secure configuration from on-chip NVCM. These devices can also configure themselves from external SPI Flash or be configured by an external master such as a CPU.

Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the iCE40 family of devices. Popular logic synthesis tools provide synthesis library support for iCE40. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the iCE40 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) modules, including a number of reference designs, licensed free of charge, optimized for the iCE40 FPGA family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity.



# iCE40 LP/HX Family Data Sheet Architecture

March 2017 Data Sheet DS1040

### **Architecture Overview**

The iCE40 family architecture contains an array of Programmable Logic Blocks (PLB), sysCLOCK™ PLLs, Non-volatile Programmable Configuration Memory (NVCM) and blocks of sysMEM™ Embedded Block RAM (EBR) surrounded by Programmable I/O (PIO). Figure 2-1 shows the block diagram of the iCE40LP/HX1K device.

Figure 2-1. iCE40LP/HX1K Device, Top View



The logic blocks, Programmable Logic Blocks (PLB) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each column has either logic blocks or EBR blocks. The PIO cells are located at the periphery of the device, arranged in banks. The PLB contains the building blocks for logic, arithmetic, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the iCE40 family, there are up to four independent sysIO banks. Note on some packages  $V_{CCIO}$  banks are tied together. There are different types of I/O buffers on the different banks. Refer to the details in later sections of this document. The sysMEM EBRs are large 4 kbit, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO.

The iCE40 architecture also provides up to two sysCLOCK Phase Locked Loop (PLL) blocks. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks.

Every device in the family has a SPI port that supports programming and configuration of the device. The iCE40 includes on-chip, Nonvolatile Configuration Memory (NVCM).

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### **PLB Blocks**

The core of the iCE40 device consists of Programmable Logic Blocks (PLB) which can be programmed to perform logic and arithmetic functions. Each PLB consists of eight interconnected Logic Cells (LC) as shown in Figure 2-2. Each LC contains one LUT and one register.

Figure 2-2. PLB Block Diagram



#### **Logic Cells**

Each Logic Cell includes three primary logic elements shown in Figure 2-2.

- A four-input Look-Up Table (LUT4) builds any combinational logic function, of any complexity, requiring up to four inputs. Similarly, the LUT4 element behaves as a 16x1 Read-Only Memory (ROM). Combine and cascade multiple LUT4s to create wider logic functions.
- A 'D'-style Flip-Flop (DFF), with an optional clock-enable and reset control input, builds sequential logic functions. Each DFF also connects to a global reset signal that is automatically asserted immediately following device configuration.
- Carry Logic boosts the logic efficiency and performance of arithmetic functions, including adders, subtractors, comparators, binary counters and some wide, cascaded logic functions.

Table 2-1. Logic Cell Signal Descriptions

| Function | Туре             | Signal Names           | Description                                                                                                          |
|----------|------------------|------------------------|----------------------------------------------------------------------------------------------------------------------|
| Input    | Data signal      | 10, 11, 12, 13         | Inputs to LUT4                                                                                                       |
| Input    | Control signal   | Enable                 | Clock enable shared by all LCs in the PLB                                                                            |
| Input    | Control signal   | Set/Reset <sup>1</sup> | Asynchronous or synchronous local set/reset shared by all LCs in the PLB.                                            |
| Input    | Control signal   | Clock                  | Clock one of the eight Global Buffers, or from the general-purpose interconnects fabric shared by all LCs in the PLB |
| Input    | Inter-PLB signal | FCIN                   | Fast carry in                                                                                                        |
| Output   | Data signals     | 0                      | LUT4 or registered output                                                                                            |
| Output   | Inter-PFU signal | FCOUT                  | Fast carry out                                                                                                       |

<sup>1.</sup> If Set/Reset is not used, then the flip-flop is never set/reset, except when cleared immediately after configuration.



### Table 2-3. PLL Signal Descriptions

| Signal Name       | Direction | Description                                                                                                                                                                                 |
|-------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFERENCECLK      | Input     | Input reference clock                                                                                                                                                                       |
| BYPASS            | Input     | When FEEDBACK_PATH is set to SIMPLE, the BYPASS control selects which clock signal connects to the PLLOUT output.                                                                           |
| BTFAGG            | input     | 0 = PLL generated signal<br>1 = REFERENCECLK                                                                                                                                                |
| EXTFEEDBACK       | Input     | External feedback input to PLL. Enabled when the FEEDBACK_PATH attribute is set to EXTERNAL.                                                                                                |
| DYNAMICDELAY[3:0] | Input     | Fine delay adjustment control inputs. Enabled when DELAY_ADJUSTMENT_MODE is set to DYNAMIC.                                                                                                 |
| LATCHINPUTVALUE   | Input     | When enabled, forces the PLL into low-power mode; PLL output is held static at the last input clock value. Set ENABLE ICEGATE_PORTA and PORTB to '1' to enable.                             |
| PLLOUTGLOBAL      | Output    | Output from the Phase-Locked Loop (PLL). Drives a global clock network on the FPGA. The port has optimal connections to global clock buffers GBUF4 and GBUF5.                               |
| PLLOUTCORE        | Output    | Output clock generated by the PLL, drives regular FPGA routing. The frequency generated on this output is the same as the frequency of the clock signal generated on the PLLOUTLGOBAL port. |
| LOCK              | Output    | When High, indicates that the PLL output is phase aligned or locked to the input reference clock.                                                                                           |
| RESET             | Input     | Active low reset.                                                                                                                                                                           |

### sysMEM Embedded Block RAM Memory

Larger iCE40 device includes multiple high-speed synchronous sysMEM Embedded Block RAMs (EBRs), each 4 kbit in size. This memory can be used for a wide variety of purposes including data buffering, and FIFO.

#### sysMEM Memory Block

The sysMEM block can implement single port, pseudo dual port, or FIFO memories with programmable logic resources. Each block can be used in a variety of depths and widths as shown in Table 2-4.

Table 2-4. sysMEM Block Configurations<sup>1</sup>

| Block RAM<br>Configuration                                           | Block RAM<br>Configuration<br>and Size | WADDR Port<br>Size (Bits) | WDATA Port<br>Size (Bits) | RADDR Port<br>Size (Bits) | RDATA Port<br>Size (Bits) | MASK Port<br>Size (Bits) |
|----------------------------------------------------------------------|----------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------|
| SB_RAM256x16<br>SB_RAM256x16NR<br>SB_RAM256x16NW<br>SB_RAM256x16NRNW | 256x16 (4K)                            | 8 [7:0]                   | 16 [15:0]                 | 8 [7:0]                   | 16 [15:0]                 | 16 [15:0]                |
| SB_RAM512x8<br>SB_RAM512x8NR<br>SB_RAM512x8NW<br>SB_RAM512x8NRNW     | 512x8 (4K)                             | 9 [8:0]                   | 8 [7:0]                   | 9 [8:0]                   | 8 [7:0]                   | No Mask Port             |
| SB_RAM1024x4<br>SB_RAM1024x4NR<br>SB_RAM1024x4NW<br>SB_RAM1024x4NRNW | 1024x4 (4K)                            | 10 [9:0]                  | 4 [3:0]                   | 10 [9:0]                  | 4 [3:0]                   | No Mask Port             |
| SB_RAM2048x2<br>SB_RAM2048x2NR<br>SB_RAM2048x2NW<br>SB_RAM2048x2NRNW | 2048x2 (4K)                            | 11 [10:0]                 | 2 [1:0]                   | 11 [10:0]                 | 2 [1:0]                   | No Mask Port             |

<sup>1.</sup> For iCE40 EBR primitives with a negative-edged Read or Write clock, the base primitive name is appended with a 'N' and a 'R' or 'W' depending on the clock that is affected.



### sys<sub>I</sub>O

#### **Buffer Banks**

iCE40 devices have up to four I/O banks with independent  $V_{CCIO}$  rails with an additional configuration bank  $V_{CC\ SPI}$  for the SPI I/Os.

#### Programmable I/O (PIO)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. The PIOs are placed on all four sides of the device.

Figure 2-5. I/O Bank and Programmable I/O Cell



The PIO contains three blocks: an input register block, output register block iCEgate<sup>™</sup> and tri-state register block. To save power, the optional iCEgate<sup>™</sup> latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Note that the freeze signal is common to the bank. These blocks can operate in a variety of modes along with the necessary clock and selection logic.

### Input Register Block

The input register blocks for the PIOs on all edges contain registers that can be used to condition high-speed interface signals before they are passed to the device core. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock signal, creating two data streams.

#### **Output Register Block**

The output register block can optionally register signals from the core of the device before they are passed to the sysIO buffers. In Generic DDR mode, two registers are used to capture the data on the positive and negative edge of the system clock and then muxed creating one data stream.

Figure 2-6 shows the input/output register block for the PIOs.



fers. Bank 3 additionally supports differential LVDS25 input buffers. Each sysIO bank has its own dedicated power supply.

### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$ ,  $V_{CCIO\_2}$ ,  $V_{PP\_2V5}$ , and  $V_{CC\_SPI}$  have reached the level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a device prior to configuration is tri-stated with a weak pull-up to  $V_{CCIO}$ . The I/O pins will maintain the pre-configuration state until  $V_{CC}$  and  $V_{CCIO}$  (for I/O banks containing configuration I/Os) have reached levels, at which time the I/Os will take on the software user-configured settings only after a proper download/configuration. Unused IOs are automatically blocked and the pullup termination is disabled.

#### **Supported Standards**

The iCE40 sysIO buffer supports both single-ended and differential input standards. The single-ended standard supported is LVCMOS. The buffer supports the LVCMOS 1.8, 2.5, and 3.3 V standards. The buffer has individually configurable options for bus maintenance (weak pull-up or none). The High Current output buffer have individually configurable options for drive strength.

Table 2-7 and Table 2-8 show the I/O standards (together with their supply and reference voltages) supported by the iCE40 devices.

Table 2-7. Supported Input Standards

| Input Standard          |          | V <sub>CCIO</sub> (Typical) |       |  |  |  |
|-------------------------|----------|-----------------------------|-------|--|--|--|
| input Standard          | 3.3 V    | 2.5 V                       | 1.8 V |  |  |  |
| Single-Ended Interfaces | <u> </u> |                             |       |  |  |  |
| LVCMOS33                | Yes      |                             |       |  |  |  |
| LVCMOS25                |          | Yes                         |       |  |  |  |
| LVCMOS18                |          |                             | Yes   |  |  |  |
| Differential Interfaces | <u> </u> |                             |       |  |  |  |
| LVDS25 <sup>1</sup>     |          | Yes                         |       |  |  |  |
| subLVDS <sup>1</sup>    |          |                             | Yes   |  |  |  |

<sup>1.</sup> Bank 3 only.

Table 2-8. Supported Output Standards

| Output Standard         | V <sub>CCIO</sub> (Typical) |  |  |
|-------------------------|-----------------------------|--|--|
| Single-Ended Interfaces |                             |  |  |
| LVCMOS33                | 3.3                         |  |  |
| LVCMOS25                | 2.5                         |  |  |
| LVCMOS18                | 1.8                         |  |  |
| Differential Interfaces |                             |  |  |
| LVDS25E <sup>1</sup>    | 2.5                         |  |  |
| subLVDSE <sup>1</sup>   | 1.8                         |  |  |

<sup>1.</sup> These interfaces can be emulated with external resistors in all devices.

### **Non-Volatile Configuration Memory**

All iCE40 devices provide a Non-Volatile Configuration Memory (NVCM) block which can be used to configure the device.

For more information on the NVCM, please refer to TN1248, iCE40 Programming and Configuration Usage Guide.



#### **Power On Reset**

iCE40 devices have power-on reset circuitry to monitor  $V_{CC}$ ,  $V_{CCIO\_2}$ ,  $V_{PP\_2V5}$ , and  $V_{CC\_SPI}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CC}$ ,  $V_{CCIO\_2}$ ,  $V_{PP\_2V5}$ , and  $V_{CC\_SPI}$  (controls configuration) voltage levels. It then triggers download from the on-chip NVCM or external Flash memory after reaching the power-up levels specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tri-state. I/Os are released to user functionality once the device has finished configuration.

### **Programming and Configuration**

This section describes the programming and configuration of the iCE40 family.

#### **Device Programming**

The NVCM memory can be programmed through the SPI port.

### **Device Configuration**

There are various ways to configure the Configuration RAM (CRAM) including:

- 1. Internal NVCM Download
- 2. From a SPI Flash (Master SPI mode)
- 3. System microprocessor to drive a Serial Slave SPI port (SSPI mode)

The image to configure the CRAM can be selected by the user on power up (Cold Boot) or once powered up (Warm Boot).

For more details on programming and configuration, see TN1248, iCE40 Programming and Configuration Usage Guide.

### **Power Saving Options**

iCE40 devices are available in two options for maximum flexibility: LP and HX devices. The LP devices have ultra low static and dynamic power consumption. HX devices are designed to provide high performance. Both the LP and the HX devices operate at 1.2 V  $V_{\rm CC}$ .

iCE40 devices feature iCEGate and PLL low power mode to allow users to meet the static and dynamic power requirements of their applications. While these features are available in both device types, these features are mainly intended for use with iCE40 LP devices to manage power consumption.

Table 2-9. iCE40 Power Saving Features Description

| Device Subsystem | Feature Description                                                                                                                                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | When LATCHINPUTVALUE is enabled, forces the PLL into low-power mode; PLL output held static at last input clock value.                                                                                                          |
|                  | To save power, the optional iCEgate latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Registered inputs are effectively frozen by their associated clock or clock-enable control. |



# Power Supply Ramp Rates<sup>1, 2</sup>

| Symbol            | Parameter                                       |                                                                                                | Min. | Max. | Units |
|-------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------|------|------|-------|
|                   |                                                 | All configuration modes. No power supply sequencing.                                           | 0.40 | 10   | V/ms  |
|                   |                                                 | Configuring from Slave SPI. No power supply sequencing,                                        | 0.01 | 10   | V/ms  |
| <sup>t</sup> RAMP | Power supply ramp rates for all power supplies. | Configuring from NVCM. $V_{CC}$ and $V_{PP\_2V5}$ to be powered 0.25 ms before $V_{CC\_SPI}$ . | 0.01 | 10   | V/ms  |
|                   |                                                 | Configuring from MSPI. $V_{CC}$ and $V_{PP\_SPI}$ to be powered 0.25 ms before $V_{PP\_2V5}$ . | 0.01 | 10   | V/ms  |

<sup>1.</sup> Assumes monotonic ramp rates.

### Power-On-Reset Voltage Levels<sup>1</sup>

| Symbol             | Device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Parameter                                                                                    |         | Min. | Max. | Units |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------|------|------|-------|
| iCE40LP384         | iCE40LP384                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Power-On-Reset ramp-up trip point                                                            | VCC     | 0.67 | 0.99 | V     |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | IVCC, VCCIO 2, VCC SPI and                                                                   | VCCIO_2 | 0.70 | 1.59 | V     |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                              | VCC_SPI | 0.70 | 1.59 | V     |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ·                                                                                            | VPP_2V5 | 0.70 | 1.59 | V     |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | VCC                                                                                          | 0.55    | 0.75 | V    |       |
|                    | iCE40LP/HX1K,   (band gap based circuit monitoring by the control of the control | VCCIO_2                                                                                      | 0.86    | 1.29 | V    |       |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                              | VCC_SPI | 0.86 | 1.29 | V     |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ·                                                                                            | VPP_2V5 | 0.86 | 1.33 | V     |
| V <sub>PORDN</sub> | iCE40LP384                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Power-On-Reset ramp-down trip point (band gap based circuit monitoring VCC, VCCIO_2, VCC_SPI | VCC     | _    | 0.64 | V     |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                              | VCCIO_2 | _    | 1.59 | V     |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | and VPP_2V5)                                                                                 | VCC_SPI | _    | 1.59 | V     |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ,                                                                                            | VPP_2V5 | _    | 1.59 | V     |
|                    | iCE40LP640,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power-On-Reset ramp-down trip                                                                | VCC     | _    | 0.75 | V     |
|                    | iCE40LP/HX1K,<br>iCE40LP/HX4K,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | point (band gap based circuit monitoring VCC, VCCIO_2, VCC_SPI                               | VCCIO_2 | _    | 1.29 | V     |
|                    | iCE40LP/HX8K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | and VPP_2V5)                                                                                 | VCC_SPI | _    | 1.29 | V     |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                              | VPP_2V5 | _    | 1.33 | V     |

<sup>1.</sup> These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

### **ESD Performance**

Please refer to the iCE40 Product Family Qualification Summary for complete qualification data, including ESD performance.

<sup>2.</sup> iCE40LP384 requires  $V_{CC}$  to be greater than 0.7V when  $V_{CCIO}$  and  $V_{CC\_SPI}$  are above GND.



# Programming NVCM Supply Current – HX Devices<sup>1, 2, 3, 4</sup>

| Symbol                          | Parameter          | Device      | Typ. V <sub>CC</sub> ⁵ | Units |
|---------------------------------|--------------------|-------------|------------------------|-------|
|                                 |                    | iCE40HX1K   | 278                    | μΑ    |
| I <sub>CC</sub>                 | Core Power Supply  | iCE40HX4K   | 1174                   | μΑ    |
|                                 |                    | iCE40HX8K   | 1174                   | μΑ    |
| I <sub>CCPLL</sub> <sup>6</sup> | PLL Power Supply   | All devices | 0.5                    | μΑ    |
| I <sub>PP_2V5</sub>             | NVCM Power Supply  | All devices | 2.5                    | mA    |
| Iccio <sup>7</sup> , Icc spi    | Bank Power Supply⁵ | All devices | 3.5                    | mA    |

- 1. Assumes all inputs are held at V<sub>CCIO</sub> or GND and all outputs are tri-stated.
- 2. Typical user pattern.
- 3. SPI programming is at 8 MHz.
- 4.  $T_{J} = 25$  °C, power supplies at nominal voltage.
- 5. Per bank. V<sub>CCIO</sub> = 2.5 V. Does not include pull-up.
- 6.  $V_{CCPLL}$  is tied to  $V_{CC}$  internally in packages without PLLs pins.
- 7. V<sub>PP FAST</sub>, used only for fast production programming, must be left floating or unconnected in applications.

# Peak Startup Supply Current – LP Devices

| Symbol                                | Parameter               | Device     | Max  | Units |
|---------------------------------------|-------------------------|------------|------|-------|
|                                       |                         | iCE40LP384 | 7.7  | mA    |
|                                       |                         | iCELP640   | 6.4  | mA    |
| I <sub>CCPEAK</sub>                   | Core Power Supply       | iCE40LP1K  | 6.4  | mA    |
|                                       |                         | iCE40LP4K  | 15.7 | mA    |
|                                       |                         | iCE40LP8K  | 15.7 | mA    |
|                                       |                         | iCE40LP1K  | 1.5  | mA    |
| 1, 2, 4                               | PLL Power Supply        | iCELP640   | 1.5  | mA    |
| CCPLLPEAK <sup>1, 2, 4</sup>          | FLL Fower Supply        | iCE40LP4K  | 8.0  | mA    |
|                                       |                         | iCE40LP8K  | 8.0  | mA    |
|                                       |                         | iCE40LP384 | 3.0  | mA    |
|                                       |                         | iCELP640   | 7.7  | mA    |
| I <sub>PP_2V5PEAK</sub>               | NVCM Power Supply       | iCE40LP1K  | 7.7  | mA    |
| _                                     |                         | iCE40LP4K  | 4.2  | mA    |
|                                       |                         | iCE40LP8K  | 4.2  | mA    |
|                                       |                         | iCE40LP384 | 5.7  | mA    |
| I <sub>PP_FASTPEAK</sub> <sup>3</sup> | NVCM Programming Supply | iCELP640   | 8.1  | mA    |
|                                       |                         | iCE40LP1K  | 8.1  | mA    |
|                                       |                         | iCE40LP384 | 8.4  | mA    |
|                                       |                         | iCELP640   | 3.3  | mA    |
| ICCIOPEAK <sup>5</sup> , ICC_SPIPEAK  | Bank Power Supply       | iCE40LP1K  | 3.3  | mA    |
|                                       |                         | iCE40LP4K  | 8.2  | mA    |
|                                       |                         | iCE40LP8K  | 8.2  | mA    |

- 1. No PLL available on the iCE40LP384 and iCE40LP640 device.
- 2.  $V_{CCPLL}$  is tied to  $V_{CC}$  internally in packages without PLLs pins.
- 3. V<sub>PP\_FAST</sub>, used only for fast production programming, must be left floating or unconnected in applications, except CM36 and CM49 packages MUST have the V<sub>PP\_FAST</sub> ball connected to V<sub>CCIO\_0</sub> ball externally.
- 4. While no PLL is available in the iCE40-LP640 the  $I_{CCPLLPEAK}$  is additive to  $I_{CCPEAK}$ .
- 5. iCE40LP384 requires  $V_{CC}$  to be greater than 0.7 V when  $V_{CCIO}$  and  $V_{CC\_SPI}$  are above GND.



## **Peak Startup Supply Current – HX Devices**

| Symbol                              | Parameter         | Device    | Max  | Units |
|-------------------------------------|-------------------|-----------|------|-------|
|                                     |                   | iCE40HX1K | 6.9  | mA    |
| I <sub>CCPEAK</sub>                 | Core Power Supply | iCE40HX4K | 22.3 | mA    |
|                                     |                   | iCE40HX8K | 22.3 | mA    |
|                                     |                   | iCE40HX1K | 1.8  | mA    |
| I <sub>CCPLLPEAK</sub> <sup>1</sup> | PLL Power Supply  | iCE40HX4K | 6.4  | mA    |
|                                     |                   | iCE40HX8K | 6.4  | mA    |
|                                     |                   | iCE40HX1K | 2.8  | mA    |
| I <sub>PP_2V5PEAK</sub>             | NVCM Power Supply | iCE40HX4K | 4.1  | mA    |
|                                     |                   | iCE40HX8K | 4.1  | mA    |
|                                     |                   | iCE40HX1K | 6.8  | mA    |
| ICCIOPEAK, ICC_SPIPEAK              | Bank Power Supply | iCE40HX4K | 6.8  | mA    |
|                                     |                   | iCE40HX8K | 6.8  | mA    |

<sup>1.</sup>  $\rm V_{CCPLL}$  is tied to  $\rm V_{CC}$  internally in packages without PLLs pins.

### sysIO Recommended Operating Conditions

|                          |      | V <sub>CCIO</sub> (V) |      |
|--------------------------|------|-----------------------|------|
| Standard                 | Min. | Тур.                  | Max. |
| LVCMOS 3.3               | 3.14 | 3.3                   | 3.46 |
| LVCMOS 2.5               | 2.37 | 2.5                   | 2.62 |
| LVCMOS 1.8               | 1.71 | 1.8                   | 1.89 |
| LVDS25E <sup>1, 2</sup>  | 2.37 | 2.5                   | 2.62 |
| subLVDSE <sup>1, 2</sup> | 1.71 | 1.8                   | 1.89 |

<sup>1.</sup> Inputs on-chip. Outputs are implemented with the addition of external resistors.

### sysIO Single-Ended DC Electrical Characteristics

| Input/             | V        | IL                    | ,                     | V <sub>IH</sub> 1         |                             | \/ B#1                      |                                      |                           |
|--------------------|----------|-----------------------|-----------------------|---------------------------|-----------------------------|-----------------------------|--------------------------------------|---------------------------|
| Output<br>Standard | Min. (V) | Max. (V)              | Min. (V)              | Max. (V)                  | V <sub>OL</sub> Max.<br>(V) | V <sub>OH</sub> Min.<br>(V) | I <sub>OL</sub> Max.<br>(mA)         | I <sub>OH</sub> Max. (mA) |
| LVCMOS 3.3         | -0.3     | 0.8                   | 2.0                   | V <sub>CCIO</sub> + 0.2 V | 0.4                         | V <sub>CCIO</sub> - 0.4     | 8, 16 <sup>2</sup> , 24 <sup>2</sup> | $-8, -16^2, -24^2$        |
| LV OIVIOU 3.5      | 0.0      | 0.0                   | 2.0                   | VCCIO + 0.2 V             | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1                                  | -0.1                      |
| LVCMOS 2.5         | -0.3     | 0.7                   | 1.7                   | V <sub>CCIO</sub> + 0.2 V | 0.4                         | V <sub>CCIO</sub> - 0.4     | 6, 12 <sup>2</sup> , 18 <sup>2</sup> | $-6, -12^2, -18^2$        |
| LV CIVIOS 2.5      | -0.5     | 0.7                   | 1.7                   | VCCIO + 0.2 V             | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1                                  | -0.1                      |
| LVCMOS 1.8         | -0.3     | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | V 0.2.V                   | 0.4                         | V <sub>CCIO</sub> - 0.4     | 4, 8 <sup>2</sup> , 12 <sup>2</sup>  | $-4, -8^2, -12^2$         |
| LVCIVIOS 1.8       | -0.5     | 0.33 V CCIO           | 0.03 V CCIO           | V <sub>CCIO</sub> + 0.2 V | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1                                  | -0.1                      |

<sup>1.</sup> Some products are clamped to a diode when  $V_{\text{IN}}$  is larger than  $V_{\text{CCIO.}}$ 

<sup>2.</sup> Does not apply to Configuration Bank V<sub>CC SPI</sub>.

<sup>2.</sup> Only for High Drive LED outputs.



## sysIO Differential Electrical Characteristics

The LVDS25E/subLVDSE differential output buffers are available on all banks but the LVDS/subLVDS input buffers are only available on Bank 3 of iCE40 devices.

### LVDS25

### **Over Recommended Operating Conditions**

| Parameter<br>Symbol   | Parameter Description        | Test Conditions             | Min.                         | Тур.                 | Max.                 | Units |
|-----------------------|------------------------------|-----------------------------|------------------------------|----------------------|----------------------|-------|
| $V_{INP}$ , $V_{INM}$ | Input Voltage                | $V_{\text{CCIO}}^{1} = 2.5$ | 0                            |                      | 2.5                  | V     |
| $V_{THD}$             | Differential Input Threshold |                             | 250                          | 350                  | 450                  | mV    |
| $V_{CM}$              | Input Common Mode Voltage    | $V_{CCIO}^{1} = 2.5$        | (V <sub>CCIO</sub> /2) - 0.3 | V <sub>CCIO</sub> /2 | $(V_{CCIO}/2) + 0.3$ | V     |
| I <sub>IN</sub>       | Input Current                | Power on                    |                              | 1                    | ±10                  | μΑ    |

<sup>1.</sup> Typical.

### subLVDS

### **Over Recommended Operating Conditions**

| Parameter<br>Symbol                | Parameter Description        | Test Conditions             | Min.                          | Тур.                 | Max.                  | Units |
|------------------------------------|------------------------------|-----------------------------|-------------------------------|----------------------|-----------------------|-------|
| V <sub>INP,</sub> V <sub>INM</sub> | Input Voltage                | $V_{\text{CCIO}}^{1} = 1.8$ | 0                             | _                    | 1.8                   | V     |
| $V_{THD}$                          | Differential Input Threshold |                             | 100                           | 150                  | 200                   | mV    |
| V <sub>CM</sub>                    | Input Common Mode Voltage    | $V_{\text{CCIO}}^{1} = 1.8$ | (V <sub>CCIO</sub> /2) - 0.25 | V <sub>CCIO</sub> /2 | $(V_{CCIO}/2) + 0.25$ | V     |
| I <sub>IN</sub>                    | Input Current                | Power on                    | _                             | _                    | ±10                   | μΑ    |

<sup>1.</sup> Typical.



### LVDS25E Emulation

iCE40 devices can support LVDSE outputs via emulation on all banks. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3-1 is one possible solution for LVDS25E standard implementation. Resistor values in Figure 3-1 are industry standard values for 1% resistors.

Figure 3-1. LVDS25E Using External Resistors



Table 3-1. LVDS25E DC Conditions

### **Over Recommended Operating Conditions**

| Parameter         | Description                 | Тур.  | Units |
|-------------------|-----------------------------|-------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20    | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 150   | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 140   | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100   | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 1.43  | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.07  | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.30  | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25  | V     |
| Z <sub>BACK</sub> | Back impedance              | 100.5 | Ohms  |
| I <sub>DC</sub>   | DC output current           | 6.03  | mA    |



# Typical Building Block Function Performance – LP Devices<sup>1, 2</sup>

### Pin-to-Pin Performance (LVCMOS25)

| Function        | Timing | Units |
|-----------------|--------|-------|
| Basic Functions |        | •     |
| 16-bit decoder  | 11.0   | ns    |
| 4:1 MUX         | 12.0   | ns    |
| 16:1 MUX        | 13.0   | ns    |

### **Register-to-Register Performance**

| Function                    | Timing   | Units |
|-----------------------------|----------|-------|
| Basic Functions             | <u> </u> | •     |
| 16:1 MUX                    | 190      | MHz   |
| 16-bit adder                | 160      | MHz   |
| 16-bit counter              | 175      | MHz   |
| 64-bit counter              | 65       | MHz   |
| Embedded Memory Functions   | ·        | •     |
| 256x16 Pseudo-Dual Port RAM | 240      | MHz   |

The above timing numbers are generated using the iCECube2 design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

# Typical Building Block Function Performance – HX Devices<sup>1, 2</sup> Pin-to-Pin Performance (LVCMOS25)

| Function        | Timing | Units |
|-----------------|--------|-------|
| Basic Functions |        |       |
| 16-bit decoder  | 10.0   | ns    |
| 4:1 MUX         | 9.0    | ns    |
| 16:1 MUX        | 9.5    | ns    |

### **Register-to-Register Performance**

| Function                    | Timing | Units |
|-----------------------------|--------|-------|
| Basic Functions             | •      | ·     |
| 16:1 MUX                    | 305    | MHz   |
| 16-bit adder                | 220    | MHz   |
| 16-bit counter              | 255    | MHz   |
| 64-bit counter              | 105    | MHz   |
| Embedded Memory Functions   | •      | ·     |
| 256x16 Pseudo-Dual Port RAM | 403    | MHz   |

<sup>1.</sup> The above timing numbers are generated using the iCECube2 design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

<sup>2.</sup> Using a  $V_{CC}$  of 1.14 V at Junction Temp 85 °C.

<sup>2.</sup> Using a  $V_{CC}$  of 1.14 V at Junction Temp 85 °C.



### Over Recommended Commercial Operating Conditions - HX Devices<sup>1, 2, 3, 4, 5</sup>

| Buffer Type      | Description                                  | Timing | Units |
|------------------|----------------------------------------------|--------|-------|
| Input Adjusters  |                                              |        |       |
| LVDS25           | LVDS, V <sub>CCIO</sub> = 2.5 V              | 0.13   | ns    |
| subLVDS          | subLVDS, V <sub>CCIO</sub> = 1.8 V           | 1.03   | ns    |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V            | 0.16   | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V            | 0.00   | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V            | 0.23   | ns    |
| Output Adjusters |                                              |        |       |
| LVDS25E          | LVDS, Emulated, V <sub>CCIO</sub> = 2.5 V    | 0.00   | ns    |
| subLVDSE         | subLVDS, Emulated, V <sub>CCIO</sub> = 1.8 V | 1.76   | ns    |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V            | 0.17   | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V            | 0.00   | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V            | 1.76   | ns    |

- 1. Timing adders are relative to LVCMOS25 and characterized but not tested on every device.
- 2. LVCMOS timing measured with the load specified in Switching Test Condition table.
- 3. All other standards tested according to the appropriate specifications.
- 4. Commercial timing numbers are shown.
- 5. Not all I/O standards are supported for all banks. See the Architecture section of this data sheet for details.



# iCE40 External Switching Characteristics – LP Devices 1,2

### **Over Recommended Operating Conditions**

| Parameter              | Description                                   | Device               | Min.     | Max. | Units |
|------------------------|-----------------------------------------------|----------------------|----------|------|-------|
| Clocks                 | ·                                             |                      | •        |      |       |
| Global Clocks          |                                               |                      |          |      |       |
| f <sub>MAX_GBUF</sub>  | Frequency for Global Buffer Clock network     | All iCE40LP devices  | _        | 275  | MHz   |
| t <sub>W_GBUF</sub>    | Clock Pulse Width for Global Buffer           | All iCE40LP devices  | 0.92     | _    | ns    |
|                        |                                               | iCE40LP384           | _        | 370  | ps    |
|                        |                                               | iCE40LP640           | _        | 230  | ps    |
| t <sub>SKEW_GBUF</sub> | Global Buffer Clock Skew Within a Device      | iCE40LP1K            | _        | 230  | ps    |
|                        |                                               | iCE40LP4K            | _        | 340  | ps    |
|                        |                                               | iCE40LP8K            | _        | 340  | ps    |
| Pin-LUT-Pin Propa      | agation Delay                                 |                      | •        |      |       |
| t <sub>PD</sub>        | Best case propagation delay through one LUT-4 | All iCE40LP devices  | _        | 9.36 | ns    |
| General I/O Pin Pa     | arameters (Using Global Buffer Clock withou   | it PLL) <sup>3</sup> | <b>"</b> |      |       |
|                        |                                               | iCE40LP384           |          | 300  | ps    |
|                        |                                               | iCE40LP640           | _        | 200  | ps    |
| t <sub>SKEW_IO</sub>   | Data bus skew across a bank of IOs            | iCE40LP1K            | _        | 200  | ps    |
| _                      |                                               | iCE40LP4K            | _        | 280  | ps    |
|                        |                                               | iCE40LP8K            | _        | 280  | ps    |
|                        |                                               | iCE40LP384           | _        | 6.33 | ns    |
|                        |                                               | iCE40LP640           | _        | 5.91 | ns    |
| t <sub>CO</sub>        | Clock to Output - PIO Output Register         | iCE40LP1K            | _        | 5.91 | ns    |
|                        |                                               | iCE40LP4K            | _        | 6.58 | ns    |
|                        |                                               | iCE40LP8K            | _        | 6.58 | ns    |
|                        | Clock to Data Setup - PIO Input Register      | iCE40LP384           | -0.08    |      | ns    |
|                        |                                               | iCE40LP640           | -0.33    | _    | ns    |
| t <sub>SU</sub>        |                                               | iCE40LP1K            | -0.33    |      | ns    |
|                        |                                               | iCE40LP4K            | -0.63    | _    | ns    |
|                        |                                               | iCE40LP8K            | -0.63    | _    | ns    |
|                        |                                               | iCE40LP384           | 1.99     | _    | ns    |
|                        | Clock to Data Hold - PIO Input Register       | iCE40LP640           | 2.81     | _    | ns    |
| t <sub>H</sub>         |                                               | iCE40LP1K            | 2.81     | _    | ns    |
|                        |                                               | iCE40LP4K            | 3.48     |      | ns    |
|                        |                                               | iCE40LP8K            | 3.48     | _    | ns    |
| General I/O Pin Pa     | rameters (Using Global Buffer Clock with P    | •                    |          |      |       |
| t <sub>COPLL</sub>     | Clock to Output - PIO Output Register         | iCE40LP1K            |          | 2.20 | ns    |
|                        |                                               | iCE40LP4K            |          | 2.30 | ns    |
|                        |                                               | iCE40LP8K            |          | 2.30 | ns    |
|                        |                                               | iCE40LP1K            | 5.23     |      | ns    |
| t <sub>SUPLL</sub>     | Clock to Data Setup - PIO Input Register      | iCE40LP4K            | 6.13     | _    | ns    |
|                        |                                               | iCE40LP8K            | 6.13     | _    | ns    |



## **Switching Test Conditions**

Figure 3-3 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-3.

Figure 3-3. Output Test Load, LVCMOS Standards



Table 3-3. Test Fixture Required Components, Non-Terminated Interfaces

| Test Condition                   | R <sub>1</sub> | CL   | Timing Reference                  | V <sub>T</sub>  |
|----------------------------------|----------------|------|-----------------------------------|-----------------|
|                                  |                |      | LVCMOS 3.3 = 1.5 V                | _               |
| LVCMOS settings (L -> H, H -> L) | ∞              | 0 pF | LVCMOS 2.5 = V <sub>CCIO</sub> /2 | _               |
|                                  |                |      | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _               |
| LVCMOS 3.3 (Z -> H)              |                | 0 pF | 1.5                               | V <sub>OL</sub> |
| LVCMOS 3.3 (Z -> L)              | 188            |      | 1.5                               | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)            |                |      | V <sub>CCIO</sub> /2              | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)            |                |      | V <sub>CCIO</sub> /2              | V <sub>OH</sub> |
| LVCMOS (H -> Z)                  |                |      | V <sub>OH</sub> - 0.15            | V <sub>OL</sub> |
| LVCMOS (L -> Z)                  |                |      | V <sub>OL</sub> - 0.15            | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



# **Pin Information Summary (Continued)**

|                                           | iCE40LP4K |       |       | iCE40LP8K |       |       | iCE40HX1K |       |       |
|-------------------------------------------|-----------|-------|-------|-----------|-------|-------|-----------|-------|-------|
|                                           | CM81      | CM121 | CM225 | CM81      | CM121 | CM225 | VQ100     | CB132 | TQ144 |
| General Purpose I/O per                   | Bank      |       |       | ı         |       | 1     | ı         |       |       |
| Bank 0                                    | 17        | 23    | 46    | 17        | 23    | 46    | 19        | 24    | 23    |
| Bank 1                                    | 15        | 21    | 42    | 15        | 21    | 42    | 19        | 25    | 25    |
| Bank 2                                    | 9         | 19    | 40    | 9         | 19    | 40    | 12        | 20    | 20    |
| Bank 3                                    | 18        | 26    | 46    | 18        | 26    | 46    | 18        | 22    | 24    |
| Configuration                             | 4         | 4     | 4     | 4         | 4     | 4     | 4         | 4     | 4     |
| Total General Purpose<br>Single Ended I/O | 63        | 93    | 178   | 63        | 93    | 178   | 72        | 95    | 96    |
| High Current Outputs pe                   | er Bank   |       |       | •         | •     | •     | •         | •     |       |
| Bank 0                                    | 0         | 0     | 0     | 0         | 0     | 0     | 0         | 0     | 0     |
| Bank 1                                    | 0         | 0     | 0     | 0         | 0     | 0     | 0         | 0     | 0     |
| Bank 2                                    | 0         | 0     | 0     | 0         | 0     | 0     | 0         | 0     | 0     |
| Bank 3                                    | 0         | 0     | 0     | 0         | 0     | 0     | 0         | 0     | 0     |
| Total Differential Inputs                 | 0         | 0     | 0     | 0         | 0     | 0     | 0         | 0     | 0     |
| Differential Inputs per B                 | ank       |       |       | •         |       | •     | •         |       |       |
| Bank 0                                    | 0         | 0     | 0     | 0         | 0     | 0     | 0         | 0     | 0     |
| Bank 1                                    | 0         | 0     | 0     | 0         | 0     | 0     | 0         | 0     | 0     |
| Bank 2                                    | 0         | 0     | 0     | 0         | 0     | 0     | 0         | 0     | 0     |
| Bank 3                                    | 9         | 13    | 23    | 9         | 13    | 23    | 9         | 11    | 12    |
| Total Differential Inputs                 | 9         | 13    | 23    | 9         | 13    | 23    | 9         | 11    | 12    |
| Dedicated Inputs per Ba                   | nk        |       |       | ı         |       | 1     | ı         |       |       |
| Bank 0                                    | 0         | 0     | 0     | 0         | 0     | 0     | 0         | 0     | 0     |
| Bank 1                                    | 0         | 0     | 1     | 0         | 0     | 1     | 0         | 1     | 1     |
| Bank 2                                    | 2         | 2     | 2     | 2         | 2     | 2     | 2         | 2     | 2     |
| Bank 3                                    | 0         | 0     | 0     | 0         | 0     | 0     | 0         | 0     | 0     |
| Configuration                             | 0         | 0     | 0     | 0         | 0     | 0     | 0         | 0     | 0     |
| Total Dedicated Inputs                    | 2         | 2     | 3     | 2         | 2     | 3     | 2         | 3     | 3     |
| Vccio Pins                                |           |       |       | ı         |       | 1     | ı         |       |       |
| Bank 0                                    | 1         | 1     | 3     | 1         | 1     | 3     | 2         | 2     | 2     |
| Bank 1                                    | 1         | 1     | 3     | 1         | 1     | 3     | 2         | 2     | 2     |
| Bank 2                                    | 1         | 1     | 3     | 1         | 1     | 3     | 2         | 2     | 2     |
| Bank 3                                    | 1         | 2     | 4     | 1         | 2     | 4     | 3         | 3     | 2     |
| VCC                                       | 3         | 4     | 8     | 3         | 4     | 8     | 4         | 5     | 4     |
| VCC_SPI                                   | 1         | 1     | 1     | 1         | 1     | 1     | 1         | 1     | 1     |
| VPP_2V5                                   | 1         | 1     | 1     | 1         | 1     | 1     | 1         | 1     | 1     |
| VPP_FAST <sup>1</sup>                     | 1         | 1     | 1     | 1         | 1     | 1     | 1         | 1     | 1     |
| VCCPLL                                    | 1         | 2     | 2     | 1         | 2     | 2     | 0         | 1     | 1     |
| GND                                       | 5         | 12    | 18    | 5         | 12    | 18    | 10        | 14    | 10    |
| NC                                        | 0         | 0     | 0     | 0         | 0     | 0     | 0         | 2     | 19    |
| Total Count of Bonded<br>Pins             | 81        | 121   | 225   | 81        | 121   | 225   | 100       | 132   | 144   |

<sup>1.</sup> V<sub>PP\_FAST</sub>, used only for fast production programming, must be left floating or unconnected in applications.



# **Pin Information Summary (Continued)**

|                                        | iCE40HX4K |       |       | iCE40HX8K |       |       |       |
|----------------------------------------|-----------|-------|-------|-----------|-------|-------|-------|
|                                        | BG121     | CB132 | TQ144 | BG121     | CB132 | CM225 | CT256 |
| General Purpose I/O per Bank           |           |       |       |           |       | 1     | I     |
| Bank 0                                 | 23        | 24    | 27    | 23        | 24    | 46    | 52    |
| Bank 1                                 | 21        | 25    | 29    | 21        | 25    | 42    | 52    |
| Bank 2                                 | 19        | 18    | 19    | 19        | 18    | 40    | 46    |
| Bank 3                                 | 26        | 24    | 28    | 26        | 24    | 46    | 52    |
| Configuration                          | 4         | 4     | 4     | 4         | 4     | 4     | 4     |
| Total General Purpose Single Ended I/O | 93        | 95    | 107   | 93        | 95    | 178   | 206   |
| High Current Outputs per Bank          | 4         | •     |       |           | •     | •     | l .   |
| Bank 0                                 | 0         | 0     | 0     | 0         | 0     | 0     | 0     |
| Bank 1                                 | 0         | 0     | 0     | 0         | 0     | 0     | 0     |
| Bank 2                                 | 0         | 0     | 0     | 0         | 0     | 0     | 0     |
| Bank 3                                 | 0         | 0     | 0     | 0         | 0     | 0     | 0     |
| Total Differential Inputs              | 0         | 0     | 0     | 0         | 0     | 0     | 0     |
| Differential Inputs per Bank           | II.       | 1     |       |           |       | 1     | I     |
| Bank 0                                 | 0         | 0     | 0     | 0         | 0     | 0     | 0     |
| Bank 1                                 | 0         | 0     | 0     | 0         | 0     | 0     | 0     |
| Bank 2                                 | 0         | 0     | 0     | 0         | 0     | 0     | 0     |
| Bank 3                                 | 13        | 12    | 14    | 13        | 12    | 23    | 26    |
| Total Differential Inputs              | 13        | 12    | 14    | 13        | 12    | 23    | 26    |
| Dedicated Inputs per Bank              | 1         | •     |       |           | •     | •     | l .   |
| Bank 0                                 | 0         | 0     | 0     | 0         | 0     | 0     | 0     |
| Bank 1                                 | 0         | 1     | 1     | 0         | 1     | 1     | 1     |
| Bank 2                                 | 2         | 2     | 2     | 2         | 2     | 2     | 2     |
| Bank 3                                 | 0         | 0     | 0     | 0         | 0     | 0     | 0     |
| Configuration                          | 0         | 0     | 0     | 0         | 0     | 0     | 0     |
| Total Dedicated Inputs                 | 2         | 3     | 3     | 2         | 3     | 3     | 3     |
| Vccio Pins                             | •         | •     |       |           | •     | •     |       |
| Bank 0                                 | 1         | 2     | 2     | 1         | 2     | 3     | 4     |
| Bank 1                                 | 1         | 2     | 2     | 1         | 2     | 3     | 4     |
| Bank 2                                 | 1         | 2     | 2     | 1         | 2     | 3     | 4     |
| Bank 3                                 | 2         | 3     | 2     | 2         | 3     | 4     | 4     |
| VCC                                    | 4         | 5     | 4     | 4         | 5     | 8     | 6     |
| VCC_SPI                                | 1         | 1     | 1     | 1         | 1     | 1     | 1     |
| VPP_2V5                                | 1         | 1     | 1     | 1         | 1     | 1     | 1     |
| VPP_FAST <sup>1</sup>                  | 1         | 1     | 1     | 1         | 1     | 1     | 1     |
| VCCPLL                                 | 2         | 2     | 2     | 2         | 2     | 2     | 2     |
| GND                                    | 12        | 15    | 11    | 12        | 15    | 18    | 20    |
| NC                                     | 0         | 0     | 6     | 0         | 0     | 0     | 0     |
| Total Count of Bonded Pins             | 121       | 132   | 144   | 121       | 132   | 225   | 256   |

<sup>1.</sup> V<sub>PP\_FAST</sub>, used only for fast production programming, must be left floating or unconnected in applications.



| Date           | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2014  | 02.8    | Introduction                        | Updated Features section.  — Corrected standby power units.  — Included High Current LED Drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |         |                                     | Updated Table 1-1, iCE40 Family Selection Guide. — Removed LP384 Programmable I/O for 81 ucBGA package.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                |         | Architecture                        | Updated Supported Standards section. Added information on High Current LED drivers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                |         | DC and Switching                    | Corrected typos.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |         | Characteristics                     | Added footnote to the Peak Startup Supply Current – LP Devices table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                |         | Ordering Information                | Updated part number description in the Ultra Low Power (LP) Devices section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                |         |                                     | Added part numbers to the Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging table.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| October 2013   | 02.7    | Introduction                        | Updated Features list and iCE40 Family Selection Guide table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                |         | Architecture                        | Revised iCE40-1K device to iCE40LP/HX1K device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                |         | DC and Switching<br>Characteristics | Added iCE40LP640 device information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                |         | Pinout Information                  | Added iCE40LP640 and iCE40LP1K information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                |         | Ordering Information                | Added iCE40LP640 and iCE40LP1K information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| September 2013 | 02.6    | DC and Switching                    | Updated Absolute Maximum Ratings section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                |         | Characteristics                     | Updated sysCLOCK PLL Timing – Preliminary table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |         | Pinout Information                  | Updated Pin Information Summary table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| August 2013    | 02.5    | Introduction                        | Updated the iCE40 Family Selection Guide table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                |         | DC and Switching<br>Characteristics | Updated the following tables:  — Absolute Maximum Ratings  — Power-On-Reset Voltage Levels  — Static Supply Current – LP Devices  — Static Supply Current – HX Devices  — Programming NVCM Supply Current – LP Devices  — Programming NVCM Supply Current – HX Devices  — Peak Startup Supply Current – LP Devices  — syslO Recommended Operating Conditions  — Typical Building Block Function Performance – HX Devices  — iCE40 External Switching Characteristics – HX Devices  — sysCLOCK PLL Timing – Preliminary  — SPI Master or NVCM Configuration Time |
|                |         | Pinout Information                  | Updated the Pin Information Summary table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| July 2013      | 02.4    | Introduction                        | Updated the iCE40 Family Selection Guide table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                |         | DC and Switching<br>Characteristics | Updated the sysCONFIG Port Timing Specifications table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                |         |                                     | Updated footnote in DC Electrical Characteristics table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                |         |                                     | GDDR tables removed. Support to be provided in a technical note.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |         | Pinout Information                  | Updated the Pin Information Summary table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                |         | Ordering Information                | Updated the top-side markings figure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                |         |                                     | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| May 2013       | 02.3    | DC and Switching<br>Characteristics | Added new data from Characterization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |





| Date           | Version | Section                             | Change Summary                                                                      |
|----------------|---------|-------------------------------------|-------------------------------------------------------------------------------------|
| April 2013     | 02.2    | Introduction                        | Added the LP8K 81 ucBGA.                                                            |
|                |         | Architecture                        | Corrected typos.                                                                    |
|                |         | DC and Switching<br>Characteristics | Corrected typos.<br>Added 7:1 LVDS waveforms.                                       |
|                |         | Pinout Information                  | Corrected typos in signal descriptions. Added the LP8K 81 ucBGA.                    |
|                |         | Ordering Information                | Added the LP8K 81 ucBGA.                                                            |
| March 2013     | 02.1    | DC and Switching                    | Recommended operating conditions added requirement for Master SPI.                  |
|                |         | Characteristics                     | Updated Recommended Operating Conditions for V <sub>PP_2V5</sub> .                  |
|                |         |                                     | Updated Power-On-Reset Voltage Levels and sequence requirements.                    |
|                |         |                                     | Updated Static Supply Current conditions.                                           |
|                |         |                                     | Changed unit for t <sub>SKEW_IO</sub> from ns to ps.                                |
|                |         |                                     | Updated range of CCLK f <sub>MAX</sub> .                                            |
|                |         | Ordering Information                | Updated ordering information to include tape and reel part numbers.                 |
| September 2012 | 02.0    | _                                   | Merged SiliconBlue iCE40 LP and HX data sheets and updated to Lattice format.       |
|                | 01.31   | _                                   | Updated Table 1.                                                                    |
|                | 01.3    | _                                   | Production release.                                                                 |
|                |         |                                     | Updated notes on Table 3: Recommended Operating Conditions.                         |
|                |         |                                     | Updated values in Table 4, Table 5, Table 12, Table 13 and Table 17.                |
|                | 01.21   | _                                   | Updated Figure 3 and Figure 4 to specify iCE40.                                     |
| Aug 2012       | 01.2    | _                                   | Updated company name.                                                               |
| July 2011      | 01.1    | _                                   | Moved package specifications to iCE40 pinout Excel files.                           |
|                |         |                                     | Updated Table 1 maximum I/Os.                                                       |
|                | 01.01   | _                                   | Added 640, 1K and 4K to Table 13 configuration times. Updated Table 1 maximum I/Os. |
|                | 01.0    | _                                   | Initial release.                                                                    |