



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                           |
|--------------------------------|---------------------------------------------------------------------------|
| Product Status                 | Active                                                                    |
| Number of LABs/CLBs            | 960                                                                       |
| Number of Logic Elements/Cells | 7680                                                                      |
| Total RAM Bits                 | 131072                                                                    |
| Number of I/O                  | 63                                                                        |
| Number of Gates                | -                                                                         |
| Voltage - Supply               | 1.14V ~ 1.26V                                                             |
| Mounting Type                  | Surface Mount                                                             |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                        |
| Package / Case                 | 81-VFBGA                                                                  |
| Supplier Device Package        | 81-UCBGA (4x4)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/ice40lp8k-cm81 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# iCE40 LP/HX Family Data Sheet Introduction

March 2017 Data Sheet DS1040

#### **Features**

#### **■** Flexible Logic Architecture

 Five devices with 384 to 7,680 LUT4s and 10 to 206 I/Os

#### ■ Ultra Low Power Devices

- Advanced 40 nm low power process
- As low as 21 μA standby power
- Programmable low swing differential I/Os

#### **■** Embedded and Distributed Memory

 Up to 128 kbits sysMEM<sup>™</sup> Embedded Block RAM

#### ■ Pre-Engineered Source Synchronous I/O

• DDR registers in I/O cells

#### ■ High Current LED Drivers

Three High Current Drivers used for three different LEDs or one RGB LED

#### ■ High Performance, Flexible I/O Buffer

- Programmable sysIO<sup>™</sup> buffer supports wide range of interfaces:
  - LVCMOS 3.3/2.5/1.8
  - LVDS25E, subLVDS

- Schmitt trigger inputs, to 200 mV typical hysteresis
- Programmable pull-up mode

#### **■** Flexible On-Chip Clocking

- Eight low-skew global clock resources
- Up to two analog PLLs per device

#### ■ Flexible Device Configuration

- SRAM is configured through:
  - Standard SPI Interface
  - Internal Nonvolatile Configuration Memory (NVCM)

#### Broad Range of Package Options

- WLCSP, QFN, VQFP, TQFP, ucBGA, caBGA, and csBGA package options
- · Small footprint package options
  - As small as 1.40 mm x 1.48 mm
- · Advanced halogen-free packaging

Table 1-1. iCE40 Family Selection Guide

| Part Number                                 |        | LP384 LP640 LP1K LP4K LP8K HX1K HX4K HX8 |                    |                    | HX8K                  |                    |                |       |       |
|---------------------------------------------|--------|------------------------------------------|--------------------|--------------------|-----------------------|--------------------|----------------|-------|-------|
| Logic Cells (LUT + Flip-Flop)               |        | 384                                      | 640                | 1,280              | 3,520                 | 7,680              | 1,280          | 3,520 | 7,680 |
| RAM4K Memory Blocks                         |        | 0                                        | 8                  | 16                 | 20                    | 32                 | 16             | 20    | 32    |
| RAM4K RAM bits                              |        | 0                                        | 32K                | 64K                | 80K                   | 128K               | 64K            | 80K   | 128K  |
| Phase-Locked Loops (PLLs)                   |        | 0                                        | 0                  | 1 <sup>1</sup>     | <b>2</b> <sup>2</sup> | 2 <sup>2</sup>     | 1 <sup>1</sup> | 2     | 2     |
| Maximum Programmable I/C                    | ) Pins | 63                                       | 25                 | 95                 | 167                   | 178                | 95             | 95    | 206   |
| Maximum Differential Input F                | Pairs  | 8                                        | 3                  | 12                 | 20                    | 23                 | 11             | 12    | 26    |
| High Current LED Drivers                    |        | 0                                        | 3                  | 3                  | 0                     | 0                  | 0              | 0     | 0     |
| Package                                     | Code   | Programmable I/O: Max Inputs (LVDS25)    |                    |                    |                       |                    |                |       |       |
| 16 WLCSP<br>(1.40 mm x 1.48 mm, 0.35<br>mm) | SWG16  |                                          | 10(0) <sup>1</sup> | 10(0) <sup>1</sup> |                       |                    |                |       |       |
| 32 QFN<br>(5 mm x 5 mm, 0.5 mm)             | SG32   | 21(3)                                    |                    |                    |                       |                    |                |       |       |
| 36 ucBGA<br>(2.5 mm x 2.5 mm, 0.4 mm)       | CM36   | 25(3)                                    |                    | 25(3) <sup>1</sup> |                       |                    |                |       |       |
| 49 ucBGA<br>(3 mm x 3 mm, 0.4 mm)           | CM49   | 37(6)                                    |                    | 35(5) <sup>1</sup> |                       |                    |                |       |       |
| 81 ucBGA<br>(4 mm x 4 mm, 0.4 mm)           | CM81   |                                          |                    | 63(8)              | 63(9) <sup>2</sup>    | 63(9) <sup>2</sup> |                |       |       |
| 81 csBGA<br>(5 mm x 5 mm, 0.5 mm)           | CB81   |                                          |                    | 62(9) <sup>1</sup> |                       |                    |                |       |       |

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Table 1-1. iCE40 Family Selection Guide (continued) | Table 1-1. | iCE40 Famil | y Selection | Guide | (continued) |
|-----------------------------------------------------|------------|-------------|-------------|-------|-------------|
|-----------------------------------------------------|------------|-------------|-------------|-------|-------------|

| 84 QFN                                    |       |  |                    |         |         |                    |         |         |
|-------------------------------------------|-------|--|--------------------|---------|---------|--------------------|---------|---------|
| (7 mm x 7 mm, 0.5 mm)                     | QN84  |  | 67(7) <sup>1</sup> |         |         |                    |         |         |
| 100 VQFP<br>(14 mm x 14 mm, 0.5 mm)       | VQ100 |  |                    |         |         | 72(9) <sup>1</sup> |         |         |
| 121 ucBGA<br>(5 mm x 5 mm, 0.4 mm)        | CM121 |  | 95(12)             | 93(13)  | 93(13)  |                    |         |         |
| 121 csBGA<br>(6 mm x 6 mm, 0.5 mm)        | CB121 |  | 92(12)             |         |         |                    |         |         |
| 121 caBGA<br>(9 mm x 9 mm, 0.8 mm)        | BG121 |  |                    |         |         |                    | 93(13)  | 93(13)  |
| 132 csBGA<br>(8 mm x 8 mm, 0.5 mm)        | CB132 |  |                    |         |         | 95(11)             | 95(12)  | 95(12)  |
| 144 TQFP<br>(20 mm x 20 mm, 0.5 mm)       | TQ144 |  |                    |         |         | 96(12)             | 107(14) |         |
| 225 ucBGA<br>(7 mm x 7 mm, 0.4 mm)        | CM225 |  |                    | 178(23) | 178(23) |                    |         | 178(23) |
| 256-ball caBGA<br>(14 mm x 14 mm, 0.8 mm) | CT256 |  |                    |         |         |                    |         | 206(26) |

- 1. No PLL available on the 16 WLCSP, 36 ucBGA, 81 csBGA, 84 QFN and 100 VQFP packages.
- 2. Only one PLL available on the 81 ucBGA package.
- 3. High Current I/Os only available on the 16 WLCSP package.

#### Introduction

The iCE40 family of ultra-low power, non-volatile FPGAs has five devices with densities ranging from 384 to 7680 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic, these devices feature Embedded Block RAM (EBR), Non-volatile Configuration Memory (NVCM) and Phase Locked Loops (PLLs). These features allow the devices to be used in low-cost, high-volume consumer and system applications. Select packages offer High-Current drivers that are ideal to drive three white LEDs, or one RGB LED.

The iCE40 devices are fabricated on a 40 nm CMOS low power process. The device architecture has several features such as programmable low-swing differential I/Os and the ability to turn off on-chip PLLs dynamically. These features help manage static and dynamic power consumption, resulting in low static power for all members of the family. The iCE40 devices are available in two versions – ultra low power (LP) and high performance (HX) devices.

The iCE40 FPGAs are available in a broad range of advanced halogen-free packages ranging from the space saving 1.40x1.48 mm WLCSP to the PCB-friendly 20x20 mm TQFP. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters.

The iCE40 devices offer enhanced I/O features such as pull-up resistors. Pull-up features are controllable on a "per-pin" basis.

The iCE40 devices also provide flexible, reliable and secure configuration from on-chip NVCM. These devices can also configure themselves from external SPI Flash or be configured by an external master such as a CPU.

Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the iCE40 family of devices. Popular logic synthesis tools provide synthesis library support for iCE40. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the iCE40 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) modules, including a number of reference designs, licensed free of charge, optimized for the iCE40 FPGA family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity.



# iCE40 LP/HX Family Data Sheet Architecture

March 2017 Data Sheet DS1040

#### **Architecture Overview**

The iCE40 family architecture contains an array of Programmable Logic Blocks (PLB), sysCLOCK™ PLLs, Non-volatile Programmable Configuration Memory (NVCM) and blocks of sysMEM™ Embedded Block RAM (EBR) surrounded by Programmable I/O (PIO). Figure 2-1 shows the block diagram of the iCE40LP/HX1K device.

Figure 2-1. iCE40LP/HX1K Device, Top View



The logic blocks, Programmable Logic Blocks (PLB) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each column has either logic blocks or EBR blocks. The PIO cells are located at the periphery of the device, arranged in banks. The PLB contains the building blocks for logic, arithmetic, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the iCE40 family, there are up to four independent sysIO banks. Note on some packages  $V_{CCIO}$  banks are tied together. There are different types of I/O buffers on the different banks. Refer to the details in later sections of this document. The sysMEM EBRs are large 4 kbit, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO.

The iCE40 architecture also provides up to two sysCLOCK Phase Locked Loop (PLL) blocks. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks.

Every device in the family has a SPI port that supports programming and configuration of the device. The iCE40 includes on-chip, Nonvolatile Configuration Memory (NVCM).

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### **PLB Blocks**

The core of the iCE40 device consists of Programmable Logic Blocks (PLB) which can be programmed to perform logic and arithmetic functions. Each PLB consists of eight interconnected Logic Cells (LC) as shown in Figure 2-2. Each LC contains one LUT and one register.

Figure 2-2. PLB Block Diagram



#### **Logic Cells**

Each Logic Cell includes three primary logic elements shown in Figure 2-2.

- A four-input Look-Up Table (LUT4) builds any combinational logic function, of any complexity, requiring up to four inputs. Similarly, the LUT4 element behaves as a 16x1 Read-Only Memory (ROM). Combine and cascade multiple LUT4s to create wider logic functions.
- A 'D'-style Flip-Flop (DFF), with an optional clock-enable and reset control input, builds sequential logic functions. Each DFF also connects to a global reset signal that is automatically asserted immediately following device configuration.
- Carry Logic boosts the logic efficiency and performance of arithmetic functions, including adders, subtractors, comparators, binary counters and some wide, cascaded logic functions.

Table 2-1. Logic Cell Signal Descriptions

| Function | Туре             | Signal Names           | Description                                                                                                          |
|----------|------------------|------------------------|----------------------------------------------------------------------------------------------------------------------|
| Input    | Data signal      | 10, 11, 12, 13         | Inputs to LUT4                                                                                                       |
| Input    | Control signal   | Enable                 | Clock enable shared by all LCs in the PLB                                                                            |
| Input    | Control signal   | Set/Reset <sup>1</sup> | Asynchronous or synchronous local set/reset shared by all LCs in the PLB.                                            |
| Input    | Control signal   | Clock                  | Clock one of the eight Global Buffers, or from the general-purpose interconnects fabric shared by all LCs in the PLB |
| Input    | Inter-PLB signal | FCIN                   | Fast carry in                                                                                                        |
| Output   | Data signals     | 0                      | LUT4 or registered output                                                                                            |
| Output   | Inter-PFU signal | FCOUT                  | Fast carry out                                                                                                       |

<sup>1.</sup> If Set/Reset is not used, then the flip-flop is never set/reset, except when cleared immediately after configuration.



#### Routing

There are many resources provided in the iCE40 devices to route signals individually with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PLB connections are made with three different types of routing resources: Adjacent (spans two PLBs), x4 (spans five PLBs) and x12 (spans thirteen PLBs). The Adjacent, x4 and x12 connections provide fast and efficient connections in the diagonal, horizontal and vertical directions.

The design tool takes the output of the synthesis tool and places and routes the design.

#### **Clock/Control Distribution Network**

Each iCE40 device has eight global inputs, two pins on each side of the device. Note that not all GBINs are available in all packages.

These global inputs can be used as high fanout nets, clock, reset or enable signals. The dedicated global pins are identified as GBIN[7:0] and the global buffers are identified as-GBUF[7:0]. These eight inputs may be used as general purpose I/O if they are not used to drive the clock nets. Global buffer GBUF7 in I/O Bank 3 also provides an optional direct LVDS25 or subLVDS differential clock input.

Table 2-2 lists the connections between a specific global buffer and the inputs on a PLB. All global buffers optionally connect to the PLB CLK input. Any four of the eight global buffers can drive logic inputs to a PLB. Even-numbered global buffers optionally drive the Set/Reset input to a PLB. Similarly, odd-numbered buffers optionally drive the PLB clock-enable input.

Table 2-2. Global Buffer (GBUF) Connections to Programmable Logic Blocks

| Global Buffer | LUT Inputs      | Clock | Reset | Clock Enable |
|---------------|-----------------|-------|-------|--------------|
| GBUF0         |                 | Yes   | Yes   |              |
| GBUF1         |                 | Yes   |       | Yes          |
| GBUF2         |                 | Yes   | Yes   |              |
| GBUF3         | Yes, any 4 of 8 | Yes   |       | Yes          |
| GBUF4         | GBUF Inputs     | Yes   | Yes   |              |
| GBUF5         | 7               | Yes   |       | Yes          |
| GBUF6         |                 | Yes   | Yes   |              |
| GBUF7         | 7               | Yes   |       | Yes          |

The maximum frequency for the global buffers are shown in the iCE40 External Switching Characteristics tables later in this document.

#### **Global Hi-Z Control**

The global high-impedance control signal, GHIZ, connects to all I/O pins on the iCE40 device. This GHIZ signal is automatically asserted throughout the configuration process, forcing all user I/O pins into their high-impedance state.



#### **Global Reset Control**

The global reset control signal connects to all PLB and PIO flip-flops on the iCE40 device. The global reset signal is automatically asserted throughout the configuration process, forcing all flip-flops to their defined wake-up state. For PLB flip-flops, the wake-up state is always reset, regardless of the PLB flip-flop primitive used in the application.

#### sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The iCE40 devices have one or more sys-CLOCK PLLs. REFERENCECLK is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. EXTFEEDBACK is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The PLLOUT output has an output divider, thus allowing the PLL to generate different frequencies for each output. The output divider can have a value from 1 to 6. The PLLOUT outputs can all be used to drive the iCE40 global clock network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-3.

The timing of the device registers can be optimized by programming a phase shift into the PLLOUT output clock which will advance or delay the output clock with reference to the REFERENCECLK clock. This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the t<sub>LOCK</sub> parameter has been satisfied.

For more details on the PLL, see TN1251, iCE40 sysCLOCK PLL Design and Usage Guide.

Figure 2-3. PLL Diagram



Table 2-3 provides signal descriptions of the PLL block.



#### **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration.

By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

Note the sysMEM Embedded Block RAM Memory address 0 cannot be initialized.

#### **Memory Cascading**

Larger and deeper blocks of RAM can be created using multiple EBR sysMEM Blocks.

#### **RAM4k Block**

Figure 2-4 shows the 256x16 memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array.

Figure 2-4. sysMEM Memory Primitives



Table 2-5. EBR Signal Descriptions

| Signal Name | Direction | Description                                                                               |
|-------------|-----------|-------------------------------------------------------------------------------------------|
| WDATA[15:0] | Input     | Write Data input.                                                                         |
| MASK[15:0]  | Input     | Masks write operations for individual data bit-lines.  0 = write bit; 1 = don't write bit |
| WADDR[7:0]  | Input     | Write Address input. Selects one of 256 possible RAM locations.                           |
| WE          | Input     | Write Enable input.                                                                       |
| WCLKE       | Input     | Write Clock Enable input.                                                                 |
| WCLK        | Input     | Write Clock input. Default rising-edge, but with falling-edge option.                     |
| RDATA[15:0] | Output    | Read Data output.                                                                         |
| RADDR[7:0]  | Input     | Read Address input. Selects one of 256 possible RAM locations.                            |
| RE          | Input     | Read Enable input.                                                                        |
| RCLKE       | Input     | Read Clock Enable input.                                                                  |
| RCLK        | Input     | Read Clock input. Default rising-edge, but with falling-edge option.                      |

For further information on the sysMEM EBR block, please refer to TN1250, Memory Usage Guide for iCE40 Devices.



#### sys<sub>I</sub>O

#### **Buffer Banks**

iCE40 devices have up to four I/O banks with independent  $V_{CCIO}$  rails with an additional configuration bank  $V_{CC\ SPI}$  for the SPI I/Os.

#### Programmable I/O (PIO)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. The PIOs are placed on all four sides of the device.

Figure 2-5. I/O Bank and Programmable I/O Cell



The PIO contains three blocks: an input register block, output register block iCEgate<sup>™</sup> and tri-state register block. To save power, the optional iCEgate<sup>™</sup> latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Note that the freeze signal is common to the bank. These blocks can operate in a variety of modes along with the necessary clock and selection logic.

#### Input Register Block

The input register blocks for the PIOs on all edges contain registers that can be used to condition high-speed interface signals before they are passed to the device core. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock signal, creating two data streams.

#### **Output Register Block**

The output register block can optionally register signals from the core of the device before they are passed to the sysIO buffers. In Generic DDR mode, two registers are used to capture the data on the positive and negative edge of the system clock and then muxed creating one data stream.

Figure 2-6 shows the input/output register block for the PIOs.



Figure 2-6. iCE I/O Register Block Diagram



Table 2-6. PIO Signal List

| Pin Name          | I/O Type | Description                   |
|-------------------|----------|-------------------------------|
| OUTPUT_CLK        | Input    | Output register clock         |
| CLOCK_ENABLE      | Input    | Clock enable                  |
| INPUT_CLK         | Input    | Input register clock          |
| OUTPUT_ENABLE     | Input    | Output enable                 |
| D_OUT_0/1         | Input    | Data from the core            |
| D_IN_0/1          | Output   | Data to the core              |
| LATCH_INPUT_VALUE | Input    | Latches/holds the Input Value |

#### sysIO Buffer

Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS and LVDS25.

High Current LED Drivers combine three sysIO buffers together. This allows for programmable drive strength. This also allows for high current drivers that are ideal to drive three white LEDs, or one RGB LED. Each bank is capable of supporting multiple I/O standards including single-ended LVCMOS buffers and differential LVDS25E output buf-



fers. Bank 3 additionally supports differential LVDS25 input buffers. Each sysIO bank has its own dedicated power supply.

#### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$ ,  $V_{CCIO\_2}$ ,  $V_{PP\_2V5}$ , and  $V_{CC\_SPI}$  have reached the level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a device prior to configuration is tri-stated with a weak pull-up to  $V_{CCIO}$ . The I/O pins will maintain the pre-configuration state until  $V_{CC}$  and  $V_{CCIO}$  (for I/O banks containing configuration I/Os) have reached levels, at which time the I/Os will take on the software user-configured settings only after a proper download/configuration. Unused IOs are automatically blocked and the pullup termination is disabled.

#### **Supported Standards**

The iCE40 sysIO buffer supports both single-ended and differential input standards. The single-ended standard supported is LVCMOS. The buffer supports the LVCMOS 1.8, 2.5, and 3.3 V standards. The buffer has individually configurable options for bus maintenance (weak pull-up or none). The High Current output buffer have individually configurable options for drive strength.

Table 2-7 and Table 2-8 show the I/O standards (together with their supply and reference voltages) supported by the iCE40 devices.

Table 2-7. Supported Input Standards

| Input Standard          |          | V <sub>CCIO</sub> (Typical) |       |  |  |  |  |
|-------------------------|----------|-----------------------------|-------|--|--|--|--|
| input Standard          | 3.3 V    | 2.5 V                       | 1.8 V |  |  |  |  |
| Single-Ended Interfaces | <u> </u> |                             |       |  |  |  |  |
| LVCMOS33                | Yes      |                             |       |  |  |  |  |
| LVCMOS25                |          | Yes                         |       |  |  |  |  |
| LVCMOS18                |          |                             | Yes   |  |  |  |  |
| Differential Interfaces | <u> </u> |                             |       |  |  |  |  |
| LVDS25 <sup>1</sup>     |          | Yes                         |       |  |  |  |  |
| subLVDS <sup>1</sup>    |          |                             | Yes   |  |  |  |  |

<sup>1.</sup> Bank 3 only.

Table 2-8. Supported Output Standards

| Output Standard         | V <sub>CCIO</sub> (Typical) |
|-------------------------|-----------------------------|
| Single-Ended Interfaces |                             |
| LVCMOS33                | 3.3                         |
| LVCMOS25                | 2.5                         |
| LVCMOS18                | 1.8                         |
| Differential Interfaces |                             |
| LVDS25E <sup>1</sup>    | 2.5                         |
| subLVDSE <sup>1</sup>   | 1.8                         |

<sup>1.</sup> These interfaces can be emulated with external resistors in all devices.

#### **Non-Volatile Configuration Memory**

All iCE40 devices provide a Non-Volatile Configuration Memory (NVCM) block which can be used to configure the device.

For more information on the NVCM, please refer to TN1248, iCE40 Programming and Configuration Usage Guide.



# Power Supply Ramp Rates<sup>1, 2</sup>

| Symbol            | Parameter       |                                                                                                | Min. | Max. | Units |
|-------------------|-----------------|------------------------------------------------------------------------------------------------|------|------|-------|
|                   |                 | All configuration modes. No power supply sequencing.                                           | 0.40 | 10   | V/ms  |
|                   |                 | Configuring from Slave SPI. No power supply sequencing,                                        | 0.01 | 10   | V/ms  |
| <sup>t</sup> RAMP | power supplies. | Configuring from NVCM. $V_{CC}$ and $V_{PP\_2V5}$ to be powered 0.25 ms before $V_{CC\_SPI}$ . | 0.01 | 10   | V/ms  |
|                   |                 | Configuring from MSPI. $V_{CC}$ and $V_{PP\_SPI}$ to be powered 0.25 ms before $V_{PP\_2V5}$ . | 0.01 | 10   | V/ms  |

<sup>1.</sup> Assumes monotonic ramp rates.

# Power-On-Reset Voltage Levels<sup>1</sup>

| Symbol                                                        | Device                                                       | Parameter                                                                                                 |         | Min. | Max. | Units |
|---------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------|------|------|-------|
| V <sub>PORUP</sub> iCE40LP384                                 | iCE40LP384                                                   | Power-On-Reset ramp-up trip point                                                                         | VCC     | 0.67 | 0.99 | V     |
|                                                               | (band gap based circuit monitoring VCC, VCCIO 2, VCC SPI and | VCCIO_2                                                                                                   | 0.70    | 1.59 | V    |       |
|                                                               |                                                              | VPP_2V5)                                                                                                  | VCC_SPI | 0.70 | 1.59 | V     |
| iCE40LP640,<br>iCE40LP/HX1K,<br>iCE40LP/HX4K,<br>iCE40LP/HX8K | ·                                                            | VPP_2V5                                                                                                   | 0.70    | 1.59 | V    |       |
|                                                               | Power-On-Reset ramp-up trip point                            | VCC                                                                                                       | 0.55    | 0.75 | V    |       |
|                                                               | ,                                                            | \                                                                                                         | VCCIO_2 | 0.86 | 1.29 | V     |
|                                                               | VPP_2V5)                                                     | VCC_SPI                                                                                                   | 0.86    | 1.29 | V    |       |
|                                                               |                                                              | VPP_2V5                                                                                                   | 0.86    | 1.33 | V    |       |
| V <sub>PORDN</sub>                                            | iCE40LP384                                                   | Power-On-Reset ramp-down trip point (band gap based circuit monitoring VCC, VCCIO_2, VCC_SPI and VPP_2V5) | VCC     | _    | 0.64 | V     |
|                                                               |                                                              |                                                                                                           | VCCIO_2 | _    | 1.59 | V     |
|                                                               |                                                              |                                                                                                           | VCC_SPI | _    | 1.59 | V     |
|                                                               |                                                              |                                                                                                           | VPP_2V5 | _    | 1.59 | V     |
|                                                               | iCE40LP640,                                                  | Power-On-Reset ramp-down trip                                                                             | VCC     | _    | 0.75 | V     |
| iCE40LP/                                                      | iCE40LP/HX1K,<br>iCE40LP/HX4K,                               | point (band gap based circuit monitoring VCC, VCCIO_2, VCC_SPI                                            | VCCIO_2 | _    | 1.29 | V     |
|                                                               | iCE40LP/HX8K                                                 | and VPP_2V5)                                                                                              | VCC_SPI | _    | 1.29 | V     |
|                                                               |                                                              |                                                                                                           | VPP_2V5 | _    | 1.33 | V     |

<sup>1.</sup> These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

#### **ESD Performance**

Please refer to the iCE40 Product Family Qualification Summary for complete qualification data, including ESD performance.

<sup>2.</sup> iCE40LP384 requires  $V_{CC}$  to be greater than 0.7V when  $V_{CCIO}$  and  $V_{CC\_SPI}$  are above GND.



# Static Supply Current – HX Devices<sup>1, 2, 3, 4</sup>

| Symbol                          | Parameter                                                   | Device      | Typ. V <sub>CC</sub> ⁴ | Units |
|---------------------------------|-------------------------------------------------------------|-------------|------------------------|-------|
| Icc                             |                                                             | iCE40HX1K   | 296                    | μΑ    |
|                                 |                                                             | iCE40HX4K   | 1140                   | μΑ    |
|                                 |                                                             | iCE40HX8K   | 1140                   | μΑ    |
| I <sub>CCPLL</sub> <sup>5</sup> | PLL Power Supply                                            | All devices | 0.5                    | μΑ    |
| I <sub>PP_2V5</sub>             | NVCM Power Supply                                           | All devices | 1.0                    | μΑ    |
| Iccio, Icc_spi                  | Bank Power Supply <sup>4</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices | 3.5                    | μΑ    |

Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip PLL is off. For more detail with your specific design, use the Power Calculator tool. Power specified with master SPI configuration mode. Other modes may be up to 25% higher.

- 2. Frequency = 0 MHz.
- 3.  $T_J = 25$  °C, power supplies at nominal voltage.
- 4. Does not include pull-up.
- 5.  $V_{\mbox{\footnotesize CCPLL}}$  is tied to  $V_{\mbox{\footnotesize CC}}$  internally in packages without PLLs pins.

# Programming NVCM Supply Current – LP Devices<sup>1, 2, 3, 4</sup>

| Symbol                                            | Parameter          | Device      | Typ. V <sub>CC</sub> ⁵ | Units |
|---------------------------------------------------|--------------------|-------------|------------------------|-------|
|                                                   |                    | iCE40LP384  | 60                     | μΑ    |
| Icc                                               |                    | iCE40LP640  | 120                    | μΑ    |
|                                                   | Core Power Supply  | iCE40LP1K   | 120                    | μΑ    |
|                                                   |                    | iCE40LP4K   | 350                    | μΑ    |
|                                                   |                    | iCE40LP8K   | 350                    | μΑ    |
| I <sub>CCPLL</sub> <sup>6, 7</sup>                | PLL Power Supply   | All devices | 0.5                    | μΑ    |
| I <sub>PP_2V5</sub>                               | NVCM Power Supply  | All devices | 2.5                    | mA    |
| I <sub>CCIO<sup>8</sup>, I<sub>CC_SPI</sub></sub> | Bank Power Supply⁵ | All devices | 3.5                    | mA    |

- 1. Assumes all inputs are held at  $V_{\mbox{\scriptsize CCIO}}$  or GND and all outputs are tri-stated.
- 2. Typical user pattern.
- 3. SPI programming is at 8 MHz.
- 4.  $T_{.1} = 25$  °C, power supplies at nominal voltage.
- 5. Per bank.  $V_{CCIO} = 2.5 \text{ V}$ . Does not include pull-up.
- 6. No PLL available on the iCE40-LP384 and iCE40-LP640 device.
- 7.  $V_{\mbox{\footnotesize CCPLL}}$  is tied to  $V_{\mbox{\footnotesize CC}}$  internally in packages without PLLs pins.
- 8. V<sub>PP\_FAST</sub>, used only for fast production programming, must be left floating or unconnected in applications, except CM36 and CM49 packages MUST have the V<sub>PP\_FAST</sub> ball connected to V<sub>CCIO\_0</sub> ball externally.



# sysIO Differential Electrical Characteristics

The LVDS25E/subLVDSE differential output buffers are available on all banks but the LVDS/subLVDS input buffers are only available on Bank 3 of iCE40 devices.

#### LVDS25

#### **Over Recommended Operating Conditions**

| Parameter<br>Symbol   | Parameter Description        | Test Conditions             | Min.                         | Тур.                 | Max.                 | Units |
|-----------------------|------------------------------|-----------------------------|------------------------------|----------------------|----------------------|-------|
| $V_{INP}$ , $V_{INM}$ | Input Voltage                | $V_{\text{CCIO}}^{1} = 2.5$ | 0                            |                      | 2.5                  | V     |
| $V_{THD}$             | Differential Input Threshold |                             | 250                          | 350                  | 450                  | mV    |
| $V_{CM}$              | Input Common Mode Voltage    | $V_{\text{CCIO}}^{1} = 2.5$ | (V <sub>CCIO</sub> /2) - 0.3 | V <sub>CCIO</sub> /2 | $(V_{CCIO}/2) + 0.3$ | V     |
| I <sub>IN</sub>       | Input Current                | Power on                    |                              | 1                    | ±10                  | μΑ    |

<sup>1.</sup> Typical.

#### subLVDS

#### **Over Recommended Operating Conditions**

| Parameter<br>Symbol                | Parameter Description        | Test Conditions             | Min.                          | Тур.                 | Max.                  | Units |
|------------------------------------|------------------------------|-----------------------------|-------------------------------|----------------------|-----------------------|-------|
| V <sub>INP,</sub> V <sub>INM</sub> | Input Voltage                | $V_{\text{CCIO}}^{1} = 1.8$ | 0                             | _                    | 1.8                   | V     |
| $V_{THD}$                          | Differential Input Threshold |                             | 100                           | 150                  | 200                   | mV    |
| V <sub>CM</sub>                    | Input Common Mode Voltage    | $V_{\text{CCIO}}^{1} = 1.8$ | (V <sub>CCIO</sub> /2) - 0.25 | V <sub>CCIO</sub> /2 | $(V_{CCIO}/2) + 0.25$ | V     |
| I <sub>IN</sub>                    | Input Current                | Power on                    | _                             | _                    | ±10                   | μΑ    |

<sup>1.</sup> Typical.



## **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.

## Maximum sysIO Buffer Performance<sup>2</sup>

| I/O Standard           | Max. Speed | Units |  |  |  |  |
|------------------------|------------|-------|--|--|--|--|
| Inputs                 |            |       |  |  |  |  |
| LVDS25 <sup>1</sup>    | 400        | MHz   |  |  |  |  |
| subLVDS18 <sup>1</sup> | 400        | MHz   |  |  |  |  |
| LVCMOS33               | 250        | MHz   |  |  |  |  |
| LVCMOS25               | 250        | MHz   |  |  |  |  |
| LVCMOS18               | 250        | MHz   |  |  |  |  |
|                        | Outputs    |       |  |  |  |  |
| LVDS25E                | 250        | MHz   |  |  |  |  |
| subLVDS18E             | 155        | MHz   |  |  |  |  |
| LVCMOS33               | 250        | MHz   |  |  |  |  |
| LVCMOS25               | 250        | MHz   |  |  |  |  |
| LVCMOS18               | 155        | MHz   |  |  |  |  |

<sup>1.</sup> Supported in Bank 3 only.

### iCE40 Family Timing Adders

## Over Recommended Commercial Operating Conditions - LP Devices<sup>1, 2, 3, 4, 5</sup>

| Buffer Type      | Description                                  | Timing | Units |
|------------------|----------------------------------------------|--------|-------|
| Input Adjusters  |                                              |        |       |
| LVDS25           | LVDS, V <sub>CCIO</sub> = 2.5 V              | -0.18  | ns    |
| subLVDS          | subLVDS, V <sub>CCIO</sub> = 1.8 V           | 0.82   | ns    |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V            | 0.18   | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V            | 0.00   | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V            | 0.19   | ns    |
| Output Adjusters | ·                                            |        |       |
| LVDS25E          | LVDS, Emulated, V <sub>CCIO</sub> = 2.5 V    | 0.00   | ns    |
| subLVDSE         | subLVDS, Emulated, V <sub>CCIO</sub> = 1.8 V | 1.32   | ns    |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V            | -0.12  | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V            | 0.00   | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V            | 1.32   | ns    |

- 1. Timing adders are relative to LVCMOS25 and characterized but not tested on every device.
- 2. LVCMOS timing measured with the load specified in Switching Test Condition table.
- 3. All other standards tested according to the appropriate specifications.
- 4. Commercial timing numbers are shown.
- 5. Not all I/O standards are supported for all banks. See the Architecture section of this data sheet for details.

<sup>2.</sup> Measured with a toggling pattern



## Over Recommended Commercial Operating Conditions - HX Devices<sup>1, 2, 3, 4, 5</sup>

| Buffer Type      | Description                                  | Timing | Units |
|------------------|----------------------------------------------|--------|-------|
| Input Adjusters  |                                              |        |       |
| LVDS25           | LVDS, V <sub>CCIO</sub> = 2.5 V              | 0.13   | ns    |
| subLVDS          | subLVDS, V <sub>CCIO</sub> = 1.8 V           | 1.03   | ns    |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V            | 0.16   | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V            | 0.00   | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V            | 0.23   | ns    |
| Output Adjusters |                                              |        |       |
| LVDS25E          | LVDS, Emulated, V <sub>CCIO</sub> = 2.5 V    | 0.00   | ns    |
| subLVDSE         | subLVDS, Emulated, V <sub>CCIO</sub> = 1.8 V | 1.76   | ns    |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V            | 0.17   | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V            | 0.00   | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V            | 1.76   | ns    |

- 1. Timing adders are relative to LVCMOS25 and characterized but not tested on every device.
- 2. LVCMOS timing measured with the load specified in Switching Test Condition table.
- 3. All other standards tested according to the appropriate specifications.
- 4. Commercial timing numbers are shown.
- 5. Not all I/O standards are supported for all banks. See the Architecture section of this data sheet for details.



# iCE40 External Switching Characteristics – LP Devices 1,2

## **Over Recommended Operating Conditions**

| Parameter              | Description                                   | Device               | Min.     | Max. | Units |
|------------------------|-----------------------------------------------|----------------------|----------|------|-------|
| Clocks                 | ·                                             |                      | •        |      | •     |
| Global Clocks          |                                               |                      |          |      |       |
| f <sub>MAX_GBUF</sub>  | Frequency for Global Buffer Clock network     | All iCE40LP devices  | _        | 275  | MHz   |
| t <sub>W_GBUF</sub>    | Clock Pulse Width for Global Buffer           | All iCE40LP devices  | 0.92     | _    | ns    |
|                        |                                               | iCE40LP384           | _        | 370  | ps    |
|                        |                                               | iCE40LP640           | _        | 230  | ps    |
| t <sub>SKEW_GBUF</sub> | Global Buffer Clock Skew Within a Device      | iCE40LP1K            | _        | 230  | ps    |
|                        |                                               | iCE40LP4K            | _        | 340  | ps    |
|                        |                                               | iCE40LP8K            | _        | 340  | ps    |
| Pin-LUT-Pin Propa      | ngation Delay                                 |                      | •        |      | •     |
| t <sub>PD</sub>        | Best case propagation delay through one LUT-4 | All iCE40LP devices  | _        | 9.36 | ns    |
| General I/O Pin Pa     | rameters (Using Global Buffer Clock withou    | it PLL) <sup>3</sup> | <b>"</b> |      |       |
|                        |                                               | iCE40LP384           |          | 300  | ps    |
|                        |                                               | iCE40LP640           | _        | 200  | ps    |
| t <sub>SKEW_IO</sub>   | Data bus skew across a bank of IOs            | iCE40LP1K            | _        | 200  | ps    |
|                        |                                               | iCE40LP4K            | _        | 280  | ps    |
|                        |                                               | iCE40LP8K            | _        | 280  | ps    |
|                        |                                               | iCE40LP384           | _        | 6.33 | ns    |
|                        |                                               | iCE40LP640           | _        | 5.91 | ns    |
| t <sub>CO</sub>        | Clock to Output - PIO Output Register         | iCE40LP1K            | _        | 5.91 | ns    |
|                        |                                               | iCE40LP4K            | _        | 6.58 | ns    |
|                        |                                               | iCE40LP8K            | _        | 6.58 | ns    |
|                        |                                               | iCE40LP384           | -0.08    | _    | ns    |
|                        |                                               | iCE40LP640           | -0.33    | _    | ns    |
| t <sub>SU</sub>        | Clock to Data Setup - PIO Input Register      | iCE40LP1K            | -0.33    |      | ns    |
|                        |                                               | iCE40LP4K            | -0.63    | _    | ns    |
|                        |                                               | iCE40LP8K            | -0.63    | _    | ns    |
|                        |                                               | iCE40LP384           | 1.99     | _    | ns    |
|                        |                                               | iCE40LP640           | 2.81     | _    | ns    |
| t <sub>H</sub>         | Clock to Data Hold - PIO Input Register       | iCE40LP1K            | 2.81     | _    | ns    |
|                        |                                               | iCE40LP4K            | 3.48     | _    | ns    |
|                        |                                               | iCE40LP8K            | 3.48     |      | ns    |
| General I/O Pin Pa     | rameters (Using Global Buffer Clock with P    | •                    |          |      |       |
|                        |                                               | iCE40LP1K            |          | 2.20 | ns    |
| t <sub>COPLL</sub>     | Clock to Output - PIO Output Register         | iCE40LP4K            |          | 2.30 | ns    |
|                        |                                               | iCE40LP8K            |          | 2.30 | ns    |
|                        |                                               | iCE40LP1K            | 5.23     | _    | ns    |
| t <sub>SUPLL</sub>     | Clock to Data Setup - PIO Input Register      | iCE40LP4K            | 6.13     | _    | ns    |
|                        |                                               | iCE40LP8K            | 6.13     | _    | ns    |



## sysCLOCK PLL Timing

#### **Over Recommended Operating Conditions**

| Parameter                           | Descriptions                                      | Conditions                           | Min. | Max.  | Units         |
|-------------------------------------|---------------------------------------------------|--------------------------------------|------|-------|---------------|
| f <sub>IN</sub>                     | Input Clock Frequency (REFERENCECLK, EXTFEEDBACK) |                                      | 10   | 133   | MHz           |
| f <sub>OUT</sub>                    | Output Clock Frequency (PLLOUT)                   |                                      | 16   | 275   | MHz           |
| $f_{VCO}$                           | PLL VCO Frequency                                 |                                      | 533  | 1066  | MHz           |
| f <sub>PFD</sub>                    | Phase Detector Input Frequency                    |                                      | 10   | 133   | MHz           |
| AC Characterist                     | tics                                              |                                      | •    |       |               |
|                                     | Output Clock Duty Cycle                           | f <sub>OUT</sub> < 175 MHz           | 40   | 50    | %             |
| t <sub>DT</sub>                     | Output Clock Duty Cycle                           | 175 MHz < f <sub>OUT</sub> < 275 MHz | 35   | 65    | "%            |
| t <sub>PH</sub>                     | Output Phase Accuracy                             |                                      | _    | +/-12 | deg           |
|                                     | Output Clock Period Jitter                        | f <sub>OUT</sub> <= 100 MHz          | _    | 450   | ps p-p        |
|                                     | Output Clock Period Sitter                        | f <sub>OUT</sub> > 100 MHz           | _    | 0.05  | UIPP          |
| <b>1</b> , 5                        | Output Clock Cycle-to-cycle Jitter                | f <sub>OUT</sub> <= 100 MHz          | _    | 750   | ps p-p        |
| t <sub>OPJIT</sub> 1, 5             |                                                   | f <sub>OUT</sub> > 100 MHz           | _    | 0.10  | UIPP          |
|                                     | Output Clock Phase litter                         | f <sub>PFD</sub> <= 25 MHz           | _    | 275   | ps p-p        |
|                                     | Output Clock Phase Jitter                         | f <sub>PFD</sub> > 25 MHz            | _    | 0.05  | UIPP          |
| t <sub>W</sub>                      | Output Clock Pulse Width                          | At 90% or 10%                        | 1.3  | _     | ns            |
| t <sub>LOCK</sub> <sup>2, 3</sup>   | PLL Lock-in Time                                  |                                      | _    | 50    | us            |
| t <sub>UNLOCK</sub>                 | PLL Unlock Time                                   |                                      | _    | 50    | ns            |
| <b>+</b> 4                          | Input Clock Period Jitter                         | f <sub>PFD</sub> ≥ 20 MHz            | _    | 1000  | ps p-p        |
| t <sub>IPJIT</sub> <sup>4</sup>     | Input Clock Feriod Sitter                         | f <sub>PFD</sub> < 20 MHz            | _    | 0.02  | UIPP          |
| t <sub>FDTAP</sub>                  | Fine Delay adjustment, per Tap                    |                                      | 147  | 195   | ps            |
| t <sub>STABLE</sub> <sup>3</sup>    | LATCHINPUTVALUE LOW to PLL Stable                 |                                      | _    | 500   | ns            |
| t <sub>STABLE_PW</sub> <sup>3</sup> | LATCHINPUTVALUE Pulse Width                       |                                      | _    | 100   | ns            |
| t <sub>RST</sub>                    | RESET Pulse Width                                 |                                      | 10   | _     | ns            |
| t <sub>RSTREC</sub>                 | RESET Recovery Time                               |                                      | 10   | _     | us            |
| t <sub>DYNAMIC_WD</sub>             | DYNAMICDELAY Pulse Width                          |                                      | 100  | _     | VCO<br>Cycles |
| +                                   | Propagation delay with the PLL in bypass          | iCE40LP                              | 1.18 | 4.68  | ns            |
| t <sub>PDBYPASS</sub>               | mode                                              | iCE40HX                              | 1.73 | 4.07  | ns            |

<sup>1.</sup> Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.

<sup>2.</sup> Output clock is valid after  $t_{\mbox{\scriptsize LOCK}}$  for PLL reset and dynamic delay adjustment.

<sup>3.</sup> At minimum  $f_{\text{PFD}}$ . As the  $f_{\text{PFD}}$  increases the time will decrease to approximately 60% the value listed.

<sup>4.</sup> Maximum limit to prevent PLL unlock from occurring. Does not imply the PLL will operate within the output specifications listed in this table.

<sup>5.</sup> The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise.



# sysCONFIG Port Timing Specifications<sup>1</sup> (Continued)

| Symbol                      | Parameter                   |                                                             | Min. | Тур. | Max. | Units |
|-----------------------------|-----------------------------|-------------------------------------------------------------|------|------|------|-------|
|                             |                             | iCE40LP384 - Low<br>Frequency (Default)                     | 600  | _    | _    | us    |
|                             |                             | iCE40LP384 -<br>Medium Frequency                            | 600  | _    | _    | us    |
|                             |                             | iCE40LP384 - High<br>Frequency                              | 600  | _    | _    | us    |
|                             |                             | iCE40LP640,<br>iCE40LP/HX1K -<br>Low Frequency<br>(Default) | 800  | _    | _    | us    |
|                             |                             | iCE40LP640,<br>iCE40LP/HX1K -<br>Medium Frequency           | 800  | _    | _    | us    |
|                             |                             | iCE40LP640,<br>iCE40LP/HX1K -<br>High Frequency             | 800  | _    | _    | us    |
| CRESET B high to first MCLK | CRESET_B high to first MCLK | iCE40LP/HX1K -Low<br>Frequency (Default)                    | 800  | _    | _    | us    |
| MCLK                        | edge                        | iCE40LP/HX1K -<br>Medium Frequency                          | 800  | _    | _    | us    |
|                             |                             | iCE40LP/HX1K -<br>High Frequency                            | 800  | _    | _    | us    |
|                             |                             | iCE40LP/HX4K -<br>Low Frequency<br>(Default)                | 1200 | _    | _    | us    |
|                             |                             | iCE40LP/HX4K -<br>Medium Frequency                          | 1200 | _    | _    | us    |
|                             |                             | iCE40LP/HX4K -<br>high frequency                            | 1200 | _    | _    | us    |
|                             |                             | iCE40LP/HX8K -<br>Low Frequency<br>(Default)                | 1200 | _    | _    | us    |
|                             |                             | iCE40LP/HX8K -<br>Medium Frequency                          | 1200 | _    | _    | us    |
|                             |                             | iCE40LP/HX8K -<br>High Frequency                            | 1200 | _    | _    | us    |

Does not apply for NVCM.
 Supported only with 1.2 V V<sub>CC</sub> and at 25 °C.
 Extended range f<sub>MAX</sub> Write operations support up to 53 MHz only with 1.2 V V<sub>CC</sub> and at 25 °C.



| Part Number         | LUTs | Supply Voltage | Package            | Leads | Temp. |
|---------------------|------|----------------|--------------------|-------|-------|
| ICE40LP8K-CM121TR1K | 7680 | 1.2 V          | Halogen-Free ucBGA | 121   | IND   |
| ICE40LP8K-CM225     | 7680 | 1.2 V          | Halogen-Free ucBGA | 225   | IND   |

## High-Performance Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number       | LUTs | Supply Voltage | Package            | Leads | Temp. |
|-------------------|------|----------------|--------------------|-------|-------|
| ICE40HX1K-CB132   | 1280 | 1.2 V          | Halogen-Free csBGA | 132   | IND   |
| ICE40HX1K-VQ100   | 1280 | 1.2 V          | Halogen-Free VQFP  | 100   | IND   |
| ICE40HX1K-TQ144   | 1280 | 1.2 V          | Halogen-Free TQFP  | 144   | IND   |
| ICE40HX4K-BG121   | 3520 | 1.2 V          | Halogen-Free caBGA | 121   | IND   |
| ICE40HX4K-BG121TR | 3520 | 1.2 V          | Halogen-Free caBGA | 121   | IND   |
| ICE40HX4K-CB132   | 3520 | 1.2 V          | Halogen-Free csBGA | 132   | IND   |
| ICE40HX4K-TQ144   | 3520 | 1.2 V          | Halogen-Free TQFP  | 144   | IND   |
| ICE40HX8K-BG121   | 7680 | 1.2 V          | Halogen-Free caBGA | 121   | IND   |
| ICE40HX8K-BG121TR | 7680 | 1.2 V          | Halogen-Free caBGA | 121   | IND   |
| ICE40HX8K-CB132   | 7680 | 1.2 V          | Halogen-Free csBGA | 132   | IND   |
| ICE40HX8K-CM225   | 7680 | 1.2 V          | Halogen-Free ucBGA | 225   | IND   |
| ICE40HX8K-CT256   | 7680 | 1.2 V          | Halogen-Free caBGA | 256   | IND   |



| Date           | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2014  | 02.8    | Introduction                        | Updated Features section.  — Corrected standby power units.  — Included High Current LED Drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |         |                                     | Updated Table 1-1, iCE40 Family Selection Guide. — Removed LP384 Programmable I/O for 81 ucBGA package.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                |         | Architecture                        | Updated Supported Standards section. Added information on High Current LED drivers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                |         | DC and Switching<br>Characteristics | Corrected typos.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |         |                                     | Added footnote to the Peak Startup Supply Current – LP Devices table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                |         | Ordering Information                | Updated part number description in the Ultra Low Power (LP) Devices section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                |         |                                     | Added part numbers to the Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging table.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| October 2013   | 02.7    | Introduction                        | Updated Features list and iCE40 Family Selection Guide table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                |         | Architecture                        | Revised iCE40-1K device to iCE40LP/HX1K device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                |         | DC and Switching<br>Characteristics | Added iCE40LP640 device information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                |         | Pinout Information                  | Added iCE40LP640 and iCE40LP1K information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                |         | Ordering Information                | Added iCE40LP640 and iCE40LP1K information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| September 2013 | 02.6    | DC and Switching<br>Characteristics | Updated Absolute Maximum Ratings section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                |         |                                     | Updated sysCLOCK PLL Timing – Preliminary table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |         | Pinout Information                  | Updated Pin Information Summary table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| August 2013    | 02.5    | Introduction                        | Updated the iCE40 Family Selection Guide table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                |         | DC and Switching<br>Characteristics | Updated the following tables:  — Absolute Maximum Ratings  — Power-On-Reset Voltage Levels  — Static Supply Current – LP Devices  — Static Supply Current – HX Devices  — Programming NVCM Supply Current – LP Devices  — Programming NVCM Supply Current – HX Devices  — Peak Startup Supply Current – LP Devices  — syslO Recommended Operating Conditions  — Typical Building Block Function Performance – HX Devices  — iCE40 External Switching Characteristics – HX Devices  — sysCLOCK PLL Timing – Preliminary  — SPI Master or NVCM Configuration Time |
|                |         | Pinout Information                  | Updated the Pin Information Summary table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| July 2013      | 02.4    | Introduction                        | Updated the iCE40 Family Selection Guide table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                |         | DC and Switching<br>Characteristics | Updated the sysCONFIG Port Timing Specifications table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                |         |                                     | Updated footnote in DC Electrical Characteristics table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                |         |                                     | GDDR tables removed. Support to be provided in a technical note.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |         | Pinout Information                  | Updated the Pin Information Summary table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                |         | Ordering Information                | Updated the top-side markings figure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                |         |                                     | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| May 2013       | 02.3    | DC and Switching<br>Characteristics | Added new data from Characterization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |