#### AMD Xilinx - XC3S100E-4CPG132I Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                        |
|--------------------------------|---------------------------------------------------------------|
| Number of LABs/CLBs            | 240                                                           |
| Number of Logic Elements/Cells | 2160                                                          |
| Total RAM Bits                 | 73728                                                         |
| Number of I/O                  | 83                                                            |
| Number of Gates                | 100000                                                        |
| Voltage - Supply               | 1.14V ~ 1.26V                                                 |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                            |
| Package / Case                 | 132-TFBGA, CSPBGA                                             |
| Supplier Device Package        | 132-CSPBGA (8x8)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xc3s100e-4cpg132i |
|                                |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Architectural Overview**

The Spartan-3E family architecture consists of five fundamental programmable functional elements:

- **Configurable Logic Blocks (CLBs)** contain flexible Look-Up Tables (LUTs) that implement logic plus storage elements used as flip-flops or latches. CLBs perform a wide variety of logical functions as well as store data.
- Input/Output Blocks (IOBs) control the flow of data between the I/O pins and the internal logic of the device. Each IOB supports bidirectional data flow plus 3-state operation. Supports a variety of signal standards, including four high-performance differential standards. Double Data-Rate (DDR) registers are included.
- **Block RAM** provides data storage in the form of 18-Kbit dual-port blocks.
- **Multiplier Blocks** accept two 18-bit binary numbers as inputs and calculate the product.

• **Digital Clock Manager (DCM) Blocks** provide self-calibrating, fully digital solutions for distributing, delaying, multiplying, dividing, and phase-shifting clock signals.

These elements are organized as shown in Figure 1. A ring of IOBs surrounds a regular array of CLBs. Each device has two columns of block RAM except for the XC3S100E, which has one column. Each RAM column consists of several 18-Kbit RAM blocks. Each block RAM is associated with a dedicated multiplier. The DCMs are positioned in the center with two at the top and two at the bottom of the device. The XC3S100E has only one DCM at the top and bottom, while the XC3S1200E and XC3S1600E add two DCMs in the middle of the left and right sides.

The Spartan-3E family features a rich network of traces that interconnect all five functional elements, transmitting signals among them. Each functional element has an associated switch matrix that permits multiple connections to the routing.



DS312\_01\_111904

Figure 1: Spartan-3E Family Architecture

# Configuration

Spartan-3E FPGAs are programmed by loading configuration data into robust, reprogrammable, static CMOS configuration latches (CCLs) that collectively control all functional elements and routing resources. The FPGA's configuration data is stored externally in a PROM or some other non-volatile medium, either on or off the board. After applying power, the configuration data is written to the FPGA using any of seven different modes:

- Master Serial from a Xilinx Platform Flash PROM
- Serial Peripheral Interface (SPI) from an industry-standard SPI serial Flash
- Byte Peripheral Interface (BPI) Up or Down from an industry-standard x8 or x8/x16 parallel NOR Flash
- Slave Serial, typically downloaded from a processor
- Slave Parallel, typically downloaded from a processor
- Boundary Scan (JTAG), typically downloaded from a processor or system tester.

Furthermore, Spartan-3E FPGAs support MultiBoot configuration, allowing two or more FPGA configuration bitstreams to be stored in a single parallel NOR Flash. The FPGA application controls which configuration to load next and when to load it.

# I/O Capabilities

The Spartan-3E FPGA SelectIO interface supports many popular single-ended and differential standards. Table 2 shows the number of user I/Os as well as the number of differential I/O pairs available for each device/package combination.

Spartan-3E FPGAs support the following single-ended standards:

- 3.3V low-voltage TTL (LVTTL)
- Low-voltage CMOS (LVCMOS) at 3.3V, 2.5V, 1.8V, 1.5V, or 1.2V
- 3V PCI at 33 MHz, and in some devices, <u>66 MHz</u>
- HSTL I and III at 1.8V, commonly used in memory applications
- SSTL I at 1.8V and 2.5V, commonly used for memory applications

Spartan-3E FPGAs support the following differential standards:

- LVDS
- Bus LVDS
- mini-LVDS
- RSDS
- Differential HSTL (1.8V, Types I and III)
- Differential SSTL (2.5V and 1.8V, Type I)
- 2.5V LVPECL inputs

| Package                | VQ1<br>VQG                      | 00<br>100        | CP<br>CPC         | 132<br>3132      | TQ<br>TQC          | 144<br>6144      | PQ<br>PQC          | 208<br>6208      | FT:<br>FTG         | 256<br>1256      | FG<br>FGC          | 320<br>3320       | FG<br>FGC          | 400<br>6400        | FG4<br>FGG         | 484<br>i484        |
|------------------------|---------------------------------|------------------|-------------------|------------------|--------------------|------------------|--------------------|------------------|--------------------|------------------|--------------------|-------------------|--------------------|--------------------|--------------------|--------------------|
| Footprint<br>Size (mm) | 16 x                            | 16               | 8 :               | x 8              | 22 >               | c 22             | 30.5 >             | c 30.5           | 17 :               | k 17             | 19 3               | c 19              | 21 :               | x 21               | 23 >               | x 23               |
| Device                 | User                            | Diff             | User              | Diff             | User               | Diff             | User               | Diff             | User               | Diff             | User               | Diff              | User               | Diff               | User               | Diff               |
| XC3S100E               | <b>66<sup>(2)</sup></b><br>9(7) | <b>30</b><br>(2) | <b>83</b><br>(11) | <b>35</b><br>(2) | <b>108</b><br>(28) | <b>40</b><br>(4) | -                  | -                | -                  | -                | -                  | -                 | -                  | -                  | -                  | -                  |
| XC3S250E               | <b>66</b><br>(7)                | <b>30</b><br>(2) | <b>92</b><br>(7)  | <b>41</b><br>(2) | <b>108</b><br>(28) | <b>40</b><br>(4) | <b>158</b><br>(32) | <b>65</b><br>(5) | <b>172</b><br>(40) | <b>68</b><br>(8) | -                  | -                 | -                  | -                  | -                  | -                  |
| XC3S500E               | <b>66</b> <sup>(3)</sup><br>(7) | <b>30</b><br>(2) | <b>92</b><br>(7)  | <b>41</b><br>(2) | -                  | -                | <b>158</b><br>(32) | <b>65</b><br>(5) | <b>190</b><br>(41) | <b>77</b><br>(8) | <b>232</b><br>(56) | <b>92</b><br>(12) | -                  | -                  | -                  | -                  |
| XC3S1200E              | -                               | -                | -                 | -                | -                  | -                | -                  | -                | <b>190</b><br>(40) | <b>77</b><br>(8) | <b>250</b><br>(56) | <b>99</b><br>(12) | <b>304</b><br>(72) | <b>124</b><br>(20) | -                  | -                  |
| XC3S1600E              | -                               | -                | -                 | -                | -                  | -                | -                  | -                | -                  | -                | <b>250</b><br>(56) | <b>99</b><br>(12) | <b>304</b><br>(72) | <b>124</b><br>(20) | <b>376</b><br>(82) | <b>156</b><br>(21) |

## Table 2: Available User I/Os and Differential (Diff) I/O Pairs

#### Notes:

1. All Spartan-3E devices provided in the same package are pin-compatible as further described in Module 4, Pinout Descriptions.

2. The number shown in **bold** indicates the maximum number of I/O and input-only pins. The number shown in (*italics*) indicates the number of input-only pins.

3. The XC3S500E is available in the VQG100 Pb-free package and not the standard VQ100. The VQG100 and VQ100 pin-outs are identical and general references to the VQ100 will apply to the XC3S500E.



Figure 26: RAM16X1D Dual-Port Usage



Figure 27: Dual-Port RAM Component

| Table 18. | Dual-Port | <b>RAM Function</b> |
|-----------|-----------|---------------------|
|-----------|-----------|---------------------|

|           | Inputs       | Out | puts   |        |
|-----------|--------------|-----|--------|--------|
| WE (mode) | WCLK         | D   | SPO    | DPO    |
| 0 (read)  | Х            | Х   | data_a | data_d |
| 1 (read)  | 0            | Х   | data_a | data_d |
| 1 (read)  | 1            | Х   | data_a | data_d |
| 1 (write) | $\uparrow$   | D   | D      | data_d |
| 1 (read)  | $\downarrow$ | Х   | data_a | data_d |

#### Notes:

1. data\_a = word addressed by bits A3-A0.

2.  $data_d = word addressed by bits DPRA3-DPRA0.$ 

Table 19: Distributed RAM Signals

| Signal                     | Description                                                                                                                                                                                                                                                                                                                                   |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WCLK                       | The clock is used for synchronous writes. The data and the address input pins have setup times referenced to the WCLK pin. Active on the positive edge by default with built-in programmable polarity.                                                                                                                                        |
| WE                         | The enable pin affects the write functionality of<br>the port. An inactive Write Enable prevents<br>any writing to memory cells. An active Write<br>Enable causes the clock edge to write the data<br>input signal to the memory location pointed to<br>by the address inputs. Active High by default<br>with built-in programmable polarity. |
| A0, A1, A2, A3<br>(A4, A5) | The address inputs select the memory cells for read or write. The width of the port determines the required address inputs.                                                                                                                                                                                                                   |
| D                          | The data input provides the new data value to be written into the RAM.                                                                                                                                                                                                                                                                        |
| O, SPO, and<br>DPO         | The data output O on single-port RAM or the SPO and DPO outputs on dual-port RAM reflects the contents of the memory cells referenced by the address inputs. Following an active write clock edge, the data out (O or SPO) reflects the newly written data.                                                                                   |

The INIT attribute can be used to preload the memory with data during FPGA configuration. The default initial contents for RAM is all zeros. If the WE is held Low, the element can be considered a ROM. The ROM function is possible even in the SLICEL.

The global write enable signal, GWE, is asserted automatically at the end of device configuration to enable all writable elements. The GWE signal guarantees that the

# **Block RAM Port Signal Definitions**

Representations of the dual-port primitive RAMB16\_S[ $w_A$ ]\_S[ $w_B$ ] and the single-port primitive RAMB16\_S[w] with their associated signals are shown in Figure 32a and Figure 32b, respectively. These signals are defined in Table 23. The control signals (WE, EN, CLK, and SSR) on the block RAM are active High. However, optional inverters on the control signals change the polarity of the active edge to active Low.

#### Design Note

Whenever a block RAM port is enabled (ENA or ENB = High), all address transitions must meet the data sheet setup and hold times with respect to the port clock (CLKA or CLKB), as shown in Table 103, page 138.This requirement must be met even if the RAM read output is of no interest.



#### Notes:

- 1. w<sub>A</sub> and w<sub>B</sub> are integers representing the total data path width (i.e., data bits plus parity bits) at Ports A and B, respectively.
- 2. p<sub>A</sub> and p<sub>B</sub> are integers that indicate the number of data path lines serving as parity bits.
- 3. r<sub>A</sub> and r<sub>B</sub> are integers representing the address bus width at ports A and B, respectively.
- 4. The control signals CLK, WE, EN, and SSR on both ports have the option of inverted polarity.

#### Figure 32: Block RAM Primitives

# **Dedicated Multipliers**

For additional information, refer to the "Using Embedded Multipliers" chapter in <u>UG331</u>.

The Spartan-3E devices provide 4 to 36 dedicated multiplier blocks per device. The multipliers are located together with the block RAM in one or two columns depending on device density. See Arrangement of RAM Blocks on Die for details on the location of these blocks and their connectivity.

## Operation

The multiplier blocks primarily perform two's complement numerical multiplication but can also perform some less obvious applications, such as simple data storage and barrel shifting. Logic slices also implement efficient small multipliers and thereby supplement the dedicated multipliers. The Spartan-3E dedicated multiplier blocks have additional features beyond those provided in Spartan-3 FPGAs.

Each multiplier performs the principle operation  $P = A \times B$ , where 'A' and 'B' are 18-bit words in two's complement form, and 'P' is the full-precision 36-bit product, also in two's complement form. The 18-bit inputs represent values ranging from -131,072<sub>10</sub> to +131,071<sub>10</sub> with a resulting product ranging from  $-17,179,738,112_{10}$  to  $+17,179,869,184_{10}$ .

Implement multipliers with inputs less than 18 bits by sign-extending the inputs (i.e., replicating the most-significant bit). Wider multiplication operations are performed by combining the dedicated multipliers and slice-based logic in any viable combination or by time-sharing a single multiplier. Perform unsigned multiplication by restricting the inputs to the positive range. Tie the most-significant bit Low and represent the unsigned value in the remaining 17 lesser-significant bits.

# **Optional Pipeline Registers**

As shown in Figure 36, each multiplier block has optional registers on each of the multiplier inputs and the output. The registers are named AREG, BREG, and PREG and can be used in any combination. The clock input is common to all the registers within a block, but each register has an independent clock enable and synchronous reset controls making them ideal for storing data samples and coefficients. When used for pipelining, the registers boost the multiplier clock rate, beneficial for higher performance applications.

Figure 36 illustrates the principle features of the multiplier block.



Figure 36: Principle Ports and Functions of Dedicated Multiplier Blocks

Use the MULT18X18SIO primitive shown in Figure 37 to instantiate a multiplier within a design. Although high-level logic synthesis software usually automatically infers a multiplier, adding the pipeline registers might require the MULT18X18SIO primitive. Connect the appropriate signals to the MULT18X18SIO multiplier ports and set the individual AREG, BREG, and PREG attributes to '1' to insert the associated register, or to 0 to remove it and make the signal path combinatorial.

The CLKFX\_DIVIDE is an integer ranging from 1 to 32, inclusive and forms the denominator in Equation 1. For example, if CLKFX\_MULTIPLY = 5 and CLKFX\_DIVIDE = 3, the frequency of the output clock signal is 5/3 that of the input clock signal. These attributes and their acceptable ranges are described in Table 34.

#### Table 34: DFS Attributes

🗶 XILINX.

| Attribute      | Description                   | Values                          |  |
|----------------|-------------------------------|---------------------------------|--|
| CLKFX_MULTIPLY | Frequency multiplier constant | Integer from 2 to 32, inclusive |  |
| CLKFX_DIVIDE   | Frequency divisor constant    | Integer from 1 to 32, inclusive |  |

Any combination of integer values can be assigned to the CLKFX\_MULTIPLY and CLKFX\_DIVIDE attributes, provided that two conditions are met:

- 1. The two values fall within their corresponding ranges, as specified in Table 34.
- The f<sub>CLKFX</sub> output frequency calculated in Equation 1 falls within the DCM's operating frequency specifications (see Table 107 in Module 3).

#### **DFS With or Without the DLL**

Although the CLKIN input is shared with both units, the DFS unit functions with or separately from the DLL unit. Separate from the DLL, the DFS generates an output frequency from the CLKIN frequency according to the respective CLKFX\_MULTIPLY and CLKFX\_DIVIDE values. Frequency synthesis does not require a feedback loop. Furthermore, without the DLL, the DFS unit supports a broader operating frequency range.

With the DLL, the DFS unit operates as described above, only with the additional benefit of eliminating the clock distribution delay. In this case, a feedback loop from the CLK0 or CLK2X output to the CLKFB input must be present.

When operating with the DLL unit, the DFS's CLKFX and CLKFX180 outputs are phase-aligned with the CLKIN input every CLKFX\_DIVIDE cycles of CLKIN and every CLKFX\_MULTIPLY cycles of CLKFX. For example, when CLKFX\_MULTIPLY = 5 and CLKFX\_DIVIDE = 3, the input and output clock edges coincide every three CLKIN input

periods, which is equivalent in time to five CLKFX output periods.

Smaller CLKFX\_MULTIPLY and CLKFX\_DIVIDE values result in faster lock times. Therefore, CLKFX\_MULTIPLY and CLKFX\_DIVIDE must be factored to reduce their values wherever possible. For example, given CLKFX\_MULTIPLY = 9 and CLKFX\_DIVIDE = 6, removing a factor of three yields CLKFX\_MULTIPLY = 3 and CLKFX\_DIVIDE = 2. While both value-pairs result in the multiplication of clock frequency by 3/2, the latter value-pair enables the DLL to lock more quickly.

## **Phase Shifter (PS)**

The DCM provides two approaches to controlling the phase of a DCM clock output signal relative to the CLKIN signal: First, eight of the nine DCM clock outputs – CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, CLKFX, and CLKFX180 – provide either quadrant or half-period phase shifting of the input clock.

Second, the PS unit provides additional fine phase shift control of all nine DCM outputs. The PS unit accomplishes this by introducing a "fine phase shift" delay ( $T_{PS}$ ) between the CLKFB and CLKIN signals inside the DLL unit. In FIXED phase shift mode, the fine phase shift is specified at design time with a resolution down to  $1/_{256}$ <sup>th</sup> of a CLKIN cycle or one delay step (DCM\_DELAY\_STEP), whichever is greater. This fine phase shift value is relative to the coarser quadrant or half-period phase shift of the DCM clock output. When used, the PS unit shifts the phase of all nine DCM clock output signals.

#### Enabling Phase Shifting and Selecting an Operating Mode

The CLKOUT\_PHASE\_SHIFT attribute controls the PS unit for the specific DCM instantiation. As described in Table 35, this attribute has three possible values: NONE, FIXED, and VARIABLE. When CLKOUT\_PHASE\_SHIFT = NONE, the PS unit is disabled and the DCM output clocks are phase-aligned to the CLKIN input via the CLKFB feedback path. Figure 44a shows this case.

The PS unit is enabled when the CLKOUT\_PHASE\_SHIFT attribute is set to FIXED or VARIABLE modes. These two modes are described in the sections that follow.

#### Table 35: PS Attributes

| Attribute          | Description                                                                        | Values                        |
|--------------------|------------------------------------------------------------------------------------|-------------------------------|
| CLKOUT_PHASE_SHIFT | Disables the PS component or chooses between Fixed Phase and Variable Phase modes. | <u>NONE</u> , FIXED, VARIABLE |
| PHASE_SHIFT        | Determines size and direction of initial fine phase shift.                         | Integers from -255 to +255    |

# Configuration

For additional information on configuration, refer to UG332: *Spartan-3 Generation Configuration User Guide.* 

# **Differences from Spartan-3 FPGAs**

In general, Spartan-3E FPGA configuration modes are a superset to those available in Spartan-3 FPGAs. Two new modes added in Spartan-3E FPGAs provide a glueless configuration interface to industry-standard parallel NOR Flash and SPI serial Flash memories.

# **Configuration Process**

The function of a Spartan-3E FPGA is defined by loading application-specific configuration data into the FPGA's internal, reprogrammable CMOS configuration latches (CCLs), similar to the way a microprocessor's function is defined by its application program. For FPGAs, this configuration process uses a subset of the device pins, some of which are dedicated to configuration; other pins are merely borrowed and returned to the application as general-purpose user I/Os after configuration completes.

Spartan-3E FPGAs offer several configuration options to minimize the impact of configuration on the overall system design. In some configuration modes, the FPGA generates a clock and loads itself from an external memory source, either serially or via a byte-wide data path. Alternatively, an external host such as a microprocessor downloads the FPGA's configuration data using a simple synchronous serial interface or via a byte-wide peripheral-style interface. Furthermore, multiple-FPGA designs share a single configuration memory source, creating a structure called a daisy chain.

Three FPGA pins—M2, M1, and M0—select the desired configuration mode. The mode pin settings appear in Table 44. The mode pin values are sampled during the start of configuration when the FPGA's INIT\_B output goes High. After the FPGA completes configuration, the mode pins are available as user I/Os.

| Table 44: Spartan-3E Configuration Mode Options and Pin Se | ettings |
|------------------------------------------------------------|---------|
|------------------------------------------------------------|---------|

|                                                                    | Master<br>Serial                          | SPI                                   | BPI                                                                                              | Slave Parallel                                                                                       | Slave Serial                                                                         | JTAG                                                                              |  |
|--------------------------------------------------------------------|-------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|
| M[2:0] mode pin<br>settings                                        | <0:0:0>                                   | <0:0:1>                               | <0:1:0>=Up<br><0:1:1>=Down                                                                       | <1:1:0>                                                                                              | <1:1:1>                                                                              | <1:0:1>                                                                           |  |
| Data width                                                         | Serial                                    | Serial                                | Byte-wide                                                                                        | Byte-wide                                                                                            | Serial                                                                               | Serial                                                                            |  |
| Configuration memory source                                        | Xilinx<br><u>Platform</u><br><u>Flash</u> | Industry-standard<br>SPI serial Flash | Industry-standard<br>parallel NOR<br>Flash or Xilinx<br>parallel <u>Platform</u><br><u>Flash</u> | Any source via<br>microcontroller,<br>CPU, Xilinx<br>parallel <u>Platform</u><br><u>Flash</u> , etc. | Any source via<br>microcontroller,<br>CPU, Xilinx<br><u>Platform Flash</u> ,<br>etc. | Any source via<br>microcontroller,<br>CPU, <u>System</u><br><u>ACE™ CF</u> , etc. |  |
| Clock source                                                       | Internal oscillator                       | Internal oscillator                   | Internal oscillator                                                                              | External clock<br>on CCLK pin                                                                        | External clock<br>on CCLK pin                                                        | External clock<br>on TCK pin                                                      |  |
| Total I/O pins borrowed during configuration                       | 8                                         | 13                                    | 46                                                                                               | 21                                                                                                   | 8                                                                                    | 0                                                                                 |  |
| Configuration mode for<br>downstream daisy-<br>chained FPGAs       | Slave Serial                              | Slave Serial                          | Slave Parallel                                                                                   | Slave Parallel or<br>Memory<br>Mapped                                                                | Slave Serial                                                                         | JTAG                                                                              |  |
| Stand-alone FPGA<br>applications (no<br>external download<br>host) | 5                                         | 1                                     | 1                                                                                                | Possible using<br>XCFxxP<br>Platform Flash,<br>which optionally<br>generates CCLK                    | Possible using<br>XCFxxP<br>Platform Flash,<br>which optionally<br>generates CCLK    |                                                                                   |  |
| Uses low-cost,<br>industry-standard<br>Flash                       |                                           | 1                                     | 1                                                                                                |                                                                                                      |                                                                                      |                                                                                   |  |
| Supports optional<br>MultiBoot,<br>multi-configuration<br>mode     |                                           |                                       | 1                                                                                                |                                                                                                      |                                                                                      |                                                                                   |  |

read operations at this time. Spartan-3E FPGAs issue the read command just once. If the SPI Flash is not ready, then the FPGA does not properly configure.

If the 3.3V supply is last in the sequence and does not ramp fast enough, or if the SPI Flash PROM cannot be ready when required by the FPGA, delay the FPGA configuration process by holding either the FPGA's PROG\_B input or INIT\_B input Low, as highlighted in Figure 54. Release the FPGA when the SPI Flash PROM is ready. For example, a simple R-C delay circuit attached to the INIT\_B pin forces the FPGA to wait for a preselected amount of time. Alternately, a Power Good signal from the 3.3V supply or a system reset signal accomplishes the same purpose. Use an open-drain or open-collector output when driving PROG\_B or INIT\_B.

## **SPI Flash PROM Density Requirements**

Table 57 shows the smallest usable SPI Flash PROM to program a single Spartan-3E FPGA. Commercially available SPI Flash PROMs range in density from 1 Mbit to 128 Mbits. A multiple-FPGA daisy-chained application requires a SPI Flash PROM large enough to contain the sum of the FPGA file sizes. An application can also use a larger-density SPI Flash PROM to hold additional data beyond just FPGA configuration data. For example, the SPI Flash PROM can also store application code for a <u>MicroBlaze™ RISC</u> processor core integrated in the Spartan-3E FPGA. See Using the SPI Flash Interface after Configuration.

Table 57: Number of Bits to Program a Spartan-3EFPGA and Smallest SPI Flash PROM

| Device    | Number of<br>Configuration Bits | Smallest Usable SPI<br>Flash PROM |
|-----------|---------------------------------|-----------------------------------|
| XC3S100E  | 581,344                         | 1 Mbit                            |
| XC3S250E  | 1,353,728                       | 2 Mbit                            |
| XC3S500E  | 2,270,208                       | 4 Mbit                            |
| XC3S1200E | 3,841,184                       | 4 Mbit                            |
| XC3S1600E | 5,969,696                       | 8 Mbit                            |

## **CCLK Frequency**

In SPI Flash mode, the FPGA's internal oscillator generates the configuration clock frequency. The FPGA provides this clock on its CCLK output pin, driving the PROM's clock input pin. The FPGA starts configuration at its lowest frequency and increases its frequency for the remainder of the configuration process if so specified in the configuration bitstream. The maximum frequency is specified using the *ConfigRate* bitstream generator option. The maximum frequency supported by the FPGA configuration logic depends on the timing for the SPI Flash device. Without examining the timing for a specific SPI Flash PROM, use *ConfigRate* = 12 or lower. SPI Flash PROMs that support the FAST READ command support higher data rates. Some such PROMs support up to *ConfigRate* = 25 and beyond but require careful data sheet analysis. See Serial Peripheral Interface (SPI) Configuration Timing for more detailed timing analysis.

#### Using the SPI Flash Interface after Configuration

After the FPGA successfully completes configuration, all of the pins connected to the SPI Flash PROM are available as user-I/O pins.

If not using the SPI Flash PROM after configuration, drive CSO\_B High to disable the PROM. The MOSI, DIN, and CCLK pins are then available to the FPGA application.

Because all the interface pins are user I/O after configuration, the FPGA application can continue to use the SPI Flash interface pins to communicate with the SPI Flash PROM, as shown in Figure 56. SPI Flash PROMs offer random-accessible, byte-addressable, read/write, non-volatile storage to the FPGA application.

SPI Flash PROMs are available in densities ranging from 1 Mbit up to 128 Mbits. However, a single Spartan-3E FPGA requires less than 6 Mbits. If desired, use a larger SPI Flash PROM to contain additional non-volatile application data, such as MicroBlaze processor code, or other user data such as serial numbers and Ethernet MAC IDs. In the example shown in Figure 56, the FPGA configures from SPI Flash PROM. Then using FPGA logic after configuration, the FPGA copies MicroBlaze code from SPI Flash into external DDR SDRAM for code execution. Similarly, the FPGA application can store non-volatile application data within the SPI Flash PROM.

The FPGA configuration data is stored starting at location 0. Store any additional data beginning in the next available SPI Flash PROM sector or page. Do not mix configuration data and user data in the same sector or page.

Similarly, the SPI bus can be expanded to additional SPI peripherals. Because SPI is a common industry-standard interface, various SPI-based peripherals are available, such as analog-to-digital (A/D) converters, digital-to-analog (D/A) converters, CAN controllers, and temperature sensors. However, if sufficient I/O pins are available in the application, Xilinx recommends creating a separate SPI bus to control peripherals. Creating a second port reduces the loading on the CCLK and DIN pins, which are crucial for configuration.

The MOSI, DIN, and CCLK pins are common to all SPI peripherals. Connect the select input on each additional SPI peripheral to one of the FPGA user I/O pins. If HSWAP = 0 during configuration, the FPGA holds the select line High. If HSWAP = 1, connect the select line to +3.3V via an external 4.7 k $\Omega$  pull-up resistor to avoid spurious read or write operations. After configuration, drive the select line Low to select the desired SPI peripheral.

## **EXILINX**.



Figure 58: Byte-wide Peripheral Interface (BPI) Mode Configured from Parallel NOR Flash PROMs

A During configuration, the value of the M0 mode pin determines how the FPGA generates addresses, as shown Table 58. When M0 = 0, the FPGA generates addresses starting at 0 and increments the address on every falling CCLK edge. Conversely, when M0 = 1, the FPGA generates addresses starting at  $0 \times FF_FFF$  (all ones) and decrements the address on every falling CCLK edge.

#### Table 58: BPI Addressing Control

| M2 | M1 | MO | Start Address | Addressing   |
|----|----|----|---------------|--------------|
| 0  | 4  | 0  | 0             | Incrementing |
| 0  |    | 1  | 0xFF_FFFF     | Decrementing |



Figure 63: Slave Serial Configuration

The mode select pins, M[2:0], are sampled when the FPGA's INIT\_B output goes High and must be at defined logic levels during this time. After configuration, when the FPGA's DONE output goes High, the mode pins are available as full-featured user-I/O pins.

P Similarly, the FPGA's HSWAP pin must be Low to enable pull-up resistors on all user-I/O pins or High to disable the pull-up resistors. The HSWAP control must remain at a constant logic level throughout FPGA configuration. After configuration, when the FPGA's DONE output goes High, the HSWAP pin is available as full-featured user-I/O pin and is powered by the VCCO\_0 supply.

#### Voltage Compatibility

W Most Slave Serial interface signals are within the FPGA's I/O Bank 2, supplied by the VCCO\_2 supply input. The VCCO\_2 voltage can be 3.3V, 2.5V, or 1.8V to match the requirements of the external host, ideally 2.5V. Using 3.3V or 1.8V requires additional design considerations as the DONE and PROG\_B pins are powered by the FPGA's 2.5V V<sub>CCAUX</sub> supply. See <u>XAPP453</u>: *The 3.3V Configuration of Spartan-3 FPGAs* for additional information.

#### **Daisy-Chaining**

If the application requires multiple FPGAs with different configurations, then configure the FPGAs using a daisy chain, as shown in Figure 64. Use Slave Serial mode (M[2:0] = <1:1:>) for all FPGAs in the daisy-chain. After the lead FPGA is filled with its configuration data, the lead

# **EXILINX**.

## Readback

FPGA configuration data can be read back using either the Slave Parallel or JTAG mode. This function is disabled if the Bitstream Generator *Security* option is set to either *Level1* or *Level2*.

Along with the configuration data, it is possible to read back the contents of all registers and distributed RAM.

To synchronously control when register values are captured for readback, use the CAPTURE\_SPARTAN3 library primitive, which applies for both Spartan-3 and Spartan-3E FPGA families.

The Readback feature is available in most Spartan-3E FPGA product options, as indicated in Table 68. The Readback feature is not available in the XC3S1200E and XC3S1600E FPGAs when using the -4 speed grade in the Commercial temperature grade. Similarly, block RAM Readback support is not available in the -4 speed grade, Commercial temperature devices. If Readback is required in an XC3S1200E or XC3S1600E FPGA, or if block RAM Readback is required on any Spartan-3E FPGA, upgrade to either the Industrial temperature grade version or the -5 speed grade.

The Xilinx iMPACT programming software uses the Readback feature for its optional Verify and Readback operations. The Xilinx ChipScope™ software presently does not use Readback but may in future updates.

## Table 68: Readback Support in Spartan-3E FPGAs

| Temperature Range                             | Comm | nercial | Industrial |  |  |  |  |
|-----------------------------------------------|------|---------|------------|--|--|--|--|
| Speed Grade                                   | -4   | -5      | -4         |  |  |  |  |
| Block RAM Readback                            |      |         |            |  |  |  |  |
| All Spartan-3E FPGAs                          | No   | Yes     | Yes        |  |  |  |  |
| General Readback (registers, distributed RAM) |      |         |            |  |  |  |  |
| XC3S100E                                      | Yes  | Yes     | Yes        |  |  |  |  |
| XC3S250E                                      | Yes  | Yes     | Yes        |  |  |  |  |
| XC3S500E                                      | Yes  | Yes     | Yes        |  |  |  |  |
| XC3S1200E                                     | No   | Yes     | Yes        |  |  |  |  |
| XC3S1600E                                     | No   | Yes     | Yes        |  |  |  |  |

## Single-Ended I/O Standards

#### Table 80: Recommended Operating Conditions for User I/Os Using Single-Ended Standards

| IOSTANDARD                | V       | <sub>CCO</sub> for Drive | ers <sup>(2)</sup> |                | V <sub>REF</sub>          |         | V <sub>IL</sub>          | V <sub>IH</sub> <sup>(3)</sup> |
|---------------------------|---------|--------------------------|--------------------|----------------|---------------------------|---------|--------------------------|--------------------------------|
| Attribute                 | Min (V) | Nom (V)                  | Max (V)            | Min (V)        | Nom (V)                   | Max (V) | Max (V)                  | Min (V)                        |
| LVTTL                     | 3.0     | 3.3                      | 3.465              |                |                           |         | 0.8                      | 2.0                            |
| LVCMOS33 <sup>(4)</sup>   | 3.0     | 3.3                      | 3.465              |                |                           |         | 0.8                      | 2.0                            |
| LVCMOS25 <sup>(4,5)</sup> | 2.3     | 2.5                      | 2.7                |                |                           |         | 0.7                      | 1.7                            |
| LVCMOS18                  | 1.65    | 1.8                      | 1.95               | V <sub>B</sub> | <sub>EF</sub> is not used | l for   | 0.4                      | 0.8                            |
| LVCMOS15                  | 1.4     | 1.5                      | 1.6                | the            | ese I/O standa            | ards    | 0.4                      | 0.8                            |
| LVCMOS12                  | 1.1     | 1.2                      | 1.3                |                |                           |         | 0.4                      | 0.7                            |
| PCI33_3 <sup>(6)</sup>    | 3.0     | 3.3                      | 3.465              |                |                           |         | 0.3 • V <sub>CCO</sub>   | 0.5 • V <sub>CCO</sub>         |
| PCI66_3 <sup>(6)</sup>    | 3.0     | 3.3                      | 3.465              |                |                           |         | 0.3 • V <sub>CCO</sub>   | 0.5 • V <sub>CCO</sub>         |
| HSTL_I_18                 | 1.7     | 1.8                      | 1.9                | 0.8            | 0.9                       | 1.1     | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1         |
| HSTL_III_18               | 1.7     | 1.8                      | 1.9                | -              | 1.1                       | -       | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1         |
| SSTL18_I                  | 1.7     | 1.8                      | 1.9                | 0.833          | 0.900                     | 0.969   | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125       |
| SSTL2_I                   | 2.3     | 2.5                      | 2.7                | 1.15           | 1.25                      | 1.35    | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125       |

#### Notes:

- Descriptions of the symbols used in this table are as follows: 1.

  - $\begin{array}{l} V_{CCO} \mbox{the symbols dised in this table are as follows.} \\ V_{CCO} \mbox{the supply voltage for output drivers} \\ V_{REF} \mbox{the reference voltage for setting the input switching threshold} \\ V_{IL} \mbox{the input voltage that indicates a Low logic level} \\ V_{IH} \mbox{the input voltage that indicates a High logic level} \end{array}$
- The V<sub>CCO</sub> rails supply only output drivers, not input circuits. 2.
- For device operation, the maximum signal voltage (V<sub>IH</sub> max) may be as high as V<sub>IN</sub> max. See Table 73. З.
- There is approximately 100 mV of hysteresis on inputs using LVCMOS33 and LVCMOS25 I/O standards. 4.
- All Dedicated pins (PROG\_B, DONE, TCK, TDI, TDO, and TMS) use the LVCMOS25 standard and draw power from the V<sub>CCAUX</sub> rail (2.5V). The Dual-Purpose configuration pins use the LVCMOS standard before the User mode. When using these pins as part of a standard 2.5V 5. configuration interface, apply 2.5V to the V<sub>CCO</sub> lines of Banks 0, 1, and 2 at power-on as well as throughout configuration.
- For information on PCI IP solutions, see www.xilinx.com/pci. The PCIX IOSTANDARD is available and has equivalent characteristics but no 6. PCI-X IP is supported.

# Table 81: DC Characteristics of User I/Os UsingSingle-Ended Standards

| IOSTANDARD<br>Attribute |    | Te<br>Cond              | st<br>itions            | Logic Level<br>Characteristics |                            |  |
|-------------------------|----|-------------------------|-------------------------|--------------------------------|----------------------------|--|
|                         |    | I <sub>OL</sub><br>(mA) | I <sub>OH</sub><br>(mA) | V <sub>OL</sub><br>Max (V)     | V <sub>OH</sub><br>Min (V) |  |
| LVTTL <sup>(3)</sup>    | 2  | 2                       | -2                      | 0.4                            | 2.4                        |  |
|                         | 4  | 4                       | -4                      | *                              |                            |  |
|                         | 6  | 6                       | -6                      | *                              |                            |  |
|                         | 8  | 8                       | -8                      | *                              |                            |  |
|                         | 12 | 12                      | -12                     | *                              |                            |  |
|                         | 16 | 16                      | -16                     | •                              |                            |  |
| LVCMOS33 <sup>(3)</sup> | 2  | 2                       | -2                      | 0.4                            | V <sub>CCO</sub> – 0.4     |  |
|                         | 4  | 4                       | -4                      | *                              |                            |  |
|                         | 6  | 6                       | -6                      | *                              |                            |  |
|                         | 8  | 8                       | -8                      | •                              |                            |  |
|                         | 12 | 12                      | -12                     | •                              |                            |  |
|                         | 16 | 16                      | -16                     | •                              |                            |  |
| LVCMOS25 <sup>(3)</sup> | 2  | 2                       | -2                      | 0.4                            | V <sub>CCO</sub> – 0.4     |  |
|                         | 4  | 4                       | -4                      | •                              |                            |  |
|                         | 6  | 6                       | -6                      | •                              |                            |  |
|                         | 8  | 8                       | -8                      | •                              |                            |  |
|                         | 12 | 12                      | -12                     | •                              |                            |  |
| LVCMOS18 <sup>(3)</sup> | 2  | 2                       | -2                      | 0.4                            | V <sub>CCO</sub> – 0.4     |  |
|                         | 4  | 4                       | -4                      | *                              |                            |  |
|                         | 6  | 6                       | -6                      | *                              |                            |  |
|                         | 8  | 8                       | -8                      | •                              |                            |  |
| LVCMOS15 <sup>(3)</sup> | 2  | 2                       | -2                      | 0.4                            | $V_{CCO} - 0.4$            |  |
|                         | 4  | 4                       | -4                      | *                              |                            |  |
|                         | 6  | 6                       | -6                      | *                              |                            |  |
| LVCMOS12 <sup>(3)</sup> | 2  | 2                       | -2                      | 0.4                            | $V_{CCO} - 0.4$            |  |
| PCI33_3 <sup>(4)</sup>  |    | 1.5                     | -0.5                    | 10% V <sub>CCO</sub>           | 90% V <sub>CCO</sub>       |  |
| PCI66_3 <sup>(4)</sup>  |    | 1.5                     | -0.5                    | 10% V <sub>CCO</sub>           | 90% V <sub>CCO</sub>       |  |
| HSTL_I_18               |    | 8                       | -8                      | 0.4                            | V <sub>CCO</sub> – 0.4     |  |
| HSTL_III_18             |    | 24                      | -8                      | 0.4                            | V <sub>CCO</sub> – 0.4     |  |
| SSTL18_I                |    | 6.7                     | -6.7                    | V <sub>TT</sub> – 0.475        | V <sub>TT</sub> + 0.475    |  |

# Table 81: DC Characteristics of User I/Os Using Single-Ended Standards (Cont'd)

| IOSTANDARD | Test<br>Conditions      |                         | Logic Level<br>Characteristics |                            |  |
|------------|-------------------------|-------------------------|--------------------------------|----------------------------|--|
| Attribute  | l <sub>OL</sub><br>(mA) | I <sub>OH</sub><br>(mA) | V <sub>OL</sub><br>Max (V)     | V <sub>OH</sub><br>Min (V) |  |
| SSTL2_I    | 8.1                     | -8.1                    | V <sub>TT</sub> – 0.61         | V <sub>TT</sub> + 0.61     |  |

#### Notes:

- 1. The numbers in this table are based on the conditions set forth in Table 77 and Table 80.
- 2. Descriptions of the symbols used in this table are as follows:  $I_{OL}$  – the output current condition under which VOL is tested  $I_{OH}$  – the output current condition under which VOH is tested  $V_{OL}$  – the output voltage that indicates a Low logic level  $V_{OH}$  – the output voltage that indicates a High logic level  $V_{CCO}$  – the supply voltage for output drivers  $V_{TT}$  – the voltage applied to a resistor termination
- 3. For the LVCMOS and LVTTL standards: the same  $\rm V_{OL}$  and  $\rm V_{OH}$  limits apply for both the Fast and Slow slew attributes.
- Tested according to the relevant PCI specifications. For information on PCI IP solutions, see <u>www.xilinx.com/pci</u>. The PCIX IOSTANDARD is available and has equivalent characteristics but no PCI-X IP is supported.

#### Table 93: Timing for the IOB Three-State Path

|                                    |                                                                                                                                                    |                                                    |        | Speed Grade |      |       |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------|-------------|------|-------|
| Symbol                             | Description                                                                                                                                        | Conditions                                         | Device | -5          | -4   | Units |
|                                    |                                                                                                                                                    |                                                    |        | Max         | Max  |       |
| Synchronous Ou                     | utput Enable/Disable Times                                                                                                                         |                                                    |        |             |      |       |
| Т <sub>ЮСКНZ</sub>                 | Time from the active transition at the OTCLK input<br>of the Three-state Flip-Flop (TFF) to when the<br>Output pin enters the high-impedance state | LVCMOS25, 12 mA<br>output drive, Fast<br>slew rate | All    | 1.49        | 1.71 | ns    |
| T <sub>IOCKON</sub> <sup>(2)</sup> | Time from the active transition at TFF's OTCLK input to when the Output pin drives valid data                                                      |                                                    | All    | 2.70        | 3.10 | ns    |
| Asynchronous C                     | Output Enable/Disable Times                                                                                                                        |                                                    |        |             |      |       |
| T <sub>GTS</sub>                   | Time from asserting the Global Three State (GTS) input on the STARTUP_SPARTAN3E primitive to when the Output pin enters the high-impedance state   | LVCMOS25, 12 mA<br>output drive, Fast<br>slew rate | All    | 8.52        | 9.79 | ns    |
| Set/Reset Times                    |                                                                                                                                                    |                                                    |        |             |      |       |
| T <sub>IOSRHZ</sub>                | Time from asserting TFF's SR input to when the<br>Output pin enters a high-impedance state                                                         | LVCMOS25, 12 mA output drive, Fast                 | All    | 2.11        | 2.43 | ns    |
| T <sub>IOSRON</sub> <sup>(2)</sup> | Time from asserting TFF's SR input at TFF to when<br>the Output pin drives valid data                                                              | siew rate                                          | All    | 3.32        | 3.82 | ns    |

#### Notes:

1. The numbers in this table are tested using the methodology presented in Table 95 and are based on the operating conditions set forth in Table 77 and Table 80.

2. This time requires adjustment whenever a signal standard other than LVCMOS25 with 12 mA drive and Fast slew rate is assigned to the data Output. When this is true, *add* the appropriate Output adjustment from Table 94.

3. For minimum delays use the values reported by the Timing Analyzer.

#### Table 94: Output Timing Adjustments for IOB

| Convert Ou<br>LVCMOS25 with<br>Fast Slew Rat | utput Time<br>th 12mA E<br>e to the F | Add<br>Adjus<br>Bel | Units |             |    |
|----------------------------------------------|---------------------------------------|---------------------|-------|-------------|----|
| Signal Standa                                | rd (IOSTA                             | Speed               | Grade |             |    |
| Oin alla En da d                             | 0                                     | _                   | -5    | -4          |    |
| Single-Ended                                 | Standards                             | <b>3</b>            | F 00  | <b>-</b> 44 |    |
| LVIIL                                        | Slow                                  | 2 mA                | 5.20  | 5.41        | ns |
|                                              |                                       | 4 mA                | 2.32  | 2.41        | ns |
|                                              |                                       | 6 mA                | 1.83  | 1.90        | ns |
|                                              |                                       | 8 mA                | 0.64  | 0.67        | ns |
|                                              |                                       | 12 mA               | 0.68  | 0.70        | ns |
|                                              |                                       | 16 mA               | 0.41  | 0.43        | ns |
|                                              | Fast                                  | 2 mA                | 4.80  | 5.00        | ns |
|                                              |                                       | 4 mA                | 1.88  | 1.96        | ns |
|                                              |                                       | 6 mA                | 1.39  | 1.45        | ns |
|                                              |                                       | 8 mA                | 0.32  | 0.34        | ns |
|                                              |                                       | 12 mA               | 0.28  | 0.30        | ns |
|                                              |                                       | 16 mA               | 0.28  | 0.30        | ns |
| LVCMOS33                                     | Slow                                  | 2 mA                | 5.08  | 5.29        | ns |
|                                              |                                       | 4 mA                | 1.82  | 1.89        | ns |
|                                              |                                       | 6 mA                | 1.00  | 1.04        | ns |
|                                              |                                       | 8 mA                | 0.66  | 0.69        | ns |
|                                              |                                       | 12 mA               | 0.40  | 0.42        | ns |
|                                              |                                       | 16 mA               | 0.41  | 0.43        | ns |
|                                              | Fast                                  | 2 mA                | 4.68  | 4.87        | ns |
|                                              |                                       | 4 mA                | 1.46  | 1.52        | ns |
|                                              |                                       | 6 mA                | 0.38  | 0.39        | ns |
|                                              |                                       | 8 mA                | 0.33  | 0.34        | ns |
|                                              |                                       | 12 mA               | 0.28  | 0.30        | ns |
|                                              |                                       | 16 mA               | 0.28  | 0.30        | ns |
| LVCMOS25                                     | Slow                                  | 2 mA                | 4.04  | 4.21        | ns |
|                                              |                                       | 4 mA                | 2.17  | 2.26        | ns |
|                                              |                                       | 6 mA                | 1.46  | 1.52        | ns |
|                                              |                                       | 8 mA                | 1.04  | 1.08        | ns |
|                                              |                                       | 12 mA               | 0.65  | 0.68        | ns |
|                                              | Fast                                  | 2 mA                | 3.53  | 3.67        | ns |
|                                              |                                       | 4 mA                | 1.65  | 1.72        | ns |
|                                              |                                       | 6 mA                | 0.44  | 0.46        | ns |
|                                              |                                       | 8 mA                | 0.20  | 0.21        | ns |
|                                              |                                       | 12 mA               | 0     | 0           | ns |

#### Table 94: Output Timing Adjustments for IOB (Cont'd)

| Convert Ou<br>LVCMOS25 wit | tput Time<br>h 12mA E | Add<br>Adjus<br>Bel | Units |       |    |
|----------------------------|-----------------------|---------------------|-------|-------|----|
| Signal Standa              | rd (IOSTA             | Speed               | Grade |       |    |
| -                          | •                     |                     | -5    | -4    |    |
| LVCMOS18                   | Slow                  | 2 mA                | 5.03  | 5.24  | ns |
|                            |                       | 4 mA                | 3.08  | 3.21  | ns |
|                            |                       | 6 mA                | 2.39  | 2.49  | ns |
|                            |                       | 8 mA                | 1.83  | 1.90  | ns |
|                            | Fast                  | 2 mA                | 3.98  | 4.15  | ns |
|                            |                       | 4 mA                | 2.04  | 2.13  | ns |
|                            |                       | 6 mA                | 1.09  | 1.14  | ns |
|                            |                       | 8 mA                | 0.72  | 0.75  | ns |
| LVCMOS15                   | Slow                  | 2 mA                | 4.49  | 4.68  | ns |
|                            |                       | 4 mA                | 3.81  | 3.97  | ns |
|                            |                       | 6 mA                | 2.99  | 3.11  | ns |
|                            | Fast                  | 2 mA                | 3.25  | 3.38  | ns |
|                            |                       | 4 mA                | 2.59  | 2.70  | ns |
|                            |                       | 6 mA                | 1.47  | 1.53  | ns |
| LVCMOS12                   | Slow                  | 2 mA                | 6.36  | 6.63  | ns |
|                            | Fast                  | 2 mA                | 4.26  | 4.44  | ns |
| HSTL_I_18                  |                       |                     | 0.33  | 0.34  | ns |
| HSTL_III_18                |                       |                     | 0.53  | 0.55  | ns |
| PCI33_3                    |                       |                     | 0.44  | 0.46  | ns |
| PCI66_3                    |                       |                     | 0.44  | 0.46  | ns |
| SSTL18_I                   |                       |                     | 0.24  | 0.25  | ns |
| SSTL2_I                    |                       |                     | -0.20 | -0.20 | ns |
| <b>Differential Sta</b>    | ndards                |                     |       |       |    |
| LVDS_25                    |                       |                     | -0.55 | -0.55 | ns |
| BLVDS_25                   |                       |                     | 0.04  | 0.04  | ns |
| MINI_LVDS_25               |                       |                     | -0.56 | -0.56 | ns |
| LVPECL_25                  | Input                 | Only                | ns    |       |    |
| RSDS_25                    |                       |                     | -0.48 | -0.48 | ns |
| DIFF_HSTL_I_1              | 18                    | 0.42                | 0.42  | ns    |    |
| DIFF_HSTL_III_             | _18                   |                     | 0.53  | 0.55  | ns |
| DIFF_SSTL18_               | I                     |                     | 0.40  | 0.40  | ns |
| DIFF_SSTL2_I               |                       |                     | 0.44  | 0.44  | ns |

#### Notes:

- 1. The numbers in this table are tested using the methodology presented in Table 95 and are based on the operating conditions set forth in Table 77, Table 80, and Table 82.
- 2. These adjustments are used to convert output- and three-state-path times originally specified for the LVCMOS25 standard with 12 mA drive and Fast slew rate to times that correspond to other signal standards. Do not adjust times that measure when outputs go into a high-impedance state.

## Table 105: Switching Characteristics for the DLL

|                                        |                                                                                                                                      |                                                 |                                               | Speed Grade                          |                                      |                                      |                                      |       |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|-------|
| Symbol                                 | Description                                                                                                                          |                                                 | Device                                        |                                      | -5                                   | -                                    | -4                                   | Units |
|                                        |                                                                                                                                      |                                                 |                                               | Min                                  | Max                                  | Min                                  | Max                                  |       |
| Output Frequency Ranges                |                                                                                                                                      |                                                 |                                               |                                      |                                      |                                      |                                      |       |
| CLKOUT_FREQ_CLK0                       | Frequency for the CLK0 and CLK180 outputs                                                                                            | Stepping 0                                      | XC3S100E<br>XC3S250E<br>XC3S500E<br>XC3S1600E | N/A                                  | N/A                                  | 5                                    | 90                                   | MHz   |
|                                        |                                                                                                                                      |                                                 | XC3S1200E                                     |                                      |                                      |                                      | 200                                  | MHz   |
|                                        |                                                                                                                                      | Stepping 1                                      | All                                           | 5                                    | 275                                  |                                      | 240                                  | MHz   |
| CLKOUT_FREQ_CLK90                      | Frequency for the CLK90 and CLK270 outputs                                                                                           | Stepping 0                                      | XC3S100E<br>XC3S250E<br>XC3S500E<br>XC3S1600E | N/A                                  | N/A                                  | 5                                    | 90                                   | MHz   |
|                                        |                                                                                                                                      |                                                 | XC3S1200E                                     |                                      |                                      |                                      | 167                                  | MHz   |
|                                        |                                                                                                                                      | Stepping 1                                      | All                                           | 5                                    | 200                                  |                                      | 200                                  | MHz   |
| CLKOUT_FREQ_2X                         | Frequency for the CLK2X and CLK2X180 outputs                                                                                         | Stepping 0                                      | XC3S100E<br>XC3S250E<br>XC3S500E<br>XC3S1600E | N/A                                  | N/A                                  | 10                                   | 180                                  | MHz   |
|                                        |                                                                                                                                      |                                                 | XC3S1200E                                     |                                      |                                      |                                      | 311                                  | MHz   |
|                                        |                                                                                                                                      | Stepping 1                                      | All                                           | 10                                   | 333                                  |                                      | 311                                  | MHz   |
| CLKOUT_FREQ_DV                         | Frequency for the CLKDV output                                                                                                       | Stepping 0                                      | XC3S100E<br>XC3S250E<br>XC3S500E<br>XC3S1600E | N/A                                  | N/A                                  | 0.3125                               | 60                                   | MHz   |
|                                        |                                                                                                                                      |                                                 | XC3S1200E                                     |                                      |                                      |                                      | 133                                  | MHz   |
|                                        |                                                                                                                                      | Stepping 1                                      | All                                           | 0.3125                               | 183                                  |                                      | 160                                  | MHz   |
| Output Clock Jitter <sup>(2,3,4)</sup> |                                                                                                                                      |                                                 |                                               |                                      |                                      |                                      |                                      |       |
| CLKOUT_PER_JITT_0                      | Period jitter at the CLK0 output                                                                                                     | :                                               | All                                           | -                                    | ±100                                 | -                                    | ±100                                 | ps    |
| CLKOUT_PER_JITT_90                     | Period jitter at the CLK90 output                                                                                                    | ut                                              |                                               | -                                    | ±150                                 | -                                    | ±150                                 | ps    |
| CLKOUT_PER_JITT_180                    | Period jitter at the CLK180 outp                                                                                                     | out                                             | _                                             | -                                    | ±150                                 | -                                    | ±150                                 | ps    |
| CLKOUT_PER_JITT_270                    | Period jitter at the CLK270 outp                                                                                                     | out                                             | _                                             | -                                    | ±150                                 | -                                    | ±150                                 | ps    |
| CLKOUT_PER_JITT_2X                     | Period jitter at the CLK2X and C                                                                                                     | Period jitter at the CLK2X and CLK2X180 outputs |                                               |                                      | ±[1% of<br>CLKIN<br>period<br>+ 150] | -                                    | ±[1% of<br>CLKIN<br>period<br>+ 150] | ps    |
| CLKOUT_PER_JITT_DV1                    | Period jitter at the CLKDV outp<br>performing integer division                                                                       | ut when                                         |                                               | -                                    | ±150                                 | -                                    | ±150                                 | ps    |
| CLKOUT_PER_JITT_DV2                    | Period jitter at the CLKDV outp<br>performing non-integer division                                                                   |                                                 | -                                             | ±[1% of<br>CLKIN<br>period<br>+ 200] | -                                    | ±[1% of<br>CLKIN<br>period<br>+ 200] | ps                                   |       |
| Duty Cycle <sup>(4)</sup>              |                                                                                                                                      |                                                 |                                               |                                      |                                      |                                      |                                      |       |
| CLKOUT_DUTY_CYCLE_DLL                  | Duty cycle variation for the CLF<br>CLK180, CLK270, CLK2X, CLF<br>CLKDV outputs, including the E<br>clock tree duty-cycle distortion | K0, CLK90,<br>K2X180, and<br>BUFGMUX and        | All                                           | -                                    | ±[1% of<br>CLKIN<br>period<br>+ 400] | -                                    | ±[1% of<br>CLKIN<br>period<br>+ 400] | ps    |

www.xilinx.com

# CP132: 132-ball Chip-scale Package

The XC3S100E, XC3S250E and the XC3S500E FPGAs are available in the 132-ball chip-scale package, CP132. The devices share a common footprint for this package as shown in Table 133 and Figure 81.

Table 133 lists all the CP132 package pins. They are sorted by bank number and then by pin name. Pins that form a differential I/O pair appear together in the table. The table also shows the pin number for each pin and the pin type, as defined earlier.

Physically, the D14 and K2 balls on the XC3S100E and XC3S250E FPGAs are not connected but should be connected to VCCINT to maintain density migration compatibility.

Similarly, the A4, C1, and P10 balls on the XC3S100E FPGA are not connected but should be connected to GND to maintain density migration compatibility.

The XC3S100E FPGA has four fewer BPI address pins, A[19:0], whereas the XC3S250E and XC3S500E support A[23:0].

An electronic version of this package pinout table and footprint diagram is available for download from the Xilinx web site at:

http://www.xilinx.com/support/documentation/data\_sheets/s3e\_pin.zip

## **Pinout Table**

 Table
 133:
 CP132 Package Pinout

| Bank | XC3S100E<br>Pin Name | XC3S250E<br>XC3S500E<br>Pin Name | CP132 Ball | Туре                             |
|------|----------------------|----------------------------------|------------|----------------------------------|
| 0    | IO_L01N_0            | IO_L01N_0                        | C12        | I/O                              |
| 0    | IO_L01P_0            | IO_L01P_0                        | A13        | I/O                              |
| 0    | N.C. (�)             | IO_L02N_0                        | A12        | 100E: N.C.<br>Others: I/O        |
| 0    | N.C. (�)             | IO_L02P_0                        | B12        | 100E: N.C.<br>Others: I/O        |
| 0    | N.C. (�)             | IO_L03N_0/VREF_0                 | B11        | 100E: N.C.<br>Others: VREF (I/O) |
| 0    | IP                   | IO_L03P_0                        | C11        | 100E: INPUT<br>Others: I/O       |
| 0    | IO_L04N_0/GCLK5      | IO_L04N_0/GCLK5                  | C9         | GCLK                             |
| 0    | IO_L04P_0/GCLK4      | IO_L04P_0/GCLK4                  | A10        | GCLK                             |
| 0    | IO_L05N_0/GCLK7      | IO_L05N_0/GCLK7                  | A9         | GCLK                             |
| 0    | IO_L05P_0/GCLK6      | IO_L05P_0/GCLK6                  | B9         | GCLK                             |
| 0    | IO_L07N_0/GCLK11     | IO_L07N_0/GCLK11                 | B7         | GCLK                             |
| 0    | IO_L07P_0/GCLK10     | IO_L07P_0/GCLK10                 | A7         | GCLK                             |
| 0    | IO_L08N_0/VREF_0     | IO_L08N_0/VREF_0                 | C6         | VREF                             |
| 0    | IO_L08P_0            | IO_L08P_0                        | B6         | I/O                              |
| 0    | IO_L09N_0            | IO_L09N_0                        | C5         | I/O                              |
| 0    | IO_L09P_0            | IO_L09P_0                        | B5         | I/O                              |
| 0    | N.C. (�)             | IO_L10N_0                        | C4         | 100E: N.C.<br>Others: I/O        |
| 0    | IP                   | IO_L10P_0                        | B4         | 100E: INPUT<br>Others: I/O       |
| 0    | IO_L11N_0/HSWAP      | IO_L11N_0/HSWAP                  | B3         | DUAL                             |
| 0    | IO_L11P_0            | IO_L11P_0                        | A3         | I/O                              |
| 0    | IP_L06N_0/GCLK9      | IP_L06N_0/GCLK9                  | C8         | GCLK                             |
| 0    | IP_L06P_0/GCLK8      | IP_L06P_0/GCLK8                  | B8         | GCLK                             |
| 0    | VCCO_0               | VCCO_0                           | A6         | VCCO                             |

www.xilinx.com

## **Footprint Migration Differences**

Table 136 summarizes any footprint and functionality differences between the XC3S100E, the XC3S250E, and the XC3S500E FPGAs that may affect easy migration between devices in the CP132 package. There are 14 such balls. All other pins not listed in Table 136 unconditionally migrate between Spartan-3E devices available in the CP132 package.

The XC3S100E is duplicated on both the left and right sides of the table to show migrations to and from the XC3S250E and the XC3S500E. The arrows indicate the direction for easy migration. A double-ended arrow ( $\leftarrow \rightarrow$ ) indicates that the two pins have identical functionality. A left-facing arrow  $(\leftarrow)$  indicates that the pin on the device on the right unconditionally migrates to the pin on the device on the left. It may be possible to migrate the opposite direction depending on the I/O configuration. For example, an I/O pin (Type = I/O) can migrate to an input-only pin (Type = INPUT) if the I/O pin is configured as an input.

The XC3S100E FPGA in the CP132 package has four fewer BPI-mode address lines than the XC3S250E and XC3S500E.

| CP132<br>Ball | Bank  | XC3S100E<br>Type | Migration     | XC3S250E<br>Type | Migration         | XC3S500E<br>Type | Migration | XC3S100E<br>Type |
|---------------|-------|------------------|---------------|------------------|-------------------|------------------|-----------|------------------|
| A12           | 0     | N.C.             | $\rightarrow$ | I/O              | $\leftrightarrow$ | I/O              | ÷         | N.C.             |
| B4            | 0     | INPUT            | $\rightarrow$ | I/O              | $\leftrightarrow$ | I/O              | ÷         | INPUT            |
| B11           | 0     | N.C.             | $\rightarrow$ | I/O              | $\leftrightarrow$ | I/O              | ÷         | N.C.             |
| B12           | 0     | N.C.             | $\rightarrow$ | I/O              | $\leftrightarrow$ | I/O              | ÷         | N.C.             |
| C4            | 0     | N.C.             | $\rightarrow$ | I/O              | $\leftrightarrow$ | I/O              | ÷         | N.C.             |
| C11           | 0     | INPUT            | $\rightarrow$ | I/O              | $\leftrightarrow$ | I/O              | ÷         | INPUT            |
| D1            | 3     | N.C.             | $\rightarrow$ | I/O              | $\leftrightarrow$ | I/O              | ÷         | N.C.             |
| D2            | 3     | I/O              | $\rightarrow$ | I/O (Diff)       | $\leftrightarrow$ | I/O (Diff)       | ÷         | I/O              |
| K3            | 3     | VREF(INPUT)      | $\rightarrow$ | VREF(I/O)        | $\leftrightarrow$ | VREF(I/O)        | ÷         | VREF(INPUT)      |
| M9            | 2     | N.C.             | $\rightarrow$ | DUAL             | $\leftrightarrow$ | DUAL             | ÷         | N.C.             |
| M10           | 2     | N.C.             | $\rightarrow$ | DUAL             | $\leftrightarrow$ | DUAL             | ÷         | N.C.             |
| N9            | 2     | N.C.             | $\rightarrow$ | DUAL             | $\leftrightarrow$ | DUAL             | ÷         | N.C.             |
| N10           | 2     | N.C.             | $\rightarrow$ | DUAL             | $\leftrightarrow$ | DUAL             | ÷         | N.C.             |
| P11           | 2     | VREF(INPUT)      | $\rightarrow$ | VREF(I/O)        | $\leftrightarrow$ | VREF(I/O)        | ÷         | VREF(INPUT)      |
| DIFFER        | ENCES |                  | 14            |                  | 0                 |                  | 14        |                  |

### Table 136: CP132 Footprint Migration Differences

Legend:

 $\leftrightarrow$  This pin is identical on the device on the left and the right.

This pin can unconditionally migrate from the device on the left to the device on the right. Migration in the other direction may be possible depending on how the pin is configured for the device on the right.

+ This pin can unconditionally migrate from the device on the right to the device on the left. Migration in the other direction may be possible depending on how the pin is configured for the device on the left.

## PQ208 Footprint (Left)



www.xilinx.com

# FG320: 320-ball Fine-pitch Ball Grid Array

The 320-ball fine-pitch ball grid array package, FG320, supports three different Spartan-3E FPGAs, including the XC3S500E, the XC3S1200E, and the XC3S1600E, as shown in Table 148 and Figure 86.

The FG320 package is an 18 x 18 array of solder balls minus the four center balls.

Table 148 lists all the package pins. They are sorted by bank number and then by pin name of the largest device. Pins that form a differential I/O pair appear together in the table. The table also shows the pin number for each pin and the pin type, as defined earlier.

The highlighted rows indicate pinout differences between the XC3S500E, the XC3S1200E, and the XC3S1600E FPGAs. The XC3S500E has 18 unconnected balls, indicated as N.C. (No Connection) in Table 148 and with the black diamond character ( $\blacklozenge$ ) in Table 148 and Figure 86. If the table row is highlighted in tan, then this is an instance where an unconnected pin on the XC3S500E FPGA maps to a VREF pin on the XC3S1200E and XC3S1600E FPGA. If the FPGA application uses an I/O standard that requires a VREF voltage reference, connect the highlighted pin to the VREF voltage supply, even though this does not actually connect to the XC3S500E FPGA. This VREF connection on the board allows future migration to the larger devices without modifying the printed-circuit board.

All other balls have nearly identical functionality on all three devices. Table 147 summarizes the Spartan-3E footprint migration differences for the FG320 package.

An electronic version of this package pinout table and footprint diagram is available for download from the Xilinx web site at:

http://www.xilinx.com/support/documentation/data\_sheets/s3e\_pin.zip

# Pinout Table

Table 148: FG320 Package Pinout

| Bank | XC3S500E Pin Name | XC3S1200E Pin Name | XC3S1600E Pin Name | FG320<br>Ball | Туре                                    |
|------|-------------------|--------------------|--------------------|---------------|-----------------------------------------|
| 0    | IP                | IO                 | IO                 | A7            | 500E: INPUT<br>1200E: I/O<br>1600E: I/O |
| 0    | Ю                 | IO                 | IO                 | A8            | I/O                                     |
| 0    | Ю                 | IO                 | 10                 | A11           | I/O                                     |
| 0    | N.C. (♦)          | IO                 | IO                 | A12           | 500E: N.C.<br>1200E: I/O<br>1600E: I/O  |
| 0    | IO                | IO                 | IO                 | C4            | I/O                                     |
| 0    | IP                | IO                 | IO                 | D13           | 500E: INPUT<br>1200E: I/O<br>1600E: I/O |
| 0    | Ю                 | IO                 | IO                 | E13           | I/O                                     |
| 0    | IO                | IO                 | IO                 | G9            | I/O                                     |
| 0    | IO/VREF_0         | IO/VREF_0          | IO/VREF_0          | B11           | VREF                                    |
| 0    | IO_L01N_0         | IO_L01N_0          | IO_L01N_0          | A16           | I/O                                     |
| 0    | IO_L01P_0         | IO_L01P_0          | IO_L01P_0          | B16           | I/O                                     |
| 0    | IO_L03N_0/VREF_0  | IO_L03N_0/VREF_0   | IO_L03N_0/VREF_0   | C14           | VREF                                    |
| 0    | IO_L03P_0         | IO_L03P_0          | IO_L03P_0          | D14           | I/O                                     |
| 0    | IO_L04N_0         | IO_L04N_0          | IO_L04N_0          | A14           | I/O                                     |
| 0    | IO_L04P_0         | IO_L04P_0          | IO_L04P_0          | B14           | I/O                                     |
| 0    | IO_L05N_0/VREF_0  | IO_L05N_0/VREF_0   | IO_L05N_0/VREF_0   | B13           | VREF                                    |
| 0    | IO_L05P_0         | IO_L05P_0          | IO_L05P_0          | A13           | I/O                                     |
| 0    | IO_L06N_0         | IO_L06N_0          | IO_L06N_0          | E12           | I/O                                     |
| 0    | IO_L06P_0         | IO_L06P_0          | IO_L06P_0          | F12           | I/O                                     |
| 0    | IO_L08N_0         | IO_L08N_0          | IO_L08N_0          | F11           | I/O                                     |

www.xilinx.com