Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | | |----------------------------|-----------------------------------------------------------------------|--| | Product Status | Active | | | Core Processor | ARM® Cortex®-M0+ | | | Core Size | 32-Bit Single-Core | | | Speed | 32MHz | | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB | | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT | | | Number of I/O | 37 | | | Program Memory Size | 32KB (32K x 8) | | | Program Memory Type | FLASH | | | EEPROM Size | 2K x 8 | | | RAM Size | 8K x 8 | | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V | | | Data Converters | A/D 10x12b; D/A 1x12b | | | Oscillator Type | Internal | | | Operating Temperature | -40°C ~ 85°C (TA) | | | Mounting Type | Surface Mount | | | Package / Case | 48-LQFP | | | Supplier Device Package | 48-LQFP (7x7) | | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l053c6t6 | | # List of tables | Table 1. | Ultra-low-power STM32L053x6/x8 device features and peripheral counts | . 11 | |-----------|-------------------------------------------------------------------------------|------| | Table 2. | Functionalities depending on the operating power supply range | . 16 | | Table 3. | CPU frequency range depending on dynamic voltage scaling | . 16 | | Table 4. | Functionalities depending on the working mode | | | | (from Run/active down to standby) | | | Table 5. | STM32L0xx peripherals interconnect matrix | . 19 | | Table 6. | Temperature sensor calibration values | . 28 | | Table 7. | Internal voltage reference measured values | . 28 | | Table 8. | Capacitive sensing GPIOs available on STM32L053x6/8 devices | . 30 | | Table 9. | Timer feature comparison | | | Table 10. | Comparison of I2C analog and digital filters | | | Table 11. | STM32L053x6/8 I <sup>2</sup> C implementation | | | Table 12. | USART implementation | | | Table 13. | SPI/I2S implementation | | | Table 14. | Legend/abbreviations used in the pinout table | | | Table 15. | STM32L053x6/8 pin definitions | | | Table 16. | Alternate function port A | | | Table 17. | Alternate function port B | | | Table 18. | Alternate function port C | | | Table 19. | Alternate function port D | | | Table 20. | Alternate function port H | | | Table 21. | Voltage characteristics | | | Table 22. | Current characteristics | | | Table 23. | Thermal characteristics | . 54 | | Table 24. | General operating conditions | | | Table 25. | Embedded reset and power control block characteristics | | | Table 26. | Embedded internal reference voltage calibration values | | | Table 27. | Embedded internal reference voltage | | | Table 28. | Current consumption in Run mode, code with data processing running from Flash | | | Table 29. | Current consumption in Run mode vs code type, | | | | code with data processing running from Flash | . 60 | | Table 30. | Current consumption in Run mode, code with data processing running from RAM | | | Table 31. | Current consumption in Run mode vs code type, | | | | code with data processing running from RAM | . 62 | | Table 32. | Current consumption in Sleep mode | | | Table 33. | Current consumption in Low-power run mode | | | Table 34. | Current consumption in Low-power sleep mode | | | Table 35. | Typical and maximum current consumptions in Stop mode | | | Table 36. | Typical and maximum current consumptions in Standby mode | | | Table 37. | Average current consumption during Wakeup | | | Table 38. | Peripheral current consumption in Run or Sleep mode | | | Table 39. | Peripheral current consumption in Stop and Standby mode | | | Table 40. | Low-power mode wakeup timings | | | Table 41. | High-speed external user clock characteristics | . 72 | | Table 42. | Low-speed external user clock characteristics | | | Table 43. | HSE oscillator characteristics | | | Table 44. | LSE oscillator characteristics | | | Table 45. | 16 MHz HSI16 oscillator characteristics | | | Table 46. | HSI48 oscillator characteristics77 | |-----------|-----------------------------------------------------------------------------| | Table 47. | LSI oscillator characteristics | | Table 48. | MSI oscillator characteristics | | Table 49. | PLL characteristics | | Table 50. | RAM and hardware registers | | Table 51. | Flash memory and data EEPROM characteristics | | Table 52. | Flash memory and data EEPROM endurance and retention 80 | | Table 53. | EMS characteristics | | Table 54. | EMI characteristics | | Table 55. | ESD absolute maximum ratings | | Table 56. | Electrical sensitivities | | Table 57. | I/O current injection susceptibility | | Table 58. | I/O static characteristics | | Table 59. | Output voltage characteristics | | Table 60. | I/O AC characteristics | | Table 61. | NRST pin characteristics | | Table 62. | ADC characteristics | | Table 63. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 16 MHz92 | | Table 64. | ADC accuracy92 | | Table 65. | DAC characteristics | | Table 66. | Temperature sensor calibration values99 | | Table 67. | Temperature sensor characteristics | | Table 68. | Comparator 1 characteristics | | Table 69. | Comparator 2 characteristics | | Table 70. | TIMx characteristics | | Table 71. | I2C analog filter characteristics102 | | Table 72. | USART/LPUART characteristics | | Table 73. | SPI characteristics in voltage Range 1 | | Table 74. | SPI characteristics in voltage Range 2 | | Table 75. | SPI characteristics in voltage Range 3 | | Table 76. | I2S characteristics | | Table 77. | USB startup time110 | | Table 78. | USB DC electrical characteristics | | Table 79. | USB: full speed electrical characteristics | | Table 80. | LCD controller characteristics | | Table 81. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data | | | package mechanical data | | Table 82. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball | | | grid array package mechanical data117 | | Table 83. | TFBGA64 recommended PCB design rules (0.5 mm pitch BGA) | | Table 84. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data 121 | | Table 85. | Thermal characteristics123 | | Table 86. | STM32L053x6/8 ordering information scheme125 | | Table 87. | Document revision history | ## List of figures ### STM32L053x6 STM32L053x8 | Figure 42. | TFBGA64 marking example (package top view) | 119 | |------------|-----------------------------------------------------------------------|-----| | Figure 43. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline | 120 | | Figure 44. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat recommended footprint | 121 | | Figure 45. | LQFP48 marking example (package top view) | 122 | | Figure 46. | Thermal resistance | 123 | ## 2.2 Ultra-low-power device continuum The ultra-low-power family offers a large choice of core and features, from 8-bit proprietary core up to ARM® Cortex®-M4, including ARM® Cortex®-M3 and ARM® Cortex®-M0+. The STM32Lx series are the best choice to answer your needs in terms of ultra-low-power features. The STM32 ultra-low-power series are the best solution for applications such as gaz/water meter, keyboard/mouse or fitness and healthcare application. Several built-in features like LCD drivers, dual-bank memory, low-power run mode, operational amplifiers, 128-bit AES, DAC, crystal-less USB and many other definitely help you building a highly cost optimized application by reducing BOM cost. STMicroelectronics, as a reliable and long-term manufacturer, ensures as much as possible pin-to-pin compatibility between all STM8Lx and STM32Lx on one hand, and between all STM32Lx and STM32Fx on the other hand. Thanks to this unprecedented scalability, your legacy application can be upgraded to respond to the latest market feature and efficiency requirements. #### **Functional overview** 3 #### 3.1 Low-power modes The ultra-low-power STM32L053x6/8 support dynamic voltage scaling to optimize its power consumption in Run mode. The voltage from the internal low-drop regulator that supplies the logic can be adjusted according to the system's maximum operating frequency and the external voltage supply. There are three power consumption ranges: - Range 1 ( $V_{DD}$ range limited to 1.71-3.6 V), with the CPU running at up to 32 MHz - Range 2 (full V<sub>DD</sub> range), with a maximum CPU frequency of 16 MHz - Range 3 (full $V_{DD}$ range), with a maximum CPU frequency limited to 4.2 MHz Seven low-power modes are provided to achieve the best compromise between low-power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. Sleep mode power consumption at 16 MHz is about 1 mA with all peripherals off. #### Low-power run mode This mode is achieved with the multispeed internal (MSI) RC oscillator set to the lowspeed clock (max 131 kHz), execution from SRAM or Flash memory, and internal regulator in low-power mode to minimize the regulator's operating current. In Lowpower run mode, the clock frequency and the number of enabled peripherals are both limited. #### Low-power sleep mode This mode is achieved by entering Sleep mode with the internal voltage regulator in low-power mode to minimize the regulator's operating current. In Low-power sleep mode, both the clock frequency and the number of enabled peripherals are limited; a typical example would be to have a timer running at 32 kHz. When wakeup is triggered by an event or an interrupt, the system reverts to the Run mode with the regulator on. #### Stop mode with RTC The Stop mode achieves the lowest power consumption while retaining the RAM and register contents and real time clock. All clocks in the V<sub>CORE</sub> domain are stopped, the PLL, MSI RC, HSE crystal and HSI RC oscillators are disabled. The LSE or LSI is still running. The voltage regulator is in the low-power mode. Some peripherals featuring wakeup capability can enable the HSI RC during Stop mode to detect their wakeup condition. The device can be woken up from Stop mode by any of the EXTI line, in 3.5 µs, the processor can serve the interrupt or resume the code. The EXTI line source can be any GPIO. It can be the PVD output, the comparator 1 event or comparator 2 event (if internal reference voltage is on), it can be the RTC alarm/tamper/timestamp/wakeup events, the USB/USART/I2C/LPUART/LPTIMER wakeup events. 14/132 DocID025844 Rev 7 Table 4. Functionalities depending on the working mode (from Run/active down to standby) (continued)(1) | | | | Low- | Low- | Stop | | Standby | | |-------------------------------------------|------------------------|------------------------|--------------|----------------|---------------------------------------------|----------------------|----------------------------------------------|----------------------| | IPs | Run/Active | Sleep | power<br>run | power<br>sleep | | Wakeup<br>capability | | Wakeup<br>capability | | DAC | 0 | 0 | 0 | 0 | 0 | | | | | Temperature sensor | 0 | 0 | 0 | 0 | 0 | | | | | Comparators | 0 | 0 | 0 | 0 | 0 | 0 | | | | 16-bit timers | 0 | 0 | 0 | 0 | | | | | | LPTIMER | 0 | 0 | 0 | 0 | 0 | 0 | | | | IWDG | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | WWDG | 0 | 0 | 0 | 0 | | | | | | Touch sensing controller (TSC) | 0 | 0 | | | | | | | | SysTick Timer | 0 | 0 | 0 | 0 | | | | | | GPIOs | 0 | 0 | 0 | 0 | 0 | 0 | | 2 pins | | Wakeup time to Run mode | 0 μs | 0.36 µs | 3 µs | 32 µs | | 3.5 µs | | 50 µs | | | | Down to<br>37 µA/MHz | | | 0.4 μA (No<br>RTC) V <sub>DD</sub> =1.8 V | | 0.28 μA (No<br>RTC) V <sub>DD</sub> =1.8 V | | | Consumption V <sub>DD</sub> =1.8 to 3.6 V | Down to<br>140 μΑ/MHz | | Down to | Down to | 0.8 μA (with<br>RTC) V <sub>DD</sub> =1.8 V | | 0.65 μA (with RTC) V <sub>DD</sub> =1.8 V | | | (Typ) | (from Flash<br>memory) | (from Flash<br>memory) | 8 μΑ | 4.5 μA | 0.4 μA (No<br>RTC) V <sub>DD</sub> =3.0 V | | 0.29 μA (No<br>RTC) V <sub>DD</sub> =3.0 V | | | | | | | | 1 μA (with RTC)<br>V <sub>DD</sub> =3.0 V | | 0.85 μA (with<br>RTC) V <sub>DD</sub> =3.0 V | | - Some peripherals with wakeup from Stop capability can request HSI to be enabled. In this case, HSI is woken up by the peripheral, and only feeds the peripheral which requested it. HSI is automatically put off when the peripheral does not need it anymore. - 3. UART and LPUART reception is functional in Stop mode. It generates a wakeup interrupt on Start. To generate a wakeup on address match or received frame event, the LPUART can run on LSE clock while the UART has to wake up or keep running the HSI clock. - I2C address detection is functional in Stop mode. It generates a wakeup interrupt in case of address match. It will wake up the HSI during reception. DocID025844 Rev 7 18/132 Legend: "Y" = Yes (enable). "O" = Optional can be enabled/disabled by software) "-" = Not available ## 3.6 Low-power real-time clock and backup registers The real time clock (RTC) and the 5 backup registers are supplied in all modes including standby mode. The backup registers are five 32-bit registers used to store 20 bytes of user application data. They are not reset by a system reset, or when the device wakes up from Standby mode. The RTC is an independent BCD timer/counter. Its main features are the following: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format - Automatically correction for 28, 29 (leap year), 30, and 31 day of the month - Two programmable alarms with wake up from Stop and Standby mode capability - Periodic wakeup from Stop and Standby with programmable resolution and period - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy - 2 anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 37 kHz) - The high-speed external clock ## 3.7 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions, and can be individually remapped using dedicated alternate function registers. All GPIOs are high current capable. Each GPIO output, speed can be slowed (40 MHz, 10 MHz, 2 MHz, 400 kHz). The alternate function configuration of I/Os can be locked if needed following a specific sequence in order to avoid spurious writing to the I/O registers. The I/O controller is connected to a dedicated IO bus with a toggling speed of up to 32 MHz. #### **Extended interrupt/event controller (EXTI)** The extended interrupt/event controller consists of 28 edge detector lines used to generate interrupt/event requests. Each line can be individually configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 51 GPIOs can be connected to the 16 configurable interrupt/event lines. The 12 other lines are connected to PVD, RTC, USB, USARTs, LPUART, LPTIMER or comparator events. ### 3.18.6 Window watchdog (WWDG) The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. ### 3.19 Communication interfaces ## 3.19.1 I<sup>2</sup>C bus two I<sup>2</sup>C interface (I2C1, I2C2) can operate in multimaster or slave modes. Each I<sup>2</sup>C interface can support Standard mode (Sm, up to 100 kbit/s), Fast mode (Fm, up to 400 kbit/s) and Fast Mode Plus (Fm+, up to 1 Mbit/s) with 20 mA output drive on some I/Os. 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask) are also supported as well as programmable analog and digital noise filters. **Analog filter Digital filter** Pulse width of Programmable length from 1 to 15 ≥ 50 ns I2C peripheral clocks suppressed spikes 1. Extra filtering capability vs. **Benefits** Available in Stop mode standard requirements. 2. Stable length Wakeup from Stop on address Variations depending on Drawbacks match is not available when digital temperature, voltage, process filter is enabled. Table 10. Comparison of I2C analog and digital filters In addition, I2C1 provides hardware support for SMBus 2.0 and PMBus 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. I2C1 also has a clock domain independent from the CPU clock, allowing the I2C1 to wake up the MCU from Stop mode on address match. Each I2C interface can be served by the DMA controller. Refer to Table 11 for an overview of I2C interface features. Table 11. STM32L053x6/8 I<sup>2</sup>C implementation | I2C features <sup>(1)</sup> | I2C1 | I2C2 | |--------------------------------------------------------------|------|------------------| | 7-bit addressing mode | Х | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus with 20 mA output drive I/Os (up to 1 Mbit/s) | Х | X <sup>(2)</sup> | | Independent clock | Х | - | Table 14. Legend/abbreviations used in the pinout table (continued) | Name | | Abbreviation | Definition | | |--------------------------------------------------------------------|----------------------|-----------------------------|----------------------------------------|--| | Alternate functions Functions selected through GPIOx_AFR registers | | | | | | 1 III IGIICIIOIIS | Additional functions | Functions directly selected | d/enabled through peripheral registers | | Table 15. STM32L053x6/8 pin definitions | Pin | num | ber | | | | | sxe/o pin dennitions | | |--------|--------|---------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------|------------------------------------| | LQFP48 | LQFP64 | TFBGA64 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 1 | 1 | B2 | VLCD | S | - | - | - | - | | 2 | 2 | A2 | PC13 | I/O | FT | İ | - | RTC_TAMP1/RTC_TS/RT<br>C_OUT/WKUP2 | | 3 | 3 | A1 | PC14-OSC32_IN<br>(PC14) | I/O | FT | - | - | OSC32_IN | | 4 | 4 | B1 | PC15-<br>OSC32_OUT<br>(PC15) | I/O | тс | - | - | OSC32_OUT | | 5 | 5 | C1 | PH0-OSC_IN<br>(PH0) | I/O | тс | - | USB_CRS_SYNC | OSC_IN | | 6 | 6 | D1 | PH1-OSC_OUT<br>(PH1) | I/O | тс | - | - | OSC_OUT | | 7 | 7 | E1 | NRST | I/O | RST | - | - | - | | - | 8 | E3 | PC0 | I/O | FT | - | LPTIM1_IN1,<br>LCD_SEG18, EVENTOUT,<br>TSC_G7_IO1 | ADC_IN10 | | - | 9 | E2 | PC1 | I/O | FT | - | LPTIM1_OUT,<br>LCD_SEG19, EVENTOUT,<br>TSC_G7_IO2 | ADC_IN11 | | - | 10 | F2 | PC2 | I/O | FT | - | LPTIM1_IN2,<br>LCD_SEG20,<br>SPI2_MISO/I2S2_MCK,<br>TSC_G7_IO3 | ADC_IN12 | | - | 11 | - | PC3 | I/O | FT | - | LPTIM1_ETR,<br>LCD_SEG21,<br>SPI2_MOSI/I2S2_SD,<br>TSC_G7_IO4 | ADC_IN13 | 40/132 DocID025844 Rev 7 **Table 22. Current characteristics** | Symbol | Ratings | Max. | Unit | | | |----------------------------------|--------------------------------------------------------------------------------------------------|----------------------|------|--|--| | $\Sigma I_{VDD}^{(2)}$ | Total current into sum of all V <sub>DD</sub> power lines (source) <sup>(1)</sup> | 105 | | | | | ΣI <sub>VSS</sub> <sup>(2)</sup> | Total current out of sum of all V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 105 | | | | | ΣI <sub>VDD_USB</sub> | Total current into V <sub>DD_USB</sub> power lines (source) | 25 | | | | | I <sub>VDD(PIN)</sub> | | | | | | | I <sub>VSS(PIN)</sub> | | | | | | | I <sub>IO</sub> | Output current sunk by any I/O and control pin except FTf pins | 16 | | | | | | Output current sunk by FTf pins | 22 | | | | | | Output current sourced by any I/O and control pin | -16 | mA | | | | | Total output current sunk by sum of all IOs and control pins except PA11 and PA12 <sup>(2)</sup> | 90 | | | | | ΣΙ <sub>ΙΟ(PIN)</sub> | Total output current sunk by PA11 and PA12 | 25 | | | | | | Total output current sourced by sum of all IOs and control pins <sup>(2)</sup> | -90 | | | | | ı | Injected current on FT, FTf, RST and B pins | -5/+0 <sup>(3)</sup> | | | | | I <sub>INJ(PIN)</sub> | Injected current on TC pin | ± 5 <sup>(4)</sup> | | | | | ΣΙ <sub>ΙΝJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(5)</sup> | ± 25 | | | | - All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages. - Positive current injection is not possible on these I/Os. A negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 21* for maximum allowed input voltage values. - A positive injection is induced by V<sub>IN</sub> > V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 21: Voltage characteristics* for the maximum allowed input voltage values. - 5. When several inputs are submitted to a current injection, the maximum $\Sigma I_{INJ(PIN)}$ is the absolute sum of the positive and negative injected currents (instantaneous values). **Table 23. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | Table 30. Current consumption in Run mode, code with data processing running from RAM | Symbol | Parameter | Conc | f <sub>HCLK</sub> | Тур | Max <sup>(1)</sup> | Unit | | |----------------------------------|--------------------------|-----------------------------------------------|------------------------------------------------------|---------|--------------------|------|----| | | | | Range 3, | 1 MHz | 135 | 170 | μΑ | | | | | V <sub>CORE</sub> =1.2 V, | 2 MHz | 240 | 270 | | | | | | VOS[1:0]=11 | 4 MHz | 450 | 480 | | | | | $f_{HSE} = f_{HCLK}$ up to 16 | Range 2, | 4 MHz | 0.52 | 0.6 | | | | | MHz included,<br>$f_{HSE} = f_{HCLK}/2$ above | V <sub>CORE</sub> =1.5 ,V, | 8 MHz | 1 | 1.2 | | | | | 16 MHz (PLL ON) <sup>(2)</sup> | VOS[1:0]=10 | 16 MHz | 2 | 2.3 | mA | | | Owner to a comment in | | Range 1, | 8 MHz | 1.25 | 1.4 | | | Supply current in Run mode, code | | V <sub>CORE</sub> =1.8 V, | 16 MHz | 2.45 | 2.8 | | | | from<br>RAM) | executed from RAM, Flash | | VOS[1:0]=01 | 32 MHz | 5.1 | 5.4 | | | i (Aivi) | switched off | · | Range 3,<br>V <sub>CORE</sub> =1.2 V,<br>VOS[1:0]=11 | 65 kHz | 34.5 | 75 | μΑ | | | | | | 524 kHz | 83 | 120 | | | | | | | 4.2 MHz | 485 | 540 | | | | | | Range 2,<br>V <sub>CORE</sub> =1.5 V,<br>VOS[1:0]=10 | 16 MHz | 2.1 | 2.3 | ^ | | | | | Range 1,<br>V <sub>CORE</sub> =1.8 V,<br>VOS[1:0]=01 | 32 MHz | 5.1 | 5.6 | mA | <sup>1.</sup> Guaranteed by characterization results at 125 $^{\circ}$ C, unless otherwise specified. Table 31. Current consumption in Run mode vs code type, code with data processing running from RAM<sup>(1)</sup> | Symbol | Parameter | | | f <sub>HCLK</sub> | Тур | Unit | | |----------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|-------------------|----------|------|----| | | | | | Dhrystone | | 450 | | | Supply current in Run mode, code | | | Range 3,<br>V <sub>CORE</sub> =1.2 V, | CoreMark | 4 841 1- | 575 | | | | f <sub>HSE</sub> = f <sub>HCLK</sub> up to<br>16 MHz included, | VCORE-1.2 V,<br>VOS[1:0]=11 | Fibonacci | 4 MHz | 370 | μA | | | | | | while(1) | | 340 | | | | RAM) | from executed from RAM, Flash switched off | f <sub>HSE</sub> = f <sub>HCLK</sub> /2 above<br>16 MHz (PLL ON) <sup>(2)</sup> | | Dhrystone | - 32 MHz | 5.1 | mA | | | | | Range 1, | CoreMark | | 6.25 | | | | | | V <sub>CORE</sub> =1.8 V,<br>VOS[1:0]=01 | Fibonacci | | 4.4 | | | | | | | while(1) | | 4.7 | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. 62/132 DocID025844 Rev 7 <sup>2.</sup> Oscillator bypassed (HSEBYP = 1 in RCC\_CR register). <sup>2.</sup> Oscillator bypassed (HSEBYP = 1 in RCC\_CR register). ### Low-speed external user clock generated from an external source The characteristics given in the following table result from tests performed using a low-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 24*. Table 42. Low-speed external user clock characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------|---------------------------------------|----------------------------------|-----------------|--------|--------------------|------| | f <sub>LSE_ext</sub> | User external clock source frequency | | | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | | | - | V <sub>DD</sub> | V | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | - | V <sub>SS</sub> | - | 0.3V <sub>DD</sub> | V | | t <sub>w(LSE)</sub> | OSC32_IN high or low time | | 465 | - | - | ns | | $\begin{matrix} t_{r(LSE)} \\ t_{f(LSE)} \end{matrix}$ | OSC32_IN rise or fall time | | - | - | 10 | 113 | | C <sub>IN(LSE)</sub> | OSC32_IN input capacitance | - | - | 0.6 | - | pF | | DuCy <sub>(LSE)</sub> | Duty cycle | - | 45 | - | 55 | % | | IL | OSC32_IN Input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | - | - | ±1 | μΑ | <sup>1.</sup> Guaranteed by design, not tested in production Figure 18. Low-speed external clock source AC timing diagram Table 48. MSI oscillator characteristics (continued) | Symbol | Parameter | Condition | Тур | Max | Unit | |---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------|------|------| | ACC <sub>MSI</sub> | Frequency error after factory calibration | - | ±0.5 | - | % | | | MSI oscillator frequency drift<br>0 °C ≤T <sub>A</sub> ≤85 °C | - | ±3 | - | | | | | MSI range 0 | - 8.9 | +7.0 | | | | | MSI range 1 | - 7.1 | +5.0 | | | D <sub>TEMP(MSI)</sub> <sup>(1)</sup> | | MSI range 2 | - 6.4 | +4.0 | % | | () | MSI oscillator frequency drift<br>$V_{DD} = 3.3 \text{ V}, -40 \text{ °C} \leq T_A \leq 110 \text{ °C}$ | MSI range 3 | - 6.2 | +3.0 | | | | The side of | MSI range 4 | - 5.2 | +3.0 | | | | | MSI range 5 | - 4.8 | +2.0 | | | | | MSI range 6 | - 4.7 | +2.0 | | | D <sub>VOLT(MSI)</sub> <sup>(1)</sup> | MSI oscillator frequency drift<br>1.65 V ≤V <sub>DD</sub> ≤3.6 V, T <sub>A</sub> = 25 °C | - | - | 2.5 | %/V | | | | MSI range 0 | 0.75 | - | | | | MSI oscillator power consumption | MSI range 1 | 1 | - | | | | | MSI range 2 | 1.5 | - | | | I <sub>DD(MSI)</sub> <sup>(2)</sup> | | MSI range 3 | 2.5 | - | μΑ | | | | MSI range 4 | 4.5 | - | - | | | | MSI range 5 | 8 | - | | | | | MSI range 6 | 15 | - | | | | | MSI range 0 | 30 | - | | | | | MSI range 1 | 20 | - | | | | | MSI range 2 | 15 | - | | | | | MSI range 3 | 10 | - | | | <b>+</b> | MSI oscillator startup time | MSI range 4 | 6 | - | 116 | | t <sub>SU(MSI)</sub> | INIST OSCINATOR STATEOP TIME | MSI range 5 | 5 | - | μs | | | | MSI range 6,<br>Voltage range 1<br>and 2 | 3.5 | - | | | | | MSI range 6,<br>Voltage range 3 | 5 | - | | ### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 24* and *Table 60*, respectively. Unless otherwise specified, the parameters given in *Table 60* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 24*. Table 60. I/O AC characteristics<sup>(1)</sup> | OSPEEDRx[1:0]<br>bit value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max <sup>(2)</sup> | Unit | |-------------------------------------------|-----------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------|-----|--------------------|---------| | | f | Maximum frequency <sup>(3)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | - | 400 | kHz | | 00 | f <sub>max(IO)out</sub> | waximum frequency. | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 2.7 V | - | 100 | KIIZ | | 00 | t <sub>f(IO)out</sub> | Output rise and fall time | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | - | 125 | ns | | | t <sub>r(IO)out</sub> | Output rise and fail time | $C_L = 50 \text{ pF}, V_{DD} = 1.65 \text{ V to } 2.7 \text{ V}$ | - | 320 | 113 | | | f | Maximum frequency <sup>(3)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | - | 2 | MHz | | 01 | f <sub>max(IO)out</sub> | waximum nequency | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 2.7 V | - | 0.6 | IVIIIZ | | 01 | t <sub>f(IO)out</sub> | Output rise and fall time | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | - | 30 | | | | t <sub>r(IO)out</sub> | Output rise and fail time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 2.7 V | - | 65 | ns | | | F | Maximum frequency <sup>(3)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | - | 10 | MHz | | 10 | F <sub>max(IO)out</sub> Maximum frequer | waximum frequency. | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 2.7 V | - | 2 | IVITZ | | 10 | t <sub>f(IO)out</sub> | Output rise and fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | - | 13 | no | | | t <sub>r(IO)out</sub> | Output rise and fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 2.7 V | - | 28 | ns | | | Е | Maximum frequency <sup>(3)</sup> | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | - | 35 | MHz | | 11 | F <sub>max(IO)out</sub> | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 2.7 V | - | 10 | IVII IZ | | 11 | t <sub>f(IO)out</sub> | 0 | C <sub>L</sub> = 30 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | - | 6 | no | | | t <sub>r(IO)out</sub> | Output rise and fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 2.7 V | - | 17 | ns | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 1 | MHz | | | t <sub>f(IO)out</sub> | Output fall time | $C_L = 50 \text{ pF}, V_{DD} = 2.5 \text{ V to } 3.6 \text{ V}$ | - | 10 | no | | Fm+ | t <sub>r(IO)out</sub> | Output rise time | | - | 30 | ns | | configuration <sup>(4)</sup> | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 350 | KHz | | | t <sub>f(IO)out</sub> | Output fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 3.6 V | | 15 | | | | t <sub>r(IO)out</sub> | Output rise time | | - | 60 | ns | | - | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | - | 8 | - | ns | <sup>1.</sup> The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the line reference manual for a description of GPIO Port configuration register. 88/132 DocID025844 Rev 7 <sup>2.</sup> Guaranteed by design. <sup>3.</sup> The maximum frequency is defined in Figure 24. <sup>4.</sup> When Fm+ configuration is set, the I/O speed control is bypassed. Refer to the line reference manual for a detailed description of Fm+ I/O configuration. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------| | tsettling | Settling time (full scale: for a 12-bit code transition between the lowest and the highest input codes till DAC_OUT reaches final value ±1LSB | $C_L \le 50 \text{ pF, } R_L \ge 5 \text{ k}\Omega$ | - | 7 | 12 | μs | | Update rate | Max frequency for a correct DAC_OUT change (95% of final value) with 1 LSB variation in the input code | $C_L \le 50 \text{ pF, } R_L \ge 5 \text{ k}\Omega$ | - | - | 1 | Msps | | t <sub>WAKEUP</sub> | Wakeup time from off state (setting the ENx bit in the DAC Control register) <sup>(9)</sup> | $C_L \le 50 \text{ pF, } R_L \ge 5 \text{ k}\Omega$ | - | 9 | 15 | μs | | PSRR+ | V <sub>DDA</sub> supply rejection ratio (static DC measurement) | $C_L \le 50 \text{ pF, } R_L \ge 5 \text{ k}\Omega$ | - | -60 | -35 | dB | Table 65. DAC characteristics (continued) - 1. Guaranteed by characterization results. - 2. Guaranteed by design, not tested in production. - 3. Connected between DAC\_OUT and V<sub>SSA</sub>. - 4. Difference between two consecutive codes 1 LSB. - 5. Difference between measured value at Code i and the value at Code i on a line drawn between Code 0 and last Code 4095. - 6. Difference between the value measured at Code (0x800) and the ideal value = $V_{REE+}/2$ . - 7. Difference between the value measured at Code (0x001) and the ideal value. - Difference between ideal slope of the transfer function and measured slope computed from code 0x000 and 0xFFF when buffer is OFF, and from code giving 0.2 V and (V<sub>DDA</sub> – 0.2) V when buffer is ON. - 9. In buffered mode, the output can overshoot above the final value for low input code (starting from min value). Figure 30. 12-bit buffered/non-buffered DAC 57 Figure 33. SPI timing diagram - master mode<sup>(1)</sup> 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . Figure 36. USB timings: definition of data signal rise and fall time Table 79. USB: full speed electrical characteristics | | Driver characteristics <sup>(1)</sup> | | | | | | | | |------------------|---------------------------------------|--------------------------------|-----|-----|------|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | t <sub>r</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | | | | t <sub>f</sub> | Fall Time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | | | | t <sub>rfm</sub> | Rise/ fall time matching | t <sub>r</sub> /t <sub>f</sub> | 90 | 110 | % | | | | | V <sub>CRS</sub> | Output signal crossover voltage | | 1.3 | 2.0 | V | | | | <sup>1.</sup> Guaranteed by design. ### 6.3.21 LCD controller The devices embed a built-in step-up converter to provide a constant LCD reference voltage independently from the $V_{DD}$ voltage. An external capacitor $C_{\text{ext}}$ must be connected to the $V_{\text{LCD}}$ pin to decouple this converter. Table 80. LCD controller characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|---------------------------------------|-----|------|-----|------| | $V_{LCD}$ | LCD external voltage | - | - | 3.6 | | | V <sub>LCD0</sub> | LCD internal reference voltage 0 | - | 2.6 | - | | | V <sub>LCD1</sub> | LCD internal reference voltage 1 | - | 2.73 | - | | | V <sub>LCD2</sub> | LCD internal reference voltage 2 | - | 2.86 | - | | | V <sub>LCD3</sub> | LCD internal reference voltage 3 | - | 2.98 | - | V | | V <sub>LCD4</sub> | LCD internal reference voltage 4 | - | 3.12 | - | | | V <sub>LCD5</sub> | LCD internal reference voltage 5 | - | 3.26 | - | | | V <sub>LCD6</sub> | LCD internal reference voltage 6 | - | 3.4 | - | | | V <sub>LCD7</sub> | LCD internal reference voltage 7 | - | 3.55 | - | | | C <sub>ext</sub> | V <sub>LCD</sub> external capacitance | 0.1 | - | 2 | μF | Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0). Table 80. LCD controller characteristics (continued) | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------------------|------------------------------------------------------------------|------|----------------------|-----------|------| | I <sub>LCD</sub> <sup>(1)</sup> | Supply current at V <sub>DD</sub> = 2.2 V | - | 3.3 | - | μA | | 'LCD` | Supply current at V <sub>DD</sub> = 3.0 V | - | 3.1 | - | μΑ | | R <sub>Htot</sub> <sup>(2)</sup> | Low drive resistive network overall value | 5.28 | 6.6 | 7.92 | МΩ | | R <sub>L</sub> <sup>(2)</sup> | High drive resistive network total value | 192 | 240 | 288 | kΩ | | V <sub>44</sub> | Segment/Common highest level voltage | - | - | $V_{LCD}$ | V | | V <sub>34</sub> | Segment/Common 3/4 level voltage | - | 3/4 V <sub>LCD</sub> | - | | | V <sub>23</sub> | Segment/Common 2/3 level voltage | - | 2/3 V <sub>LCD</sub> | - | | | V <sub>12</sub> | Segment/Common 1/2 level voltage | - | 1/2 V <sub>LCD</sub> | - | V | | V <sub>13</sub> | Segment/Common 1/3 level voltage | - | 1/3 V <sub>LCD</sub> | - | V | | V <sub>14</sub> | Segment/Common 1/4 level voltage | - | 1/4 V <sub>LCD</sub> | - | | | V <sub>0</sub> | Segment/Common lowest level voltage | 0 | - | - | | | ΔVxx <sup>(3)</sup> | Segment/Common level voltage error T <sub>A</sub> = -40 to 85 °C | - | - | ± 50 | mV | LCD enabled with 3 V internal step-up active, 1/8 duty, 1/4 bias, division ratio= 64, all pixels active, no LCD connected. <sup>2.</sup> Guaranteed by design. <sup>3.</sup> Guaranteed by characterization results. # 9 Revision history Table 87. Document revision history | Date | Revision | Changes | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 07-Feb-2014 | 1 | Initial release. | | 29-Apr-2014 | 2 | Updated Table 4: Functionalities depending on the working mode (from Run/active down to standby). Added Section 3.2: Interconnect matrix. Updated Figure 4: STM32L053x6/8 TFBGA64 ballout - 5x 5 mm. Added VREF_OUT additional function to PB0 and PB1, replaced TTa I/O structure by TC, and updated PA0/4/5 and PC5/14 I/O structure, and added note 2 in Table 15: STM32L053x6/8 pin definitions. Updated Table 24: General operating conditions, Table 21: Voltage characteristics and Table 22: Current characteristics. Modified conditions in Table 27: Embedded internal reference voltage. Updated Table 28: Current consumption in Run mode, code with data processing running from Flash, Table 30: Current consumption in Run mode, code with data processing running from Rhah, Table 30: Current consumption in Sleep mode, Table 33: Current consumption in Low-power run mode, Table 34: Current consumption in Low-power run mode, Table 36: Typical and maximum current consumptions in Stap mode and Table 36: Typical and maximum current consumptions in Standby mode. Added Figure 12: IDD vs VDD, at TA= 25/55/85/105 °C, Run mode, code running from Flash memory, Range 2, HSI, 1WS, Figure 13: IDD vs VDD, at TA= 25/55/85/105 °C, Run mode, code running from Flash memory, Range 2, HSI16, 1WS, Figure 14: IDD vs VDD, at TA= 25/55/85/105/125 °C, Low-power run mode, code running from RAM, Range 3, MSI (Range 0) at 64 KHz, 0 WS, Figure 15: IDD vs VDD, at TA= 25/55/85/105/125 °C, Stop mode with RTC enabled and running on LSE Low drive and Figure 16: IDD vs VDD, at TA= 25/55/85/105/125 °C, Stop mode with RTC disabled, all clocks OFF. Updated Table 43: HSE oscillator characteristics. Added Figure 21: HSI16 minimum and maximum value versus temperature. Updated Table 45: ESD absolute maximum ratings, Table 57: I/O current injection susceptibility, Table 58: I/O static characteristics. Added Figure 22: VIHV/IL versus VDD (CMOS I/Os) and Figure 23: VIHV/IL versus VDD (TTL I/Os). Updated Table 62: ADC characteristics, Table 64: ADC accuracy, and Figure 27: T | Table 87. Document revision history (continued) | Date | Revision | Changes | |------|----------|----------| | Date | | <u> </u> |