



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 32MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB                          |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT     |
| Number of I/O              | 51                                                                    |
| Program Memory Size        | 32KB (32K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 2K x 8                                                                |
| RAM Size                   | 8K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V                                                          |
| Data Converters            | A/D 16x12b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 64-TFBGA                                                              |
| Supplier Device Package    | 64-TFBGA (5x5)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l053r6h6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.19.5 Universal serial bus (USB)

The STM32L053x6/8 embed a full-speed USB device peripheral compliant with the USB specification version 2.0. The internal USB PHY supports USB FS signaling, embedded DP pull-up and also battery charging detection according to Battery Charging Specification Revision 1.2. The USB interface implements a full-speed (12 Mbit/s) function interface with added support for USB 2.0 Link Power Management. It has software-configurable endpoint setting with packet memory up to 1 KB and suspend/resume support. It requires a precise 48 MHz clock which can be generated from the internal main PLL (the clock source must use a HSE crystal oscillator) or by the internal 48 MHz oscillator in automatic trimming mode. The synchronization for this oscillator can be taken from the USB data stream itself (SOF signalization) which allows crystal-less operation.

# 3.20 Clock recovery system (CRS)

The STM32L053x6/8 embed a special block which allows automatic trimming of the internal 48 MHz oscillator to guarantee its optimal accuracy over the whole device operational range. This automatic trimming is based on the external synchronization signal, which could be either derived from USB SOF signalization, from LSE oscillator, from an external signal on CRS\_SYNC pin or generated by user software. For faster lock-in during startup it is also possible to combine automatic trimming with manual trimming action.

# 3.21 Cyclic redundancy check (CRC) calculation unit

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location.

# 3.22 Serial wire debug port (SW-DP)

An ARM SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU.



|   | 1                         | 2      | 3     | 4     | 5      | 6      | 7      | 8      |
|---|---------------------------|--------|-------|-------|--------|--------|--------|--------|
| A | PC14,<br>(0SC32)<br>`_IN' | (PC13) | (PB9) | (PB4) | (PB3)  | (PA15) | (PA14) | (PA13) |
| В | PC75-<br>OSC32<br>_OUT    | (VLCD) | (PB8) |       | (PD2)  | (PC11) | (PC10) | (PA12) |
| С | PHO-<br>SC_IN             | (vss)  | (PB7) | (PB5) | (PC12) | (PA10) | (PA9)  | (PA11) |
| D |                           |        | (PB6) | (vss) | (vss)  | (vss)  | (PA8)  | (PC9)  |
| E | (NRST)                    | (PC1)  | (PC0) | (VDD) | (VDD)  |        | (PC7)  | (PC8)  |
| F | (VSSA)                    | (PC2)  | (PA2) | (PA5) | (PB0)  | (PC6)  | (PB15) | (PB14) |
| G |                           | (PA0)  | (PA3) | (PA6) | (PB1)  | (PB2)  | (PB10) | (PB13) |
| н | (VDDA)                    | (PA1)  | (PA4) | (PA7) | (PC4)  | (PC5)  | (PB11) | (PB12) |
|   | L                         |        |       |       |        |        |        |        |

Figure 4. STM32L053x6/8 TFBGA64 ballout - 5x 5 mm

1. The above figure shows the package top view.

2. I/O pin supplied by VDD\_USB.



| _             |                        |                            |                                        |
|---------------|------------------------|----------------------------|----------------------------------------|
| Name          |                        | Abbreviation               | Definition                             |
| Pin functions | Alternate<br>functions | Functions selected throug  | gh GPIOx_AFR registers                 |
| Pin functions | Additional functions   | Functions directly selecte | d/enabled through peripheral registers |

#### Table 14. Legend/abbreviations used in the pinout table (continued)

### Table 15. STM32L053x6/8 pin definitions

| Pin    | num    | ber     |                                       |          |               |       |                                                                |                                    |
|--------|--------|---------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------|------------------------------------|
| LQFP48 | LQFP64 | TFBGA64 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                            | Additional functions               |
| 1      | 1      | B2      | VLCD                                  | S        | -             | -     | -                                                              | -                                  |
| 2      | 2      | A2      | PC13                                  | I/O      | FT            | -     | -                                                              | RTC_TAMP1/RTC_TS/RT<br>C_OUT/WKUP2 |
| 3      | 3      | A1      | PC14-OSC32_IN<br>(PC14)               | I/O      | FT            | -     | -                                                              | OSC32_IN                           |
| 4      | 4      | B1      | PC15-<br>OSC32_OUT<br>(PC15)          | I/O      | тс            | -     | -                                                              | OSC32_OUT                          |
| 5      | 5      | C1      | PH0-OSC_IN<br>(PH0)                   | I/O      | тс            | -     | USB_CRS_SYNC                                                   | OSC_IN                             |
| 6      | 6      | D1      | PH1-OSC_OUT<br>(PH1)                  | I/O      | тс            | -     | -                                                              | OSC_OUT                            |
| 7      | 7      | E1      | NRST                                  | I/O      | RST           | -     | -                                                              | -                                  |
| -      | 8      | E3      | PC0                                   | I/O      | FT            | -     | LPTIM1_IN1,<br>LCD_SEG18, EVENTOUT,<br>TSC_G7_IO1              | ADC_IN10                           |
| -      | 9      | E2      | PC1                                   | I/O      | FT            | -     | LPTIM1_OUT,<br>LCD_SEG19, EVENTOUT,<br>TSC_G7_IO2              | ADC_IN11                           |
| -      | 10     | F2      | PC2                                   | I/O      | FT            | -     | LPTIM1_IN2,<br>LCD_SEG20,<br>SPI2_MISO/I2S2_MCK,<br>TSC_G7_IO3 | ADC_IN12                           |
| -      | 11     | -       | PC3                                   | I/O      | FT            | -     | LPTIM1_ETR,<br>LCD_SEG21,<br>SPI2_MOSI/I2S2_SD,<br>TSC_G7_IO4  | ADC_IN13                           |



- 2.  $V_{DD\_USB}$  must respect the following conditions:
- When V<sub>DD</sub> is powered-on (V<sub>DD</sub> < V<sub>DD</sub> min), V<sub>DD</sub> USB should be always lower than V<sub>DD</sub>.
- When V<sub>DD</sub> is powered-down (V<sub>DD</sub> < V<sub>DD</sub> min), V<sub>DD</sub> USB should be always lower than V<sub>DD</sub>.
- In operating mode,  $V_{DD\_USB}$  could be lower or higher  $V_{DD.}$
- If the USB is not used,  $V_{DD\_USB}$  must range from  $V_{DD\_min}$  to  $V_{DD\_max}$  to be able to use PA11 and PA12 as standard I/Os.
- 3. To sustain a voltage higher than  $V_{\text{DD}}\text{+}0.3\text{V},$  the internal pull-up/pull-down resistors must be disabled.
- 4. If  $T_A$  is lower, higher  $P_D$  values are allowed as long as  $T_J$  does not exceed  $T_J$  max (see *Table 85: Thermal characteristics on page 123*).



| Symbol            | Parameter          | Conditions                                | Min  | Тур  | Max  | Unit |  |
|-------------------|--------------------|-------------------------------------------|------|------|------|------|--|
| V <sub>PVD6</sub> | D\/D throshold 6   | Falling edge                              | 2.97 | 3.05 | 3.09 |      |  |
|                   |                    | Rising edge                               | 3.08 | 3.15 | 3.20 | v    |  |
| V <sub>hyst</sub> |                    | BOR0 threshold                            | -    | 40   | -    |      |  |
|                   | Hysteresis voltage | All BOR and PVD thresholds excepting BOR0 | -    | 100  | -    | mV   |  |

Table 25. Embedded reset and power control block characteristics (continued)

1. Guaranteed by characterization results.

2. Valid for device version without BOR at power up. Please see option "D" in Ordering information scheme for more details.

# 6.3.3 Embedded internal reference voltage

The parameters given in *Table 27* are based on characterization results, unless otherwise specified.

| Table 26. Embedde | ed internal ret | ference voltage | calibration values |
|-------------------|-----------------|-----------------|--------------------|
|                   |                 |                 |                    |

| Calibration value name | Description                                                            | Memory address            |
|------------------------|------------------------------------------------------------------------|---------------------------|
| VREFINT_CAL            | Raw data acquired at<br>temperature of 25 °C<br>V <sub>DDA</sub> = 3 V | 0x1FF8 0078 - 0x1FF8 0079 |

| Symbol                                   | Parameter                                                                                    | Conditions                                                                              | Min   | Тур   | Max   | Unit   |
|------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------|-------|-------|--------|
| V <sub>REFINT out</sub> <sup>(2)</sup>   | Internal reference voltage                                                                   | – 40 °C < T <sub>J</sub> < +125 °C                                                      | 1.202 | 1.224 | 1.242 | V      |
| T <sub>VREFINT</sub>                     | Internal reference startup time                                                              | -                                                                                       | -     | 2     | 3     | ms     |
| V <sub>VREF_MEAS</sub>                   | V <sub>DDA</sub> and V <sub>REF+</sub> voltage during<br>V <sub>REFINT</sub> factory measure | -                                                                                       | 2.99  | 3     | 3.01  | V      |
| A <sub>VREF_MEAS</sub>                   | Accuracy of factory-measured V <sub>REFINT</sub> value <sup>(3)</sup>                        | Including uncertainties<br>due to ADC and<br>V <sub>DDA</sub> /V <sub>REF+</sub> values | -     | -     | ±5    | mV     |
| T <sub>Coeff</sub> <sup>(4)</sup>        | Temperature coefficient                                                                      | –40 °C < T <sub>J</sub> < +125 °C                                                       | -     | 25    | 100   | ppm/°C |
| A <sub>Coeff</sub> <sup>(4)</sup>        | Long-term stability                                                                          | 1000 hours, T= 25 °C                                                                    | -     | -     | 1000  | ppm    |
| V <sub>DDCoeff</sub> <sup>(4)</sup>      | Voltage coefficient                                                                          | 3.0 V < V <sub>DDA</sub> < 3.6 V                                                        | -     | -     | 2000  | ppm/V  |
| T <sub>S_vrefint</sub> <sup>(4)(5)</sup> | ADC sampling time when<br>reading the internal reference<br>voltage                          | -                                                                                       | 5     | 10    | -     | μs     |
| T <sub>ADC_BUF</sub> <sup>(4)</sup>      | Startup time of reference voltage buffer for ADC                                             | -                                                                                       | -     | -     | 10    | μs     |
| I <sub>BUF_ADC</sub> <sup>(4)</sup>      | Consumption of reference voltage buffer for ADC                                              | -                                                                                       | -     | 13.5  | 25    | μA     |
| I <sub>VREF_OUT</sub> <sup>(4)</sup>     | VREF_OUT output current <sup>(6)</sup>                                                       | -                                                                                       | -     | -     | 1     | μA     |
| C <sub>VREF_OUT</sub> <sup>(4)</sup>     | VREF_OUT output load                                                                         | -                                                                                       | -     | -     | 50    | pF     |

# Table 27. Embedded internal reference voltage<sup>(1)</sup>







Figure 13.  $I_{DD}$  vs  $V_{DD}$ , at T<sub>A</sub>= 25/55/85/105 °C, Run mode, code running from Flash memory, Range 2, HSI16, 1WS





| Symbol      | Parameter      | Condi                                      | tions                                                | f <sub>HCLK</sub> | Тур  | Max <sup>(1)</sup> | Unit |
|-------------|----------------|--------------------------------------------|------------------------------------------------------|-------------------|------|--------------------|------|
|             |                |                                            | Range 3.                                             | 1 MHz             | 43.5 | 90                 |      |
|             |                |                                            | V <sub>CORE</sub> =1.2 V,                            | 2 MHz             | 72   | 120                |      |
|             |                |                                            | VOS[1:0]=11                                          | 4 MHz             | 130  | 180                |      |
|             |                | f <sub>HSE</sub> = f <sub>HCLK</sub> up to | Range 2.                                             | 4 MHz             | 160  | 210                |      |
|             |                | 16 MHz included,                           | V <sub>CORE</sub> =1.5 V,                            | 8 MHz             | 305  | 370                |      |
|             |                | 16 MHz (PLL ON) <sup>(2)</sup>             | VOS[1:0]=10                                          | 16 MHz            | 590  | 710                |      |
|             |                |                                            | Range 1.                                             | 8 MHz             | 370  | 430                |      |
|             | Supply current |                                            | V <sub>CORE</sub> =1.8 V,                            | 16 MHz            | 715  | 860                |      |
|             | mode, Flash    |                                            | VOS[1:0]=01                                          | 32 MHz            | 1650 | 1900               |      |
|             | OFF            |                                            | Range 3.                                             | 65 kHz            | 18   | 65                 |      |
|             |                | MSI clock                                  | V <sub>CORE</sub> =1.2 V,                            | 524 kHz           | 31.5 | 75                 |      |
|             |                |                                            | VOS[1:0]=11                                          | 4.2 MHz           | 140  | 210                |      |
|             |                | HSI16 clock source<br>(16 MHz)             | Range 2,<br>V <sub>CORE</sub> =1.5 V,<br>VOS[1:0]=10 | 16 MHz            | 665  | 830                |      |
| L (Sloop)   |                |                                            | Range 1,<br>V <sub>CORE</sub> =1.8 V,<br>VOS[1:0]=01 | 32 MHz            | 1750 | 2100               |      |
| IDD (Sleep) |                | f <sub>HSE</sub> = f <sub>HCLK</sub> up to | Range 3,<br>V <sub>CORE</sub> =1.2 V,<br>VOS[1:0]=11 | 1 MHz             | 57.5 | 130                | μΑ   |
|             |                |                                            |                                                      | 2 MHz             | 84   | 170                |      |
|             |                |                                            |                                                      | 4 MHz             | 150  | 280                |      |
|             |                |                                            | Range 2,<br><sub>CORE</sub> =1.5 V,                  | 4 MHz             | 170  | 310                |      |
|             |                | 16 MHz included,                           |                                                      | 8 MHz             | 315  | 420                |      |
|             |                | 16 MHz (PLL ON) <sup>(2)</sup>             | VOS[1:0]=10                                          | 16 MHz            | 605  | 770                |      |
|             |                |                                            | Range 1.                                             | 8 MHz             | 380  | 460                |      |
|             | Supply current |                                            | V <sub>CORE</sub> =1.8 V,                            | 16 MHz            | 730  | 950                |      |
|             | mode, Flash    |                                            | VOS[1:0]=01                                          | 32 MHz            | 1650 | 2400               |      |
|             | ON             |                                            | Range 3.                                             | 65 kHz            | 29.5 | 110                |      |
|             |                | MSI clock                                  | V <sub>CORE</sub> =1.2 V,                            | 524 kHz           | 44.5 | 130                |      |
|             |                |                                            | VOS[1:0]=11                                          | 4.2 MHz           | 150  | 270                |      |
|             |                | HSI16 clock source<br>(16 MHz)             | Range 2,<br>V <sub>CORE</sub> =1.5 V,<br>VOS[1:0]=10 | 16 MHz            | 680  | 950                |      |
|             |                |                                            | Range 1,<br>V <sub>CORE</sub> =1.8 V,<br>VOS[1:0]=01 | 32 MHz            | 1750 | 2100               |      |

| Table 32. | Current | consumption | in | Sleep | mode |
|-----------|---------|-------------|----|-------|------|
|-----------|---------|-------------|----|-------|------|

1. Guaranteed by characterization results at 125 °C, unless otherwise specified.



#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical data corruption (control registers...)

Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading.

| Symbol I            |            | Conditions                                                  | Monitorod       | Max             |                  |                  |      |
|---------------------|------------|-------------------------------------------------------------|-----------------|-----------------|------------------|------------------|------|
|                     | Parameter  |                                                             | frequency band  | 8 MHz/<br>4 MHz | 8 MHz/<br>16 MHz | 8 MHz/<br>32 MHz | Unit |
|                     |            | $V_{DD} = 3.6 V,$ $T_A = 25 °C,$ compliant with IEC 61967-2 | 0.1 to 30 MHz   | -21             | -15              | -12              |      |
| s                   | Poak lovel |                                                             | 30 to 130 MHz   | -14             | -12              | -1               | dBµV |
| S <sub>EMI</sub> Pe | reak level |                                                             | 130 MHz to 1GHz | -10             | -11              | -7               |      |
|                     |            |                                                             | EMI Level       | 1               | 1                | 1                | -    |

Table 54. EMI characteristics



# 6.3.13 I/O port characteristics

### General input/output characteristics

Unless otherwise specified, the parameters given in *Table 58* are derived from tests performed under the conditions summarized in *Table 24*. All I/Os are CMOS and TTL compliant.

| Symbol           | Parameter                                         | Conditions                                                                                                    | Min                 | Тур                                | Мах                                | Unit |
|------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------|------------------------------------|------|
| VII              | Input low level voltage                           | TC, FT, FTf, RST<br>I/Os                                                                                      | -                   | -                                  | 0.3V <sub>DD</sub>                 |      |
|                  |                                                   | BOOT0 pin                                                                                                     | -                   | -                                  | 0.14V <sub>DD</sub> <sup>(1)</sup> |      |
| V <sub>IH</sub>  | Input high level voltage                          | All I/Os                                                                                                      | 0.7 V <sub>DD</sub> | -                                  | -                                  | V    |
| V.               | I/O Schmitt trigger voltage hysteresis            | Standard I/Os                                                                                                 | -                   | 10% V <sub>DD</sub> <sup>(3)</sup> | -                                  |      |
| V hys            | (2)                                               | BOOT0 pin                                                                                                     | -                   | 0.01                               | -                                  |      |
|                  |                                                   | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub><br>All I/Os except for<br>PA11, PA12, BOOT0<br>and FTf I/Os | -                   | -                                  | ±50                                |      |
|                  |                                                   | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub> ,<br>PA11 and PA12 I/Os                                     | -                   | -                                  | -50/+250                           | nA   |
|                  |                                                   | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub><br>FTf I/Os                                                 | -                   | -                                  | ±100                               |      |
| l <sub>ikg</sub> | Input leakage current <sup>(4)</sup>              | V <sub>DD</sub> ≤V <sub>IN</sub> ≤5 V<br>All I/Os except for<br>PA11, PA12, BOOT0<br>and FTf I/Os             | -                   | -                                  | 200                                | nA   |
|                  |                                                   | V <sub>DD</sub> ⊴V <sub>IN</sub> ⊴5 V<br>FTf I/Os                                                             | -                   | -                                  | 500                                |      |
|                  |                                                   | V <sub>DD</sub> ⊴V <sub>IN</sub> ⊴5 V<br>PA11, PA12 and<br>BOOT0                                              | -                   | -                                  | 10                                 | μA   |
| R <sub>PU</sub>  | Weak pull-up equivalent resistor <sup>(5)</sup>   | $V_{IN} = V_{SS}$                                                                                             | 30                  | 45                                 | 60                                 | kΩ   |
| R <sub>PD</sub>  | Weak pull-down equivalent resistor <sup>(5)</sup> | $V_{IN} = V_{DD}$                                                                                             | 30                  | 45                                 | 60                                 | kΩ   |
| C <sub>IO</sub>  | I/O pin capacitance                               | -                                                                                                             | -                   | 5                                  | -                                  | pF   |

| Table 58. I/O static charact | teristics |
|------------------------------|-----------|
|------------------------------|-----------|

1. Guaranteed by characterization.

2. Hysteresis voltage between Schmitt trigger switching levels. Guaranteed by characterization results.

3. With a minimum of 200 mV. Guaranteed by characterization results.

4. The max. value may be exceeded if negative current is injected on adjacent pins.

 Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This MOS/NMOS contribution to the series resistance is minimum (~10% order).



### **Output voltage levels**

Unless otherwise specified, the parameters given in *Table 59* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 24*. All I/Os are CMOS and TTL compliant.

| Symbol                            | Parameter                                  | Conditions                                                                                 | Min                   | Max  | Unit |
|-----------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------|------|------|
| V <sub>OL</sub> <sup>(1)</sup>    | Output low level voltage for an I/O<br>pin | CMOS port <sup>(2)</sup> ,                                                                 | -                     | 0.4  |      |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage for an I/O pin   | $1_{\text{IO}} = 1_{\text{O}} = 1_{\text{O}}$<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | V <sub>DD</sub> -0.4  | -    |      |
| V <sub>OL</sub> <sup>(1)</sup>    | Output low level voltage for an I/O pin    | TTL port <sup>(2)</sup> ,<br>I <sub>IO</sub> =+ 8 mA<br>2.7 V ≤V <sub>DD</sub> ≤ 3.6 V     | -                     | 0.4  |      |
| V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin   | TTL port <sup>(2)</sup> ,<br>I <sub>IO</sub> = -6 mA<br>2.7 V ≤V <sub>DD</sub> ≤ 3.6 V     | 2.4                   | -    |      |
| V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O<br>pin | I <sub>IO</sub> = +15 mA<br>2.7 V ≤V <sub>DD</sub> ≤ 3.6 V                                 | -                     | 1.3  | V    |
| V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin   | I <sub>IO</sub> = -15 mA<br>2.7 V ≤V <sub>DD</sub> ≤ 3.6 V                                 | V <sub>DD</sub> -1.3  | -    |      |
| V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin    | I <sub>IO</sub> = +4 mA<br>1.65 V ≤V <sub>DD</sub> < 3.6 V                                 | -                     | 0.45 |      |
| V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin   | $I_{IO} = -4 \text{ mA}$<br>1.65 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                     | V <sub>DD</sub> -0.45 | -    |      |
| Va                                | Output low level voltage for an FTf        | $I_{IO} = 20 \text{ mA}$<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                      | -                     | 0.4  |      |
| VOLFM+````                        | I/O pin in Fm+ mode                        | $I_{IO}$ = 10 mA<br>1.65 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                             | -                     | 0.4  |      |

#### Table 59. Output voltage characteristics

 The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 22*. The sum of the currents sunk by all the I/Os (I/O ports and control pins) must always be respected and must not exceed ΣI<sub>IO(PIN)</sub>.

2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

3. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in Table 22. The sum of the currents sourced by all the I/Os (I/O ports and control pins) must always be respected and must not exceed  $\Sigma I_{IO(PIN)}$ .

4. Guaranteed by characterization results.



### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 24* and *Table 60*, respectively.

Unless otherwise specified, the parameters given in *Table 60* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 24*.

| OSPEEDRx[1:0]<br>bit value <sup>(1)</sup> | Symbol                  | Parameter                                                       | Conditions                                                | Min | Max <sup>(2)</sup> | Unit    |
|-------------------------------------------|-------------------------|-----------------------------------------------------------------|-----------------------------------------------------------|-----|--------------------|---------|
|                                           | f                       | Maximum frequency <sup>(3)</sup>                                | $C_L$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V                  | -   | 400                | kH7     |
| 00                                        | 'max(IO)out             |                                                                 | $C_{L}$ = 50 pF, $V_{DD}$ = 1.65 V to 2.7 V               | -   | 100                | KI IZ   |
| 00                                        | t <sub>f(IO)out</sub>   | Output rise and fall time                                       | $C_L$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V                  | -   | 125                | ns      |
|                                           | t <sub>r(IO)out</sub>   |                                                                 | $C_L$ = 50 pF, $V_{DD}$ = 1.65 V to 2.7 V                 | -   | 320                | 113     |
|                                           | f (IO) (                | Maximum frequency <sup>(3)</sup>                                | $C_L$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V                  | -   | 2                  | MHz     |
| 01                                        | 'max(IO)out             | Maximum nequency                                                | $C_L$ = 50 pF, $V_{DD}$ = 1.65 V to 2.7 V                 | -   | 0.6                | 101112  |
| 01                                        | t <sub>f(IO)out</sub>   | Output rise and fall time                                       | $C_{L}$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V                | -   | 30                 | ns      |
|                                           | t <sub>r(IO)out</sub>   |                                                                 | $C_L$ = 50 pF, $V_{DD}$ = 1.65 V to 2.7 V                 | -   | 65                 | 113     |
|                                           | F (10)                  | Maximum frequency <sup>(3)</sup>                                | $C_L$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V                  | -   | 10                 | МНт     |
| 10                                        | max(IO)out              | Maximum nequency                                                | $C_L$ = 50 pF, $V_{DD}$ = 1.65 V to 2.7 V                 | -   | 2                  | 1011 12 |
| 10                                        | t <sub>f(IO)out</sub>   | Output rise and fall time                                       | $C_{L}$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V                | -   | 13                 | ne      |
|                                           | t <sub>r(IO)out</sub>   |                                                                 | $C_{L}$ = 50 pF, $V_{DD}$ = 1.65 V to 2.7 V               | -   | 28                 | 113     |
|                                           | F                       | Maximum frequency <sup>(3)</sup>                                | $C_{L}$ = 30 pF, $V_{DD}$ = 2.7 V to 3.6 V                | -   | 35                 |         |
| 11                                        | ' max(IO)out            |                                                                 | $C_{L}$ = 50 pF, $V_{DD}$ = 1.65 V to 2.7 V               | -   | 10                 |         |
|                                           | t <sub>f(IO)out</sub>   | Output rise and fall time                                       | $C_{L}$ = 30 pF, $V_{DD}$ = 2.7 V to 3.6 V                | -   | 6                  |         |
|                                           | t <sub>r(IO)out</sub>   |                                                                 | $C_{L}$ = 50 pF, $V_{DD}$ = 1.65 V to 2.7 V               | -   | 17                 | 115     |
|                                           | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup>                                |                                                           | -   | 1                  | MHz     |
|                                           | t <sub>f(IO)out</sub>   | Output fall time                                                | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.5 V to 3.6 V  | -   | 10                 | -       |
| Fm+                                       | t <sub>r(IO)out</sub>   | Output rise time                                                |                                                           | -   | 30                 | 115     |
| configuration <sup>(4)</sup>              | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup>                                |                                                           | -   | 350                | KHz     |
|                                           | t <sub>f(IO)out</sub>   | Output fall time                                                | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 3.6 V | -   | 15                 | -       |
|                                           | t <sub>r(IO)out</sub>   | Output rise time                                                |                                                           | -   | 60                 | 115     |
| -                                         | t <sub>EXTIpw</sub>     | Pulse width of external signals detected by the EXTI controller | -                                                         | 8   | -                  | ns      |

Table 60. I/O AC characteristics<sup>(1)</sup>

1. The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the line reference manual for a description of GPIO Port configuration register.

2. Guaranteed by design.

3. The maximum frequency is defined in *Figure* 24.

4. When Fm+ configuration is set, the I/O speed control is bypassed. Refer to the line reference manual for a detailed description of Fm+ I/O configuration.





Figure 27. Typical connection diagram using the ADC

- 1. Refer to Table 62: ADC characteristics for the values of RAIN, RADC and CADC.
- C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.

### **General PCB design guidelines**

Power supply decoupling should be performed as shown in *Figure 28* or *Figure 29*, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. The 10 nF capacitors should be ceramic (good quality). They should be placed as close as possible to the chip.



Figure 28. Power supply and reference decoupling (V<sub>REF+</sub> not connected to V<sub>DDA</sub>)



| Symbol                | Parameter                                                                                                                                                 | Conditions                                          | Min | Тур | Max | Unit |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------|
| t <sub>SETTLING</sub> | Settling time (full scale: for a<br>12-bit code transition between<br>the lowest and the highest<br>input codes till DAC_OUT<br>reaches final value ±1LSB | $C_L \le 50 \text{ pF, } R_L \ge 5 \text{ k}\Omega$ | -   | 7   | 12  | μs   |
| Update rate           | Max frequency for a correct<br>DAC_OUT change (95% of<br>final value) with 1 LSB<br>variation in the input code                                           | $C_L \le 50 \text{ pF, } R_L \ge 5 \text{ k}\Omega$ | -   | -   | 1   | Msps |
| t <sub>WAKEUP</sub>   | Wakeup time from off state<br>(setting the ENx bit in the DAC<br>Control register) <sup>(9)</sup>                                                         | $C_L \le 50 \text{ pF, } R_L \ge 5 \text{ k}\Omega$ | -   | 9   | 15  | μs   |
| PSRR+                 | V <sub>DDA</sub> supply rejection ratio<br>(static DC measurement)                                                                                        | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$  | -   | -60 | -35 | dB   |

Table 65. DAC characteristics (continued)

1. Guaranteed by characterization results.

2. Guaranteed by design, not tested in production.

3. Connected between DAC\_OUT and V<sub>SSA</sub>.

4. Difference between two consecutive codes - 1 LSB.

5. Difference between measured value at Code i and the value at Code i on a line drawn between Code 0 and last Code 4095.

6. Difference between the value measured at Code (0x800) and the ideal value =  $V_{REF+}/2$ .

7. Difference between the value measured at Code (0x001) and the ideal value.

- 8. Difference between ideal slope of the transfer function and measured slope computed from code 0x000 and 0xFFF when buffer is OFF, and from code giving 0.2 V and ( $V_{DDA} 0.2$ ) V when buffer is ON.
- 9. In buffered mode, the output can overshoot above the final value for low input code (starting from min value).







# 6.3.19 Timer characteristics

### **TIM timer characteristics**

The parameters given in the Table 70 are guaranteed by design.

Refer to Section 6.3.13: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).

| Symbol               | Parameter                             | Conditions                    | Min    | Мах                     | Unit                 |
|----------------------|---------------------------------------|-------------------------------|--------|-------------------------|----------------------|
| t ann                | Timer resolution time                 |                               | 1      | -                       | t <sub>TIMxCLK</sub> |
| res(TIM)             |                                       | f <sub>TIMxCLK</sub> = 32 MHz | 31.25  | -                       | ns                   |
| f                    | Timer external clock frequency on CH1 |                               | 0      | f <sub>TIMxCLK</sub> /2 | MHz                  |
| 'EXT                 | to CH4                                | f <sub>TIMxCLK</sub> = 32 MHz | 0      | 16                      | MHz                  |
| Res <sub>TIM</sub>   | Timer resolution                      | -                             |        | 16                      | bit                  |
|                      | 16-bit counter clock period when      | -                             | 1      | 65536                   | t <sub>TIMxCLK</sub> |
| <sup>t</sup> COUNTER | prescaler disabled)                   | f <sub>TIMxCLK</sub> = 32 MHz | 0.0312 | 2048                    | μs                   |
| t                    | Maximum possible count                | -                             | -      | 65536 × 65536           | t <sub>TIMxCLK</sub> |
| 'MAX_COUNT           |                                       | f <sub>TIMxCLK</sub> = 32 MHz | -      | 134.2                   | S                    |

Table 70. TIMx characteristics<sup>(1)</sup>

1. TIMx is used as a general term to refer to the TIM2, TIM6, TIM21, and TIM22 timers.

# 6.3.20 Communications interfaces

# I<sup>2</sup>C interface characteristics

The  $I^2C$  interface meets the timings requirements of the  $I^2C$ -bus specification and user manual rev. 03 for:

- Standard-mode (Sm) : with a bit rate up to 100 kbit/s
- Fast-mode (Fm) : with a bit rate up to 400 kbit/s
- Fast-mode Plus (Fm+) : with a bit rate up to 1 Mbit/s.

The I<sup>2</sup>C timing requirements are guaranteed by design when the I<sup>2</sup>C peripheral is properly configured (refer to the reference manual for details). The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and VDDIOx is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement (refer to *Section 6.3.13: I/O port characteristics* for the I2C I/Os characteristics).

All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter (see *Table 71* for the analog filter characteristics).





Figure 34. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup>

- 1. Measurement points are done at CMOS levels:  $0.3 \times V_{DD}$  and  $0.7 \times V_{DD}$ .
- 2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.



Figure 35. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup>

- 1. Guaranteed by characterization results.
- 2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.





#### Figure 36. USB timings: definition of data signal rise and fall time

#### Table 79. USB: full speed electrical characteristics

|                  | Driver ch                       | naracteristics <sup>(1)</sup>  |     |     |      |
|------------------|---------------------------------|--------------------------------|-----|-----|------|
| Symbol           | Parameter                       | Conditions                     | Min | Max | Unit |
| t <sub>r</sub>   | Rise time <sup>(2)</sup>        | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |
| t <sub>f</sub>   | Fall Time <sup>(2)</sup>        | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |
| t <sub>rfm</sub> | Rise/ fall time matching        | t <sub>r</sub> /t <sub>f</sub> | 90  | 110 | %    |
| V <sub>CRS</sub> | Output signal crossover voltage |                                | 1.3 | 2.0 | V    |

1. Guaranteed by design.

Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0). 2.

#### 6.3.21 LCD controller

The devices embed a built-in step-up converter to provide a constant LCD reference voltage independently from the  $V_{DD}$  voltage. An external capacitor  $C_{ext}$  must be connected to the V<sub>LCD</sub> pin to decouple this converter.

| Symbol            | Parameter                             | Min | Тур  | Мах | Unit |
|-------------------|---------------------------------------|-----|------|-----|------|
| V <sub>LCD</sub>  | LCD external voltage                  | -   | -    | 3.6 |      |
| V <sub>LCD0</sub> | LCD internal reference voltage 0      | -   | 2.6  | -   |      |
| V <sub>LCD1</sub> | LCD internal reference voltage 1      | -   | 2.73 | -   |      |
| V <sub>LCD2</sub> | LCD internal reference voltage 2      | -   | 2.86 | -   |      |
| V <sub>LCD3</sub> | LCD internal reference voltage 3      | -   | 2.98 | -   | V    |
| V <sub>LCD4</sub> | LCD internal reference voltage 4      | -   | 3.12 | -   |      |
| V <sub>LCD5</sub> | LCD internal reference voltage 5      | -   | 3.26 | -   |      |
| V <sub>LCD6</sub> | LCD internal reference voltage 6      | -   | 3.4  | -   |      |
| V <sub>LCD7</sub> | LCD internal reference voltage 7      | -   | 3.55 | -   | Ī    |
| C <sub>ext</sub>  | V <sub>LCD</sub> external capacitance | 0.1 | -    | 2   | μF   |

Table 80. LCD controller characteristics



# 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status *are available at www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

# 7.1 LQFP64 package information



Figure 37. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline

1. Drawing is not to scale.



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11-Mar-2016 | 6        | Updated number of SPIs on cover page and in <i>Table 1: Ultra-low-power STM32L053x6/x8 device features and peripheral counts.</i><br>Changed minimum comparator supply voltage to 1.65 V on cover page.<br>Added number of fast and standard channels in <i>Section 3.12: Analog-to-digital converter (ADC).</i><br>Changed LCD_VLCD1 into LCD_VLCD2 in <i>Section 3.13.2: VLCD</i> voltage monitoring.<br>Updated Section 3.19.2: Universal synchronous/asynchronous receiver transmitter (USART) and Section 3.19.4: Serial peripheral interface (SPI)/Inter-integrated sound (I2S) to mention the fact that USARTs with synchronous mode feature can be used as SPI master interfaces.<br>Added baudrate allowing to wake up the MCU from Stop mode in <i>Section 3.19.2: Universal synchronous receiver transmitter (USART)</i> and <i>Section 3.19.3: Low-power universal asynchronous receiver transmitter (USART)</i> and <i>Section 3.19.3: Low-power universal asynchronous receiver transmitter (LPUART)</i> .<br>In <i>Section 6: Electrical characteristics</i> , updated notes related to values guaranteed by characterization.<br><i>Section 6.3.15: 12-bit ADC characteristics</i> :<br>– <i>Table 62: ADC characteristics</i> :<br>Distinction made between V <sub>DDA</sub> for fast and standard channels; added note 1<br>Added note 4 related to R <sub>ADC</sub> .<br>Updated f <sub>TRIG</sub> and V <sub>AIN</sub> maximum value; added V <sub>REF+</sub> .<br>Updated t <sub>S</sub> and t <sub>CONV</sub> .<br>– Updated <i>able 63: RAIN max for fADC = 16 MHz</i> for f <sub>ADC</sub> = 16 MHz<br>and distinction made between fast and standard channels.<br>Updated R <sub>O</sub> and added Note 2 in <i>Table 65: DAC characteristics</i> .<br>Added Table <i>72: USART/LPUART characteristics</i> .<br>Updated <i>Figure 45: LQFP48 marking example (package top view)</i> . |

Table 87. Document revision history (continued)



| Date        | Revision | Changes                                                                                                                                                                                                                                |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |          | Updated note related to PA4 in <i>Table 15:</i> STM32L053x6/8 pin<br>definitions; added same note to PA4 in <i>Table 8:</i> Capacitive sensing<br>GPIOs available on STM32L053x6/8 devices and Table 16: Alternate<br>function port A. |
|             |          | Updated VDD_USB and VDD in <i>Table 15: STM32L053x6/8 pin definitions</i> . Renamed USB_OE into USB_NOE.                                                                                                                               |
|             |          | Added mission profile compliance with JEDEC JESD47 in Section 6.2: Absolute maximum ratings.                                                                                                                                           |
| 11-Oct-2016 | 7        | Added note 2. related to the position of the 0.1 $\mu$ F capacitor below <i>Figure 25: Recommended NRST pin protection</i> .                                                                                                           |
|             |          | Updated R <sub>L</sub> in <i>Table 62: ADC characteristics</i> .                                                                                                                                                                       |
|             |          | Updated t <sub>AF</sub> maximum value for range 1 in <i>Table 71: I2C analog filter characteristics</i> .                                                                                                                              |
|             |          | Updated t <sub>WUUSART</sub> description in <i>Table 72: USART/LPUART characteristics</i> .                                                                                                                                            |
|             |          | Updated Figure 31: SPI timing diagram - slave mode and CPHA = 0<br>and Figure 32: SPI timing diagram - slave mode and CPHA = 1(1).                                                                                                     |
|             |          | Added reference to optional marking or inset/upset marks in all package device marking sections.                                                                                                                                       |

|--|



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics – All rights reserved

DocID025844 Rev 7

