



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 32MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                |
| Number of I/O              | 25                                                                        |
| Program Memory Size        | 28KB (16K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 1K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                               |
| Data Converters            | A/D 11x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                            |
| Supplier Device Package    | 28-SSOP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1938-e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Address                | Name   | Bit 7                     | Bit 6                                       | Bit 5         | Bit 4           | Bit 3         | Bit 2        | ,<br>Bit 1 | Bit 0     | Value on<br>POR, BOR | Value on all<br>other<br>Resets |
|------------------------|--------|---------------------------|---------------------------------------------|---------------|-----------------|---------------|--------------|------------|-----------|----------------------|---------------------------------|
| Bank 8                 |        |                           |                                             |               |                 |               |              |            |           |                      |                                 |
| 400h <sup>(2)</sup>    | INDF0  | Addressing<br>(not a phys | this location<br>ical register)             | uses contents | s of FSR0H/F    | SR0L to addre | ess data mer | mory       |           | XXXX XXXX            | ****                            |
| 401h <sup>(2)</sup>    | INDF1  | Addressing<br>(not a phys | this location<br>ical register)             | uses contents | s of FSR1H/F    | SR1L to addre | ess data mer | nory       |           | XXXX XXXX            | XXXX XXXX                       |
| 402h <sup>(2)</sup>    | PCL    | Program Co                | Program Counter (PC) Least Significant Byte |               |                 |               |              |            |           | 0000 0000            | 0000 0000                       |
| 403h <sup>(2)</sup>    | STATUS | —                         | – – – TO PD Z DC C                          |               |                 |               |              |            | 1 1000    | q quuu               |                                 |
| 404h <sup>(2)</sup>    | FSR0L  | Indirect Dat              | ta Memory Ad                                | ldress 0 Low  | Pointer         |               |              |            |           | 0000 0000            | uuuu uuuu                       |
| 405h <sup>(2)</sup>    | FSR0H  | Indirect Dat              | ta Memory Ad                                | ldress 0 High | Pointer         |               |              |            |           | 0000 0000            | 0000 0000                       |
| 406h <sup>(2)</sup>    | FSR1L  | Indirect Dat              | ta Memory Ad                                | ldress 1 Low  | Pointer         |               |              |            |           | 0000 0000            | uuuu uuuu                       |
| 407h <sup>(2)</sup>    | FSR1H  | Indirect Dat              | ta Memory Ad                                | ldress 1 High | Pointer         |               |              |            |           | 0000 0000            | 0000 0000                       |
| 408h <sup>(2)</sup>    | BSR    | —                         | _                                           | _             |                 | E             | BSR<4:0>     |            |           | 0 0000               | 0 0000                          |
| 409h <sup>(2)</sup>    | WREG   | Working Re                | egister                                     |               |                 |               |              |            |           | 0000 0000            | uuuu uuuu                       |
| 40Ah <sup>(1, 2)</sup> | PCLATH | —                         | Write Buffer                                | for the upper | 7 bits of the F | Program Coun  | nter         |            |           | -000 0000            | -000 0000                       |
| 40Bh <sup>(2)</sup>    | INTCON | GIE                       | PEIE                                        | TMR0IE        | INTE            | IOCIE         | TMR0IF       | INTF       | IOCIF     | 0000 0000            | 0000 0000                       |
| 40Ch                   | —      | Unimplemented             |                                             |               |                 |               |              |            | _         | _                    |                                 |
| 40Dh                   | —      | Unimplemented             |                                             |               |                 |               |              |            | _         | _                    |                                 |
| 40Eh                   | —      | Unimplemented             |                                             |               |                 |               |              | _          | _         |                      |                                 |
| 40Fh                   | —      | Unimpleme                 | nted                                        |               |                 |               |              |            |           | _                    | _                               |
| 410h                   | —      | Unimpleme                 | nted                                        |               |                 |               |              |            |           | _                    | -                               |
| 411h                   | —      | Unimpleme                 | nted                                        |               |                 |               |              |            |           | _                    | _                               |
| 412h                   | —      | Unimpleme                 | nted                                        |               |                 |               |              |            |           | _                    | _                               |
| 413h                   | —      | Unimpleme                 | nted                                        |               |                 |               |              |            |           | _                    | _                               |
| 414h                   | —      | Unimpleme                 | nted                                        |               |                 |               |              |            |           | _                    | _                               |
| 415h                   | TMR4   | Timer 4 Mo                | dule Register                               |               |                 |               |              |            |           | 0000 0000            | 0000 0000                       |
| 416h                   | PR4    | Timer 4 Per               | riod Register                               |               |                 |               |              |            |           | 1111 1111            | 1111 1111                       |
| 417h                   | T4CON  | —                         |                                             | T4OUT         | PS<3:0>         |               | TMR4ON       | T4CK       | PS<1:0>   | -000 0000            | -000 0000                       |
| 418h                   | —      | Unimpleme                 | nted                                        |               |                 |               |              |            |           | _                    | _                               |
| 419h                   | —      | Unimplemented             |                                             |               |                 |               |              | _          | _         |                      |                                 |
| 41Ah                   | —      | Unimplemented             |                                             |               |                 |               |              | _          | _         |                      |                                 |
| 41Bh                   | —      | Unimplemented             |                                             |               |                 |               |              | _          | _         |                      |                                 |
| 41Ch                   | TMR6   | Timer 6 Module Register   |                                             |               |                 |               |              | 0000 0000  | 0000 0000 |                      |                                 |
| 41Dh                   | PR6    | Timer 6 Per               | riod Register                               |               |                 |               |              |            |           | 1111 1111            | 1111 1111                       |
| 41Eh                   | T6CON  | —                         |                                             | T6OUT         | PS<3:0>         |               | TMR6ON       | T6CK       | PS<1:0>   | -000 0000            | -000 0000                       |
| 41Fh                   |        | Unimpleme                 | ented                                       |               |                 |               |              |            |           | _                    | _                               |

#### TABLE 3-10: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'.

Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<14:8>, whose contents are transferred to the upper byte of the program counter.

2: These registers can be addressed from any bank.

3: These registers/bits are not implemented on PIC16(L)F1938 devices, read as '0'.

4: Unimplemented, read as '1'.

DS40001574C-page 40

### 5.6 Register Definitions: Oscillator Control

#### REGISTER 5-1: OSCCON: OSCILLATOR CONTROL REGISTER

| R/W-0/0                                                                                                                                                                                                                                                          | R/W-0/0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W-1/1          | R/W-1/1   | R/W-1/1        | U-0              | R/W-0/0          | R/W-0/0      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------|----------------|------------------|------------------|--------------|
| SPLLEN                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | IRCF             | <3:0>     |                |                  | SCS              | <1:0>        |
| bit 7                                                                                                                                                                                                                                                            | ÷                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |           |                |                  |                  | bit 0        |
|                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |           |                |                  |                  |              |
| Legend:                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |           |                |                  |                  |              |
| R = Readal                                                                                                                                                                                                                                                       | ble bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | W = Writable     | bit       | U = Unimpler   | nented bit, read | d as '0'         |              |
| u = Bit is ur                                                                                                                                                                                                                                                    | nchanged                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | x = Bit is unkr  | nown      | -n/n = Value a | at POR and BO    | R/Value at all o | other Resets |
| '1' = Bit is s                                                                                                                                                                                                                                                   | set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | '0' = Bit is cle | ared      |                |                  |                  |              |
| bit 7 SPLLEN: Software PLL Enable bit<br>If PLLEN in Configuration Words = 1:<br>SPLLEN bit is ignored. 4x PLL is always enabled (subject to oscillator requirements)<br>If PLLEN in Configuration Words = 0:<br>1 = 4x PLL Is enabled<br>0 = 4x PLL is disabled |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |           |                |                  |                  |              |
| bit 6-3                                                                                                                                                                                                                                                          | $0 = 4x PLL \text{ is disabled}$ it 6-3 $IRCF<3:0>: Internal Oscillator Frequency Select bits$ $1111 = 16 \text{ MHz HF}$ $1110 = 8 \text{ MHz or 32 MHz HF (see Section 5.2.2.1 "HFINTOSC")}$ $1101 = 4 \text{ MHz HF}$ $100 = 2 \text{ MHz HF}$ $1010 = 500 \text{ KHz HF}^{(1)}$ $1001 = 250 \text{ KHz HF}^{(1)}$ $1000 = 125 \text{ KHz HF}^{(1)}$ $0111 = 500 \text{ KHz MF (default upon Reset)}$ $0110 = 250 \text{ KHz MF}$ $0101 = 125 \text{ KHz MF}$ $0101 = 125 \text{ KHz MF}$ $0101 = 31.25 \text{ KHz MF}^{(1)}$ |                  |           |                |                  |                  |              |
| bit 2<br>bit 1-0                                                                                                                                                                                                                                                 | Unimplemented: Read as '0'<br>SCS<1:0>: System Clock Select bits<br>1x = Internal oscillator block<br>01 = Timer1 oscillator<br>00 = Clock determined by FOSC<2:0> in Configuration Words.                                                                                                                                                                                                                                                                                                                                       |                  |           |                |                  |                  |              |
| Note 1:                                                                                                                                                                                                                                                          | Duplicate frequer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ncy derived from | HFINTOSC. |                |                  |                  |              |

### 6.0 RESETS

There are multiple ways to reset this device:

- Power-on Reset (POR)
- Brown-out Reset (BOR)
- MCLR Reset
- WDT Reset
- RESET instruction
- Stack Overflow
- Stack Underflow
- Programming mode exit

To allow VDD to stabilize, an optional power-up timer can be enabled to extend the Reset time after a BOR or POR event.

A simplified block diagram of the On-Chip Reset Circuit is shown in Figure 6-1.

#### FIGURE 6-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT



#### 11.3.2 ERASING FLASH PROGRAM MEMORY

While executing code, program memory can only be erased by rows. To erase a row:

- 1. Load the EEADRH:EEADRL register pair with the address of new row to be erased.
- 2. Clear the CFGS bit of the EECON1 register.
- 3. Set the EEPGD, FREE, and WREN bits of the EECON1 register.
- 4. Write 55h, then AAh, to EECON2 (Flash programming unlock sequence).
- 5. Set control bit WR of the EECON1 register to begin the erase operation.
- 6. Poll the FREE bit in the EECON1 register to determine when the row erase has completed.

#### See Example 11-4.

After the "BSF EECON1, WR" instruction, the processor requires two cycles to set up the erase operation. The user must place two NOP instructions after the WR bit is set. The processor will halt internal operations for the typical 2 ms erase time. This is not Sleep mode as the clocks and peripherals will continue to run. After the erase cycle, the processor will resume operation with the third instruction after the EECON1 write instruction.

## 11.3.3 WRITING TO FLASH PROGRAM MEMORY

Program memory is programmed using the following steps:

- 1. Load the starting address of the word(s) to be programmed.
- 2. Load the write latches with data.
- 3. Initiate a programming operation.
- 4. Repeat steps 1 through 3 until all data is written.

Before writing to program memory, the word(s) to be written must be erased or previously unwritten. Program memory can only be erased one row at a time. No automatic erase occurs upon the initiation of the write.

Program memory can be written one or more words at a time. The maximum number of words written at one time is equal to the number of write latches. See Figure 11-2 (block writes to program memory with 8 write latches) for more details. The write latches are aligned to the address boundary defined by EEADRL as shown in Table 11-1. Write operations do not cross these boundaries. At the completion of a program memory write operation, the write latches are reset to contain 0x3FFF. The following steps should be completed to load the write latches and program a block of program memory. These steps are divided into two parts. First, all write latches are loaded with data except for the last program memory location. Then, the last write latch is loaded and the programming sequence is initiated. A special unlock sequence is required to load a write latch with data or initiate a Flash programming operation. This unlock sequence should not be interrupted.

- 1. Set the EEPGD and WREN bits of the EECON1 register.
- 2. Clear the CFGS bit of the EECON1 register.
- Set the LWLO bit of the EECON1 register. When the LWLO bit of the EECON1 register is '1', the write sequence will only load the write latches and will not initiate the write to Flash program memory.
- 4. Load the EEADRH:EEADRL register pair with the address of the location to be written.
- 5. Load the EEDATH:EEDATL register pair with the program memory data to be written.
- Write 55h, then AAh, to EECON2, then set the WR bit of the EECON1 register (Flash programming unlock sequence). The write latch is now loaded.
- 7. Increment the EEADRH:EEADRL register pair to point to the next location.
- 8. Repeat steps 5 through 7 until all but the last write latch has been loaded.
- Clear the LWLO bit of the EECON1 register. When the LWLO bit of the EECON1 register is '0', the write sequence will initiate the write to Flash program memory.
- 10. Load the EEDATH:EEDATL register pair with the program memory data to be written.
- 11. Write 55h, then AAh, to EECON2, then set the WR bit of the EECON1 register (Flash programming unlock sequence). The entire latch block is now written to Flash program memory.

It is not necessary to load the entire write latch block with user program data. However, the entire write latch block will be written to program memory.

An example of the complete write sequence for eight words is shown in Example 11-5. The initial address is loaded into the EEADRH:EEADRL register pair; the eight words of data are loaded using indirect addressing.

Note: The code sequence provided in Example 11-5 must be repeated multiple times to fully program an erased program memory row.

#### 15.1 ADC Configuration

When configuring and using the ADC the following functions must be considered:

- Port configuration
- · Channel selection
- · ADC voltage reference selection
- ADC conversion clock source
- · Interrupt control
- Result formatting

#### 15.1.1 PORT CONFIGURATION

The ADC can be used to convert both analog and digital signals. When converting analog signals, the I/O pin should be configured for analog by setting the associated TRIS and ANSEL bits. Refer to **Section 12.0 "I/O Ports"** for more information.

| Note: | Analog voltages on any pin that is defined  |
|-------|---------------------------------------------|
|       | as a digital input may cause the input buf- |
|       | fer to conduct excess current.              |

#### 15.1.2 CHANNEL SELECTION

There are up to 17 channel selections available:

- AN<13:0> pins
- Temperature Indicator
- DAC Output
- FVR (Fixed Voltage Reference) Output

Refer to Section 16.0 "Temperature Indicator Module", Section 17.0 "Digital-to-Analog Converter (DAC) Module" and Section 14.0 "Fixed Voltage Reference (FVR)" for more information on these channel selections.

The CHS bits of the ADCON0 register determine which channel is connected to the sample and hold circuit.

When changing channels, a delay is required before starting the next conversion. Refer to **Section 15.2 "ADC Operation**" for more information.

#### 15.1.3 ADC VOLTAGE REFERENCE

The ADPREF bits of the ADCON1 register provides control of the positive voltage reference. The positive voltage reference can be:

- VREF+ pin
- Vdd

The ADNREF bits of the ADCON1 register provides control of the negative voltage reference. The negative voltage reference can be:

- VREF- pin
- Vss

See Section 14.0 "Fixed Voltage Reference (FVR)" for more details on the fixed voltage reference.

#### 15.1.4 CONVERSION CLOCK

The source of the conversion clock is software selectable via the ADCS bits of the ADCON1 register. There are seven possible clock options:

- Fosc/2
- Fosc/4
- Fosc/8
- Fosc/16
- Fosc/32
- Fosc/64
- · FRC (dedicated internal oscillator)

The time to complete one bit conversion is defined as TAD. One full 10-bit conversion requires 11.5 TAD periods as shown in Figure 15-2.

For correct conversion, the appropriate TAD specification must be met. Refer to the A/D conversion requirements in the applicable Electrical Specifications Chapter for more information. Table 15-1 gives examples of appropriate ADC clock selections.

Note: Unless using the FRC, any changes in the system clock frequency will change the ADC clock frequency, which may adversely affect the ADC result.

### 15.3 Register Definitions: ADC Control

#### REGISTER 15-1: ADCON0: A/D CONTROL REGISTER 0

| U-0                | R/W-0/0                                      | R/W-0/0                 | R/W-0/0        | R/W-0/0                       | R/W-0/0                            | R/W-0/0          | R/W-0/0     |  |  |
|--------------------|----------------------------------------------|-------------------------|----------------|-------------------------------|------------------------------------|------------------|-------------|--|--|
| —                  |                                              |                         | CHS<4:0>       |                               |                                    | GO/DONE          | ADON        |  |  |
| bit 7              |                                              |                         |                |                               |                                    |                  | bit 0       |  |  |
|                    |                                              |                         |                |                               |                                    |                  |             |  |  |
| Legend:            |                                              |                         |                |                               |                                    |                  |             |  |  |
| R = Readable I     | bit                                          | W = Writable            | bit            | U = Unimplen                  | nented bit, rea                    | d as '0'         |             |  |  |
| u = Bit is uncha   | anged                                        | x = Bit is unkr         | iown           | -n/n = Value a                | at POR and BC                      | R/Value at all c | ther Resets |  |  |
| '1' = Bit is set   |                                              | '0' = Bit is clea       | ared           |                               |                                    |                  |             |  |  |
|                    |                                              |                         |                |                               |                                    |                  |             |  |  |
| bit 7              | Unimplemen                                   | ted: Read as '          | 0'             |                               |                                    |                  |             |  |  |
| bit 6-2            | CHS<4:0>: A                                  | nalog Channel           | Select bits    |                               |                                    |                  |             |  |  |
|                    | 11111 = FVR                                  | (Fixed Voltage          | e Reference) E | Suffer 1 Output <sup>(2</sup> | 2)                                 |                  |             |  |  |
|                    | 11110 = DAC                                  | C output <sup>(1)</sup> | stor(3)        |                               |                                    |                  |             |  |  |
|                    | 11101 = Res                                  | erved. No char          | nel connecteo  | 1.                            |                                    |                  |             |  |  |
|                    | •                                            |                         |                |                               |                                    |                  |             |  |  |
|                    | •                                            |                         |                |                               |                                    |                  |             |  |  |
|                    | •                                            | anyod No ahan           |                | 1                             |                                    |                  |             |  |  |
|                    | 01110 = Res                                  | 3                       | iner connected | 1.                            |                                    |                  |             |  |  |
|                    | 01100 <b>= AN1</b>                           | 2                       |                |                               |                                    |                  |             |  |  |
|                    | 01011 <b>= AN1</b>                           | 1                       |                |                               |                                    |                  |             |  |  |
|                    | 01010 <b>= AN1</b>                           | 0                       |                |                               |                                    |                  |             |  |  |
|                    | 01001 = AN9                                  | )                       |                |                               |                                    |                  |             |  |  |
|                    | 01000 = AN8                                  | 5<br>•(4)               |                |                               |                                    |                  |             |  |  |
|                    | 00111 = AN7                                  | (4)                     |                |                               |                                    |                  |             |  |  |
|                    | 00101 = AN5                                  | (4)                     |                |                               |                                    |                  |             |  |  |
|                    | 00100 <b>= AN4</b>                           | ļ.                      |                |                               |                                    |                  |             |  |  |
|                    | 00011 <b>= AN3</b>                           | 3                       |                |                               |                                    |                  |             |  |  |
|                    | 00010 <b>= AN2</b>                           | 2                       |                |                               |                                    |                  |             |  |  |
|                    | 00001 = AN1                                  |                         |                |                               |                                    |                  |             |  |  |
| <b>L</b> :4        | 00000 = ANO                                  |                         | Chatura hit    |                               |                                    |                  |             |  |  |
| DILI               |                                              |                         | Status Dit     | ing this hit start            |                                    | orgion avalo     |             |  |  |
|                    | $\perp - A/D convThis hit is$                | automatically (         | ployless. Sell | dware when the                | S all A/D conversi<br>Δ/D conversi | on has complet   | ed          |  |  |
|                    | 0 = A/D conversion completed/not in progress |                         |                |                               |                                    |                  |             |  |  |
| bit 0              | ADON: ADC Enable bit                         |                         |                |                               |                                    |                  |             |  |  |
| 1 = ADC is enabled |                                              |                         |                |                               |                                    |                  |             |  |  |
|                    | 0 = ADC is di                                | sabled and cor          | sumes no ope   | erating current               |                                    |                  |             |  |  |
| Note 1: See        | Section 17.0                                 | "Digital-to-An          | alog Convert   | er (DAC) Modı                 | <b>Jle"</b> for more in            | nformation.      |             |  |  |
| 2: See             | Section 14.0                                 | "Fixed Voltag           | e Reference (  | FVR)" for more                | information.                       |                  |             |  |  |
| <b>3</b> : See     | Section 16.0                                 | "Temperature            | Indicator Mo   | dule" for more                | information.                       |                  |             |  |  |

**4:** Not available on the PIC16(L)F1933/1936/1938.



#### 24.6.5 I<sup>2</sup>C MASTER MODE REPEATED START CONDITION TIMING

A Repeated Start condition occurs when the RSEN bit of the SSPCON2 register is programmed high and the Master state machine is no longer active. When the RSEN bit is set, the SCL pin is asserted low. When the SCL pin is sampled low, the Baud Rate Generator is loaded and begins counting. The SDA pin is released (brought high) for one Baud Rate Generator count (TBRG). When the Baud Rate Generator times out, if SDA is sampled high, the SCL pin will be deasserted (brought high). When SCL is sampled high, the Baud Rate Generator is reloaded and begins counting. SDA and SCL must be sampled high for one TBRG. This action is then followed by assertion of the SDA pin (SDA = 0) for one TBRG while SCL is high. SCL is asserted low. Following this, the RSEN bit of the SSPCON2 register will be automatically cleared and the Baud Rate Generator will not be reloaded, leaving the SDA pin held low. As soon as a Start condition is detected on the SDA and SCL pins, the S bit of the SSPSTAT register will be set. The SSPIF bit will not be set until the Baud Rate Generator has timed out.

- Note 1: If RSEN is programmed while any other event is in progress, it will not take effect.
  - **2:** A bus collision during the Repeated Start condition occurs if:
    - SDA is sampled low when SCL goes from low-to-high.
    - SCL goes low before SDA is asserted low. This may indicate that another master is attempting to transmit a data '1'.





#### FIGURE 25-2: EUSART RECEIVE BLOCK DIAGRAM



The operation of the EUSART module is controlled through three registers:

- Transmit Status and Control (TXSTA)
- Receive Status and Control (RCSTA)
- Baud Rate Control (BAUDCON)

These registers are detailed in Register 25-1, Register 25-2 and Register 25-3, respectively.

When the receiver or transmitter section is not enabled then the corresponding RX or TX pin may be used for general purpose input and output.

#### 25.5.1.5 Synchronous Master Reception

Data is received at the RX/DT pin. The RX/DT pin output driver is automatically disabled when the EUSART is configured for synchronous master receive operation.

In Synchronous mode, reception is enabled by setting either the Single Receive Enable bit (SREN of the RCSTA register) or the Continuous Receive Enable bit (CREN of the RCSTA register).

When SREN is set and CREN is clear, only as many clock cycles are generated as there are data bits in a single character. The SREN bit is automatically cleared at the completion of one character. When CREN is set, clocks are continuously generated until CREN is cleared. If CREN is cleared in the middle of a character the CK clock stops immediately and the partial character is discarded. If SREN and CREN are both set, then SREN is cleared at the completion of the first character and CREN takes precedence.

To initiate reception, set either SREN or CREN. Data is sampled at the RX/DT pin on the trailing edge of the TX/CK clock pin and is shifted into the Receive Shift Register (RSR). When a complete character is received into the RSR, the RCIF bit is set and the character is automatically transferred to the two character receive FIFO. The Least Significant eight bits of the top character in the receive FIFO are available in RCREG. The RCIF bit remains set as long as there are unread characters in the receive FIFO.

#### 25.5.1.6 Slave Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a slave receives the clock on the TX/CK line. The TX/CK pin output driver is automatically disabled when the device is configured for synchronous slave transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One data bit is transferred for each clock cycle. Only as many clock cycles should be received as there are data bits.

#### 25.5.1.7 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before RCREG is read to access the FIFO. When this happens the OERR bit of the RCSTA register is set. Previous data in the FIFO will not be overwritten. The two characters in the FIFO buffer can be read, however, no additional characters will be received until the error is cleared. The OERR bit can only be cleared by clearing the overrun condition. If the overrun error occurred when the SREN bit is set and CREN is clear then the error is cleared by reading RCREG. If the overrun occurred when the CREN bit is

set then the error condition is cleared by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART.

#### 25.5.1.8 Receiving 9-bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set the EUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth, and Most Significant, data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCREG.

## 25.5.1.9 Synchronous Master Reception Set-up:

- 1. Initialize the SPBRGH, SPBRGL register pair for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate.
- 2. Clear the ANSEL bit for the RX pin (if applicable).
- 3. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 4. Ensure bits CREN and SREN are clear.
- 5. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 6. If 9-bit reception is desired, set bit RX9.
- 7. Start reception by setting the SREN bit or for continuous reception, set the CREN bit.
- 8. Interrupt flag bit RCIF will be set when reception of a character is complete. An interrupt will be generated if the enable bit RCIE was set.
- 9. Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 10. Read the 8-bit received data by reading the RCREG register.
- 11. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART.





#### FIGURE 30-12: PIC16(L)F1938/39 A/D CONVERSION TIMING (NORMAL MODE)





| Param<br>No. | Symbol                | Characteristic                                               | Min.     | Тур†        | Max. | Units | Conditions |  |
|--------------|-----------------------|--------------------------------------------------------------|----------|-------------|------|-------|------------|--|
| SP70*        | TssL2scH,<br>TssL2scL | $\overline{SS}$ ↓ to SCK↓ or SCK↑ input                      |          | Тсү         | _    | —     | ns         |  |
| SP71*        | TscH                  | SCK input high time (Slave mode                              | e)       | Tcy + 20    | _    | —     | ns         |  |
| SP72*        | TscL                  | SCK input low time (Slave mode                               | )        | Tcy + 20    | _    | —     | ns         |  |
| SP73*        | TDIV2scH,<br>TDIV2scL | Setup time of SDI data input to S                            | SCK edge | 100         | _    | _     | ns         |  |
| SP74*        | TscH2dlL,<br>TscL2dlL | Hold time of SDI data input to SO                            | 100      | _           | —    | ns    |            |  |
| SP75*        | TDOR                  | SDO data output rise time                                    | 3.0-5.5V | —           | 10   | 25    | ns         |  |
|              |                       |                                                              | 1.8-5.5V | —           | 25   | 50    | ns         |  |
| SP76*        | TDOF                  | SDO data output fall time                                    |          | —           | 10   | 25    | ns         |  |
| SP77*        | TssH2doZ              | SS↑ to SDO output high-impeda                                | nce      | 10          | _    | 50    | ns         |  |
| SP78*        | TscR                  | SCK output rise time                                         | 3.0-5.5V | _           | 10   | 25    | ns         |  |
|              |                       | (Master mode)                                                | 1.8-5.5V | —           | 25   | 50    | ns         |  |
| SP79*        | TscF                  | SCK output fall time (Master mod                             | de)      | —           | 10   | 25    | ns         |  |
| SP80*        | TscH2doV,             | SDO data output valid after                                  | 3.0-5.5V | —           | _    | 50    | ns         |  |
|              | TscL2DoV              | SCK edge                                                     | 1.8-5.5V | —           | _    | 145   | ns         |  |
| SP81*        | TDOV2scH,<br>TDOV2scL | SDO data output setup to SCK e                               | Тсу      | _           | —    | ns    |            |  |
| SP82*        | TssL2DoV              | SDO data output valid after $\overline{\text{SS}}\downarrow$ | edge     | _           |      | 50    | ns         |  |
| SP83*        | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge                                          |          | 1.5Tcy + 40 |      | _     | ns         |  |

#### TABLE 30-14: SPI MODE REQUIREMENTS

These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 30-20: I<sup>2</sup>C<sup>™</sup> BUS START/STOP BITS TIMING



\*

| Param<br>No. | Symbol  | Charact         | Min.         | Тур  | Max. | Units | Conditions |                              |  |
|--------------|---------|-----------------|--------------|------|------|-------|------------|------------------------------|--|
| SP90*        | TSU:STA | Start condition | 100 kHz mode | 4700 | _    |       | ns         | Only relevant for Repeated   |  |
|              |         | Setup time      | 400 kHz mode | 600  | _    | —     |            | Start condition              |  |
| SP91*        | THD:STA | Start condition | 100 kHz mode | 4000 | _    | —     | ns         | After this period, the first |  |
|              |         | Hold time       | 400 kHz mode | 600  | _    | —     |            | clock pulse is generated     |  |
| SP92*        | Tsu:sto | Stop condition  | 100 kHz mode | 4700 | -    | —     | ns         |                              |  |
|              |         | Setup time      | 400 kHz mode | 600  | —    | —     |            |                              |  |
| SP93         | THD:STO | Stop condition  | 100 kHz mode | 4000 | _    | —     | ns         |                              |  |
|              |         | Hold time       | 400 kHz mode | 600  | _    |       |            |                              |  |

### TABLE 30-15: I<sup>2</sup>C<sup>™</sup> BUS START/STOP BITS REQUIREMENTS

\* These parameters are characterized but not tested.













#### 32.6 MPLAB X SIM Software Simulator

The MPLAB X SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB X SIM Software Simulator fully supports symbolic debugging using the MPLAB XC Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

#### 32.7 MPLAB REAL ICE In-Circuit Emulator System

The MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs all 8, 16 and 32-bit MCU, and DSC devices with the easy-to-use, powerful graphical user interface of the MPLAB X IDE.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with in-circuit debugger systems (RJ-11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB X IDE. MPLAB REAL ICE offers significant advantages over competitive emulators including full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, logic probes, a ruggedized probe interface and long (up to three meters) interconnection cables.

#### 32.8 MPLAB ICD 3 In-Circuit Debugger System

The MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost-effective, high-speed hardware debugger/programmer for Microchip Flash DSC and MCU devices. It debugs and programs PIC Flash microcontrollers and dsPIC DSCs with the powerful, yet easy-to-use graphical user interface of the MPLAB IDE.

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a highspeed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

#### 32.9 PICkit 3 In-Circuit Debugger/ Programmer

The MPLAB PICkit 3 allows debugging and programming of PIC and dsPIC Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB IDE. The MPLAB PICkit 3 is connected to the design engineer's PC using a fullspeed USB interface and can be connected to the target via a Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the Reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>).

#### 32.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages, and a modular, detachable socket assembly to support various package types. The ICSP cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices, and incorporates an MMC card for file storage and data applications.

28-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Ν   | <b>ILLIMETER</b> | S        |      |
|--------------------------|-----|------------------|----------|------|
| Dimension                | MIN | NOM              | MAX      |      |
| Contact Pitch            | E   |                  | 0.65 BSC |      |
| Contact Pad Spacing      | С   |                  | 7.20     |      |
| Contact Pad Width (X28)  | X1  |                  |          | 0.45 |
| Contact Pad Length (X28) | Y1  |                  |          | 1.75 |
| Distance Between Pads    | G   | 0.20             |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2073A

#### 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                         | Ν                | <b>ILLIMETER</b> | S        |      |
|-------------------------|------------------|------------------|----------|------|
| Dimension               | Dimension Limits |                  |          | MAX  |
| Number of Pins          | N                |                  | 44       |      |
| Pitch                   | е                |                  | 0.65 BSC |      |
| Overall Height          | A                | 0.80             | 0.90     | 1.00 |
| Standoff                | A1               | 0.00             | 0.02     | 0.05 |
| Terminal Thickness      | A3               |                  | 0.20 REF |      |
| Overall Width           | E                |                  | 8.00 BSC |      |
| Exposed Pad Width       | E2               | 6.25             | 6.45     | 6.60 |
| Overall Length          | D                |                  | 8.00 BSC |      |
| Exposed Pad Length      | D2               | 6.25             | 6.45     | 6.60 |
| Terminal Width          | b                | 0.20             | 0.30     | 0.35 |
| Terminal Length         | L                | 0.30             | 0.40     | 0.50 |
| Terminal-to-Exposed-Pad | K                | 0.20             | -        | -    |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension. usually without tolerance. for information purposes only.

Microchip Technology Drawing C04-103C Sheet 2 of 2

### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.<br>Device       | [X] <sup>(1)</sup> X     /XX     XXX       T     I     I     I       Tape and Reel     Temperature     Package     Pattern       Option     Range | <ul> <li>Examples:</li> <li>a) PIC16LF1938 - I/P = Industrial temp., Plastic DIP package, low-voltage VDD limits.</li> <li>b) PIC16F1939 - I/PT = Industrial temp., TQFP package, standard VDD limits.</li> </ul>                                                            |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device:                  | PIC16F1938, PIC16LF1938<br>PIC16F1939, PIC16LF1939                                                                                                | <ul> <li>c) PIC16F1939 - E/ML = Extended temp., QFN package, standard VDD limits.</li> </ul>                                                                                                                                                                                 |
| Tape and Reel<br>Option: | Blank = Standard packaging (tube or tray)<br>T = Tape and Reel <sup>(1)</sup>                                                                     |                                                                                                                                                                                                                                                                              |
| Temperature<br>Range:    | $ I = -40^{\circ}C \text{ to } +85^{\circ}C  E = -40^{\circ}C \text{ to } +125^{\circ}C $                                                         |                                                                                                                                                                                                                                                                              |
| Package:                 | $ \begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                             | Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. |
| Pattern:                 | 3-Digit Pattern Code for QTP (blank otherwise)                                                                                                    |                                                                                                                                                                                                                                                                              |



## **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7828 Fax: 886-7-330-9305

Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820