



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                 |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 28KB (16K x 14)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 11x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Through Hole                                                               |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                    |
| Supplier Device Package    | 28-SPDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1938-i-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **PIN DIAGRAMS**

| Pin Diagram – 28-Pin S | SPDIP/SOIC/SSOP |
|------------------------|-----------------|
|------------------------|-----------------|



# Pin Diagram – 28-Pin QFN/UQFN



# PIC16(L)F1938/9

NOTES:

# 2.0 ENHANCED MID-RANGE CPU

This family of devices contain an enhanced mid-range 8-bit CPU core. The CPU has 49 instructions. Interrupt capability includes automatic context saving. The hardware stack is 16 levels deep and has Overflow and Underflow Reset capability. Direct, Indirect, and Relative addressing modes are available. Two File Select Registers (FSRs) provide the ability to read program and data memory.

- · Automatic Interrupt Context Saving
- 16-level Stack with Overflow and Underflow
- File Select Registers
- Instruction Set

# 2.1 Automatic Interrupt Context Saving

During interrupts, certain registers are automatically saved in shadow registers and restored when returning from the interrupt. This saves stack space and user code. See **Section 7.5 "Automatic Context Saving"**, for more information.

# 2.2 16-Level Stack with Overflow and Underflow

These devices have a hardware stack memory 15 bits wide and 16 words deep. A Stack Overflow or Underflow will set the appropriate bit (STKOVF or STKUNF) in the PCON register, and if enabled will cause a software Reset. See section **Section 3.5 "Stack**" for more details.

# 2.3 File Select Registers

There are two 16-bit File Select Registers (FSR). FSRs can access all file registers and program memory, which allows one Data Pointer for all memory. When an FSR points to program memory, there is one additional instruction cycle in instructions using INDF to allow the data to be fetched. General purpose memory can now also be addressed linearly, providing the ability to access contiguous data larger than 80 bytes. There are also new instructions to support the FSRs. See **Section 3.6 "Indirect Addressing"** for more details.

# 2.4 Instruction Set

There are 49 instructions for the enhanced mid-range CPU to support the features of the CPU. See **Section 29.0 "Instruction Set Summary"** for more details.

#### 5.2.2.3 Internal Oscillator Frequency Adjustment

The 500 kHz internal oscillator is factory calibrated. This internal oscillator can be adjusted in software by writing to the OSCTUNE register (Register 5-3). Since the HFINTOSC and MFINTOSC clock sources are derived from the 500 kHz internal oscillator a change in the OSCTUNE register value will apply to both.

The default value of the OSCTUNE register is '0'. The value is a 6-bit two's complement number. A value of 1Fh will provide an adjustment to the maximum frequency. A value of 20h will provide an adjustment to the minimum frequency.

When the OSCTUNE register is modified, the oscillator frequency will begin shifting to the new frequency. Code execution continues during this shift. There is no indication that the shift has occurred.

OSCTUNE does not affect the LFINTOSC frequency. Operation of features that depend on the LFINTOSC clock source frequency, such as the Power-up Timer (PWRT), Watchdog Timer (WDT), Fail-Safe Clock Monitor (FSCM) and peripherals, are *not* affected by the change in frequency.

# 5.2.2.4 LFINTOSC

The Low-Frequency Internal Oscillator (LFINTOSC) is an uncalibrated 31 kHz internal clock source.

The output of the LFINTOSC connects to a multiplexer (see Figure 5-1). Select 31 kHz, via software, using the IRCF<3:0> bits of the OSCCON register. See Section 5.2.2.7 "Internal Oscillator Clock Switch Timing" for more information. The LFINTOSC is also the frequency for the Power-up Timer (PWRT), Watchdog Timer (WDT) and Fail-Safe Clock Monitor (FSCM).

The LFINTOSC is enabled by selecting 31 kHz (IRCF<3:0> bits of the OSCCON register = 000) as the system clock source (SCS bits of the OSCCON register = 1x), or when any of the following are enabled:

- Configure the IRCF<3:0> bits of the OSCCON register for the desired LF frequency, and
- FOSC<2:0> = 100, or
- Set the System Clock Source (SCS) bits of the OSCCON register to '1x'

Peripherals that use the LFINTOSC are:

- Power-up Timer (PWRT)
- Watchdog Timer (WDT)
- Fail-Safe Clock Monitor (FSCM)

The Low Frequency Internal Oscillator Ready bit (LFIOFR) of the OSCSTAT register indicates when the LFINTOSC is running.

## 5.2.2.5 Internal Oscillator Frequency Selection

The system clock speed can be selected via software using the Internal Oscillator Frequency Select bits IRCF<3:0> of the OSCCON register.

The output of the 16 MHz HFINTOSC and 31 kHz LFINTOSC connects to a postscaler and multiplexer (see Figure 5-1). The Internal Oscillator Frequency Select bits IRCF<3:0> of the OSCCON register select the frequency output of the internal oscillators. One of the following frequencies can be selected via software:

- HFINTOSC
  - 32 MHz (requires 4X PLL)
  - 16 MHz
  - 8 MHz
  - 4 MHz
  - 2 MHz
  - 1 MHz
  - 500 kHz (Default after Reset)
  - 250 kHz
  - 125 kHz
  - 62.5 kHz
  - 31.25 kHz
- LFINTOSC
  - 31 kHz
- Note: Following any Reset, the IRCF<3:0> bits of the OSCCON register are set to '0111' and the frequency selection is set to 500 kHz. The user can modify the IRCF bits to select a different frequency.

The IRCF<3:0> bits of the OSCCON register allow duplicate selections for some frequencies. These duplicate choices can offer system design trade-offs. Lower power consumption can be obtained when changing oscillator sources for a given frequency. Faster transition times can be obtained between frequency changes that use the same oscillator source.

# 5.6 Register Definitions: Oscillator Control

# REGISTER 5-1: OSCCON: OSCILLATOR CONTROL REGISTER

| R/W-0/0                                                                                                                                                                                                                                                                               | R/W-0/0                                                                                                                                                                                                                           | R/W-1/1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W-1/1   | R/W-1/1        | U-0           | R/W-0/0          | R/W-0/0      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------|---------------|------------------|--------------|
| SPLLEN                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                   | IRCF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <3:0>     |                |               | SCS              | <1:0>        |
| bit 7                                                                                                                                                                                                                                                                                 | ÷                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |                |               |                  | bit 0        |
|                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |                |               |                  |              |
| Legend:                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |                |               |                  |              |
| R = Readal                                                                                                                                                                                                                                                                            | ble bit                                                                                                                                                                                                                           | W = Writable                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | bit       | d as '0'       |               |                  |              |
| u = Bit is ur                                                                                                                                                                                                                                                                         | nchanged                                                                                                                                                                                                                          | x = Bit is unkr                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | nown      | -n/n = Value a | at POR and BO | R/Value at all o | other Resets |
| '1' = Bit is s                                                                                                                                                                                                                                                                        | set                                                                                                                                                                                                                               | '0' = Bit is cle                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ared      |                |               |                  |              |
| bit 7 <b>SPLLEN:</b> Software PLL Enable bit<br><u>If PLLEN in Configuration Words = 1:</u><br>SPLLEN bit is ignored. 4x PLL is always enabled (subject to oscillator requirements)<br><u>If PLLEN in Configuration Words = 0:</u><br>1 = 4x PLL is enabled<br>0 = 4x PLL is disabled |                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |                |               |                  |              |
| bit 6-3                                                                                                                                                                                                                                                                               | IRCF<3:0>:<br>1111 = 16 M<br>1110 = 8 M<br>1101 = 4 M<br>1100 = 2 M<br>1011 = 1 M<br>1010 = 500<br>1001 = 250<br>1000 = 125<br>0111 = 500<br>0110 = 250<br>0101 = 125<br>0100 = 62.5<br>0011 = 31.2<br>0010 = 31.2<br>000x = 31 k | 0 = 4x PLL is disabled<br>IRCF<3:0>: Internal Oscillator Frequency Select bits<br>1111 = 16 MHz HF<br>1110 = 8 MHz or 32 MHz HF (see Section 5.2.2.1 "HFINTOSC")<br>1101 = 4 MHz HF<br>1100 = 2 MHz HF<br>1010 = 2 MHz HF<br>1010 = 500 kHz HF <sup>(1)</sup><br>1001 = 250 kHz HF <sup>(1)</sup><br>1000 = 125 kHz HF <sup>(1)</sup><br>0111 = 500 kHz MF (default upon Reset)<br>0110 = 250 kHz MF<br>0101 = 125 kHz MF<br>0101 = 31.25 kHz HF <sup>(1)</sup><br>0010 = 31.25 kHz MF |           |                |               |                  |              |
| bit 2<br>bit 1-0                                                                                                                                                                                                                                                                      | Unimpleme<br>SCS<1:0>: 3<br>1x = Interna<br>01 = Timer1<br>00 = Clock c                                                                                                                                                           | Unimplemented: Read as '0'<br>SCS<1:0>: System Clock Select bits<br>1x = Internal oscillator block<br>01 = Timer1 oscillator<br>00 = Clock determined by FOSC<2:0> in Configuration Words.                                                                                                                                                                                                                                                                                             |           |                |               |                  |              |
| Note 1:                                                                                                                                                                                                                                                                               | Duplicate frequer                                                                                                                                                                                                                 | ncy derived from                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | HFINTOSC. |                |               |                  |              |

# 6.1 Power-on Reset (POR)

The POR circuit holds the device in Reset until VDD has reached an acceptable level for minimum operation. Slow rising VDD, fast operating speeds or analog performance may require greater than minimum VDD. The PWRT, BOR or MCLR features can be used to extend the start-up period until all device operation conditions have been met.

## 6.1.1 POWER-UP TIMER (PWRT)

The Power-up Timer provides a nominal 64 ms timeout on POR or Brown-out Reset.

The device is held in Reset as long as PWRT is active. The PWRT delay allows additional time for the VDD to rise to an acceptable level. The Power-up Timer is enabled by clearing the PWRTE bit in Configuration Words.

The Power-up Timer starts after the release of the POR and BOR.

For additional information, refer to Application Note AN607, *"Power-up Trouble Shooting"* (DS00607).

# 6.2 Brown-Out Reset (BOR)

The BOR circuit holds the device in Reset when VDD reaches a selectable minimum level. Between the POR and BOR, complete voltage range coverage for execution protection can be implemented.

The Brown-out Reset module has four operating modes controlled by the BOREN<1:0> bits in Configuration Words. The four operating modes are:

- · BOR is always on
- · BOR is off when in Sleep
- · BOR is controlled by software
- · BOR is always off

Refer to Table 6-3 for more information.

The Brown-out Reset voltage level is selectable by configuring the BORV bit in Configuration Words.

A VDD noise rejection filter prevents the BOR from triggering on small events. If VDD falls below VBOR for a duration greater than parameter TBORDC, the device will reset. See Figure 6-2 for more information.

| BOREN<1:0> | SBOREN | Device Mode | BOR Mode                  | Device<br>Operation upon<br>release of POR | Device<br>Operation upon<br>wake- up from<br>Sleep |  |
|------------|--------|-------------|---------------------------|--------------------------------------------|----------------------------------------------------|--|
| 11         | Х      | Х           | Active                    | Waits for BOR ready <sup>(1)</sup>         |                                                    |  |
| 1.0        |        |             | Active                    |                                            |                                                    |  |
| 10         | X      | Sleep       | Disabled                  | Waits for BOR ready                        |                                                    |  |
| 0.1        | 1      | ×           | Active Begins immedi      |                                            | nmediately                                         |  |
| UI         | 0      | ~           | Disabled                  | Begins immediately                         |                                                    |  |
| 00         | Х      | х           | Disabled Begins immediate |                                            | nmediately                                         |  |

#### TABLE 6-1:BOR OPERATING MODES

Note 1: In these specific cases, "Release of POR" and "Wake-up from Sleep", there is no delay in start-up. The BOR ready flag, (BORRDY = 1), will be set before the CPU is ready to execute instructions because the BOR circuit is forced on by the BOREN<1:0> bits.

#### 6.2.1 BOR IS ALWAYS ON

When the BOREN bits of Configuration Words are programmed to '11', the BOR is always on. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold.

BOR protection is active during Sleep. The BOR does not delay wake-up from Sleep.

#### 6.2.2 BOR IS OFF IN SLEEP

When the BOREN bits of Configuration Words are programmed to '10', the BOR is on, except in Sleep. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold. BOR protection is not active during Sleep. The device wake-up will be delayed until the BOR is ready.

#### 6.2.3 BOR CONTROLLED BY SOFTWARE

When the BOREN bits of Configuration Words are programmed to '01', the BOR is controlled by the SBOREN bit of the BORCON register. The device startup is not delayed by the BOR ready condition or the VDD level.

BOR protection begins as soon as the BOR circuit is ready. The status of the BOR circuit is reflected in the BORRDY bit of the BORCON register.

BOR protection is unchanged by Sleep.

# 11.0 DATA EEPROM AND FLASH PROGRAM MEMORY CONTROL

The Data EEPROM and Flash program memory are readable and writable during normal operation (full VDD range). These memories are not directly mapped in the register file space. Instead, they are indirectly addressed through the Special Function Registers (SFRs). There are six SFRs used to access these memories:

- EECON1
- EECON2
- EEDATL
- EEDATH
- EEADRL
- EEADRH

When interfacing the data memory block, EEDATL holds the 8-bit data for read/write, and EEADRL holds the address of the EEDATL location being accessed. These devices have 256 bytes of data EEPROM with an address range from 0h to 0FFh.

When accessing the program memory block, the EED-ATH:EEDATL register pair forms a 2-byte word that holds the 14-bit data for read/write, and the EEADRL and EEADRH registers form a 2-byte word that holds the 15-bit address of the program memory location being read.

The EEPROM data memory allows byte read and write. An EEPROM byte write automatically erases the location and writes the new data (erase before write).

The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump rated to operate over the voltage range of the device for byte or word operations.

Depending on the setting of the Flash Program Memory Self Write Enable bits WRT<1:0> of the Configuration Words, the device may or may not be able to write certain blocks of the program memory. However, reads from the program memory are always allowed.

When the device is code-protected, the device programmer can no longer access data or program memory. When code-protected, the CPU may continue to read and write the data EEPROM memory and Flash program memory.

# 11.1 EEADRL and EEADRH Registers

The EEADRH:EEADRL register pair can address up to a maximum of 256 bytes of data EEPROM or up to a maximum of 32K words of program memory.

When selecting a program address value, the MSB of the address is written to the EEADRH register and the LSB is written to the EEADRL register. When selecting a EEPROM address value, only the LSB of the address is written to the EEADRL register.

## 11.1.1 EECON1 AND EECON2 REGISTERS

EECON1 is the control register for EE memory accesses.

Control bit EEPGD determines if the access will be a program or data memory access. When clear, any subsequent operations will operate on the EEPROM memory. When set, any subsequent operations will operate on the program memory. On Reset, EEPROM is selected by default.

Control bits RD and WR initiate read and write, respectively. These bits cannot be cleared, only set, in software. They are cleared in hardware at completion of the read or write operation. The inability to clear the WR bit in software prevents the accidental, premature termination of a write operation.

The WREN bit, when set, will allow a write operation to occur. On power-up, the WREN bit is clear. The WRERR bit is set when a write operation is interrupted by a Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit and execute the appropriate error handling routine.

Interrupt flag bit EEIF of the PIR2 register is set when write is complete. It must be cleared in the software.

Reading EECON2 will read all '0's. The EECON2 register is used exclusively in the data EEPROM write sequence. To enable writes, a specific pattern must be written to EECON2.

| W-0/0            | W-0/0    | W-0/0            | W-0/0     | W-0/0             | W-0/0            | W-0/0            | W-0/0        |
|------------------|----------|------------------|-----------|-------------------|------------------|------------------|--------------|
|                  |          |                  | EEPROM Co | ontrol Register 2 |                  |                  |              |
| bit 7            |          |                  |           |                   |                  |                  | bit 0        |
|                  |          |                  |           |                   |                  |                  |              |
| Legend:          |          |                  |           |                   |                  |                  |              |
| R = Readable I   | bit      | W = Writable     | bit       | U = Unimpler      | nented bit, read | l as '0'         |              |
| S = Bit can only | y be set | x = Bit is unkr  | nown      | -n/n = Value a    | at POR and BO    | R/Value at all o | other Resets |
| '1' = Bit is set |          | '0' = Bit is cle | ared      |                   |                  |                  |              |

# REGISTER 11-6: EECON2: EEPROM CONTROL 2 REGISTER

#### bit 7-0 Data EEPROM Unlock Pattern bits

To unlock writes, a 55h must be written first, followed by an AAh, before setting the WR bit of the EECON1 register. The value written to this register is used to unlock the writes. There are specific timing requirements on these writes. Refer to **Section 11.2.2** "Writing to the Data EEPROM Memory" for more information.

#### TABLE 11-3: SUMMARY OF REGISTERS ASSOCIATED WITH DATA EEPROM

| Name   | Bit 7                                               | Bit 6          | Bit 5  | Bit 4 | Bit 3   | Bit 2  | Bit 1 | Bit 0  | Register on<br>Page |
|--------|-----------------------------------------------------|----------------|--------|-------|---------|--------|-------|--------|---------------------|
| EECON1 | EEPGD                                               | CFGS           | LWLO   | FREE  | WRERR   | WREN   | WR RD |        | 119                 |
| EECON2 | EEPROM Control Register 2 (not a physical register) |                |        |       |         |        |       | 107*   |                     |
| EEADRL |                                                     | EEADRL<7:0>    |        |       |         |        |       | 118    |                     |
| EEADRH | (1)                                                 | (1) EEADRH<6:0 |        |       |         |        |       |        | 118                 |
| EEDATL |                                                     |                |        | EEDAT | FL<7:0> |        |       |        | 118                 |
| EEDATH | _                                                   | _              |        |       | EEDAT   | H<5:0> |       |        | 118                 |
| INTCON | GIE                                                 | PEIE           | TMR0IE | INTE  | IOCIE   | TMR0IF | INTF  | IOCIF  | 90                  |
| PIE2   | OSFIE                                               | C2IE           | C1IE   | EEIE  | BCLIE   | LCDIE  | —     | CCP2IE | 92                  |
| PIR2   | OSFIF                                               | C2IF           | C1IF   | EEIF  | BCLIF   | LCDIF  | _     | CCP2IF | 95                  |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used by data EEPROM module.

\* Page provides register information.

Note 1: Unimplemented, read as '1'.

#### 23.4.3 ENHANCED PWM AUTO-SHUTDOWN MODE

The PWM mode supports an Auto-Shutdown mode that will disable the PWM outputs when an external shutdown event occurs. Auto-Shutdown mode places the PWM output pins into a predetermined state. This mode is used to help prevent the PWM from damaging the application.

The auto-shutdown sources are selected using the CCPxAS2, CCPxAS1 and CCPxAS0 bits of the CCPxAS register. A shutdown event may be generated by:

- A logic '0' on the INT pin
- A logic '0' on a Comparator (async\_CxOUT) output

A shutdown condition is indicated by the CCPxASE (Auto-Shutdown Event Status) bit of the CCPxAS register. If the bit is a '0', the PWM pins are operating normally. If the bit is a '1', the PWM outputs are in the shutdown state.

When a shutdown event occurs, two things happen:

The CCPxASE bit is set to '1'. The CCPxASE will remain set until cleared in firmware or an auto-restart occurs (see Section 23.4.4 "Auto-Restart Mode").

The enabled PWM pins are asynchronously placed in their shutdown states. The PWM output pins are grouped into pairs [PxA/PxC] and [PxB/PxD]. The state of each pin pair is determined by the PSSxAC and PSSxBD bits of the CCPxAS register. Each pin pair may be placed into one of three states:

- Drive logic '1'
- Drive logic '0'
- Tri-state (high-impedance)

- Note 1: The auto-shutdown condition is a level-based signal, not an edge-based signal. As long as the level is present, the auto-shutdown will persist.
  - Writing to the CCPxASE bit is disabled while an auto-shutdown condition persists.
  - **3:** Once the auto-shutdown condition has been removed and the PWM restarted (either through firmware or auto-restart) the PWM signal will always restart at the beginning of the next PWM period.
  - 4: Prior to an auto-shutdown event caused by a comparator output or INT pin event, a software shutdown can be triggered in firmware by setting the CCPxASE bit of the CCPxAS register to '1'. The Auto-Restart feature tracks the active status of a shutdown caused by a comparator output or INT pin event only. If it is enabled at this time, it will immediately clear this bit and restart the ECCP module at the beginning of the next PWM period.





|                      |              |                                   |         |          |           | · · · · _ · · · · · · |           | 1         | 1                   |
|----------------------|--------------|-----------------------------------|---------|----------|-----------|-----------------------|-----------|-----------|---------------------|
| Name                 | Bit 7        | Bit 6                             | Bit 5   | Bit 4    | Bit 3     | Bit 2                 | Bit 1     | Bit 0     | Register<br>on Page |
| CCPxCON              | PxM<         | PxM<1:0> <sup>(1)</sup> DCxB<1:0> |         |          |           |                       | 228       |           |                     |
| CCPxAS               | CCPxASE      | CCPxAS2                           | CCPxAS1 | CCPxAS0  | PSSxA     | C<1:0>                | PSSxB     | D<1:0>    | 231                 |
| CCPTMRS0             | C4TSE        | L<1:0>                            | C3TSE   | L<1:0>   | C2TSE     | :L<1:0>               | C1TSE     | L<1:0>    | 229                 |
| CCPTMRS1             | —            | _                                 | —       | _        | _         |                       | C5TSE     | L<1:0>    | 230                 |
| INTCON               | GIE          | PEIE                              | TMR0IE  | INTE     | IOCIE     | TMR0IF                | INTF      | IOCIF     | 90                  |
| PIE1                 | TMR1GIE      | ADIE                              | RCIE    | TXIE     | SSPIE     | CCP1IE                | TMR2IE    | TMR1IE    | 91                  |
| PIE2                 | OSFIE        | C2IE                              | C1IE    | EEIE     | BCLIE     | LCDIE                 | —         | CCP2IE    | 92                  |
| PIE3                 | _            | CCP5IE                            | CCP4IE  | CCP3IE   | TMR6IE    | _                     | TMR4IE    | _         | 93                  |
| PIR1                 | TMR1GIF      | ADIF                              | RCIF    | TXIF     | SSPIF     | CCP1IF                | TMR2IF    | TMR1IF    | 94                  |
| PIR2                 | OSFIF        | C2IF                              | C1IF    | EEIF     | BCLIF     | LCDIF                 | —         | CCP2IF    | 95                  |
| PIR3                 | —            | CCP5IF                            | CCP4IF  | CCP3IF   | TMR6IF    | _                     | TMR4IF    | —         | 96                  |
| PRx                  | Timer2/4/6 P | Period Registe                    | er      |          |           | 201*                  |           |           |                     |
| PSTRxCON             | —            | -                                 | —       | STRxSYNC | STRxD     | STRxC                 | STRxB     | STRxA     | 233                 |
| PWMxCON              | PxRSEN       |                                   |         |          | PxDC<6:0> |                       |           |           | 232                 |
| TxCON                | —            |                                   | TxOUT   | PS<3:0>  |           | TMRxON                | TxCKP     | S<:0>1    | 203                 |
| TMRx                 | Timer2/4/6 N | Iodule Regist                     | er      |          |           |                       |           |           | 201                 |
| TRISA                | TRISA7       | TRISA6                            | TRISA5  | TRISA4   | TRISA3    | TRISA2                | TRISA1    | TRISA0    | 125                 |
| TRISB                | TRISB7       | TRISB6                            | TRISB5  | TRISB4   | TRISB3    | TRISB2                | TRISB1    | TRISB0    | 130                 |
| TRISC                | TRISC7       | TRISC6                            | TRISC5  | TRISC4   | TRISC3    | TRISC2                | TRISC1    | TRISC0    | 134                 |
| TRISD <sup>(2)</sup> | TRISD7       | TRISD6                            | TRISD5  | TRISD4   | TRISD3    | TRISD2                | TRISD1    | TRISD0    | 137                 |
| TRISE                | —            | —                                 | —       | —        | (3)       | TRISE2(2)             | TRISE1(2) | TRISE0(2) | 140                 |

# TABLE 23-10: SUMMARY OF REGISTERS ASSOCIATED WITH ENHANCED PWM

Legend: — = Unimplemented location, read as '0'. Shaded cells are not used by the PWM.

**Note 1:** Applies to ECCP modules only.

2: These registers/bits are not implemented on PIC16(L)F1938 devices, read as '0'.

3: Unimplemented, read as '1'.

\* Page provides register information.

| R/W-0/0             | R/W-0/0                                                                                                                                                                               | R/W-0/0                                                                 | R/W-0/0                                            | R/W-0/0                                  | R/W-0/0                      | R/W-0/0        | R/W-0/0      |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------|------------------------------|----------------|--------------|--|
| CCPxASE             | CCPxAS2                                                                                                                                                                               | CCPxAS1                                                                 | CCPxAS0                                            | PSSxA                                    | C<1:0>                       | PSSxB          | BD<1:0>      |  |
| bit 7               |                                                                                                                                                                                       |                                                                         |                                                    | -                                        |                              |                | bit 0        |  |
|                     |                                                                                                                                                                                       |                                                                         |                                                    |                                          |                              |                |              |  |
| Legend:             |                                                                                                                                                                                       |                                                                         |                                                    |                                          |                              |                |              |  |
| R = Readable        | e bit                                                                                                                                                                                 | W = Writable                                                            | bit                                                | U = Unimplen                             | nented bit, read             | d as '0'       |              |  |
| u = Bit is unc      | hanged                                                                                                                                                                                | x = Bit is unkr                                                         | nown                                               | -n/n = Value a                           | at POR and BC                | R/Value at all | other Resets |  |
| '1' = Bit is set    | t                                                                                                                                                                                     | '0' = Bit is cle                                                        | ared                                               |                                          |                              |                |              |  |
| bit 7               | <ul> <li>CCPxASE: CCPx Auto-Shutdown Event Status bit</li> <li>1 = A shutdown event has occurred; CCPx outputs are in shutdown state</li> <li>= CCPx outputs are operating</li> </ul> |                                                                         |                                                    |                                          |                              |                |              |  |
| bit 6               | CCPxAS2: CCPx Auto-Shutdown Source 2 Select bit<br>1 = Auto-shutdown 2 source is enabled, VIL on INT pin<br>0 = Auto-shutdown 2 source is disabled                                    |                                                                         |                                                    |                                          |                              |                |              |  |
| bit 5               | <b>CCPxAS1:</b> C<br>1 = Auto-shu<br>0 = Auto-shu                                                                                                                                     | CPx Auto-Shu<br>utdown 1 sourc<br>utdown 1 sourc                        | tdown Source<br>e is enabled, a<br>e is disabled   | 1 Select bit<br>sync_CxOUT <sup>(1</sup> | <sup>I),(2)</sup> output low |                |              |  |
| bit 4               | <b>CCPxAS0:</b> C<br>1 = Auto-shu<br>0 = Auto-shu                                                                                                                                     | CPx Auto-Shu<br>itdown 0 source<br>itdown 0 source                      | tdown Source (<br>e is enabled, a<br>e is disabled | 0 Select bit<br>sync_C1OUT <sup>(1</sup> | ) output low                 |                |              |  |
| bit 3-2             | <b>PSSxAC&lt;1:0</b><br>00 = Drive pin<br>01 = Drive pin<br>1x = Pins Px/                                                                                                             | Pins PxA and PxA<br>ns PxA and PxA<br>ns PxA and PxA<br>A and PxC tri-s | nd PxC Shutdo<br>C to '0'<br>C to '1'<br>tate      | wn State Contr                           | ol bits                      |                |              |  |
| bit 1-0             | PSSxBD<1:0>: Pins PxB and PxD Shutdown State Control bits<br>00 = Drive pins PxB and PxD to '0'<br>01 = Drive pins PxB and PxD to '1'<br>1x = Pins PxB and PxD tri-state              |                                                                         |                                                    |                                          |                              |                |              |  |
| Note 1: If<br>2: as | If CxSYNC is enabled, the shutdown will be delayed by Timer1.<br>async_CxOUT = async_C2OUT (for CCP1 and CCP2)<br>async_CxOUT = async_C3OUT (for CCP3)                                |                                                                         |                                                    |                                          |                              |                |              |  |

# REGISTER 23-4: CCPxAS: CCPX AUTO-SHUTDOWN CONTROL REGISTER

# 24.6.5 I<sup>2</sup>C MASTER MODE REPEATED START CONDITION TIMING

A Repeated Start condition occurs when the RSEN bit of the SSPCON2 register is programmed high and the Master state machine is no longer active. When the RSEN bit is set, the SCL pin is asserted low. When the SCL pin is sampled low, the Baud Rate Generator is loaded and begins counting. The SDA pin is released (brought high) for one Baud Rate Generator count (TBRG). When the Baud Rate Generator times out, if SDA is sampled high, the SCL pin will be deasserted (brought high). When SCL is sampled high, the Baud Rate Generator is reloaded and begins counting. SDA and SCL must be sampled high for one TBRG. This action is then followed by assertion of the SDA pin (SDA = 0) for one TBRG while SCL is high. SCL is asserted low. Following this, the RSEN bit of the SSPCON2 register will be automatically cleared and the Baud Rate Generator will not be reloaded, leaving the SDA pin held low. As soon as a Start condition is detected on the SDA and SCL pins, the S bit of the SSPSTAT register will be set. The SSPIF bit will not be set until the Baud Rate Generator has timed out.

- Note 1: If RSEN is programmed while any other event is in progress, it will not take effect.
  - **2:** A bus collision during the Repeated Start condition occurs if:
    - SDA is sampled low when SCL goes from low-to-high.
    - SCL goes low before SDA is asserted low. This may indicate that another master is attempting to transmit a data '1'.





# PIC16(L)F1938/9

#### R/W-0/0 R-0/0 R/W-0/0 R/S/HS-0/0 R/S/HS-0/0 R/S/HS-0/0 R/S/HS-0/0 R/W/HS-0/0 GCEN ACKSTAT ACKDT ACKEN RCEN PEN RSEN SEN bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared HC = Cleared by hardware S = User set **GCEN:** General Call Enable bit (in I<sup>2</sup>C Slave mode only) bit 7 1 = Enable interrupt when a general call address (0x00 or 00h) is received in the SSPSR 0 = General call address disabled ACKSTAT: Acknowledge Status bit (in I<sup>2</sup>C mode only) bit 6 1 = Acknowledge was not received 0 = Acknowledge was received bit 5 **ACKDT:** Acknowledge Data bit (in I<sup>2</sup>C mode only) In Receive mode: Value transmitted when the user initiates an Acknowledge sequence at the end of a receive 1 = Not Acknowledge 0 = Acknowledge ACKEN: Acknowledge Sequence Enable bit (in I<sup>2</sup>C Master mode only) bit 4 In Master Receive mode: 1 = Initiate Acknowledge sequence on SDA and SCL pins, and transmit ACKDT data bit. Automatically cleared by hardware. 0 = Acknowledge sequence idle **RCEN:** Receive Enable bit (in I<sup>2</sup>C Master mode only) bit 3 1 = Enables Receive mode for $I^2C$ 0 = Receive idle bit 2 **PEN:** Stop Condition Enable bit (in I<sup>2</sup>C Master mode only) SCKMSSP Release Control: 1 = Initiate Stop condition on SDA and SCL pins. Automatically cleared by hardware. 0 = Stop condition Idle **RSEN:** Repeated Start Condition Enabled bit (in I<sup>2</sup>C Master mode only) bit 1 1 = Initiate Repeated Start condition on SDA and SCL pins. Automatically cleared by hardware. 0 = Repeated Start condition Idle bit 0 SEN: Start Condition Enable/Stretch Enable bit In Master mode: 1 = Initiate Start condition on SDA and SCL pins. Automatically cleared by hardware. 0 = Start condition Idle In Slave mode: 1 = Clock stretching is enabled for both slave transmit and slave receive (stretch enabled) 0 = Clock stretching is disabled

#### REGISTER 24-3: SSPCON2: SSP CONTROL REGISTER 2

**Note 1:** For bits ACKEN, RCEN, PEN, RSEN, SEN: If the I<sup>2</sup>C module is not in the Idle mode, this bit may not be set (no spooling) and the SSPBUF may not be written (or writes to the SSPBUF are disabled).

# 25.5.2 SYNCHRONOUS SLAVE MODE

The following bits are used to configure the EUSART for Synchronous slave operation:

- SYNC = 1
- CSRC = 0
- SREN = 0 (for transmit); SREN = 1 (for receive)
- CREN = 0 (for transmit); CREN = 1 (for receive)
- SPEN = 1

Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Clearing the CSRC bit of the TXSTA register configures the device as a slave. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the EUSART.

#### 25.5.2.1 EUSART Synchronous Slave Transmit

The operation of the Synchronous Master and Slave modes are identical (see Section 25.5.1.3 "Synchronous Master Transmission"), except in the case of the Sleep mode. If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur:

- 1. The first character will immediately transfer to the TSR register and transmit.
- 2. The second word will remain in TXREG register.
- 3. The TXIF bit will not be set.
- After the first character has been shifted out of TSR, the TXREG register will transfer the second character to the TSR and the TXIF bit will now be set.
- 5. If the PEIE and TXIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine.
- 25.5.2.2 Synchronous Slave Transmission Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the ANSEL bit for the CK pin (if applicable).
- 3. Clear the CREN and SREN bits.
- If interrupts are desired, set the TXIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit transmission is desired, set the TX9 bit.
- 6. Enable transmission by setting the TXEN bit.
- 7. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit.
- 8. Start transmission by writing the Least Significant eight bits to the TXREG register.

# TABLE 25-9: SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION

| Name    | Bit 7                         | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|---------|-------------------------------|--------|--------|--------|--------|--------|--------|--------|---------------------|
| BAUDCON | ABDOVF                        | RCIDL  | _      | SCKP   | BRG16  | —      | WUE    | ABDEN  | 298                 |
| INTCON  | GIE                           | PEIE   | TMR0IE | INTE   | IOCIE  | TMR0IF | INTF   | IOCIF  | 90                  |
| PIE1    | TMR1GIE                       | ADIE   | RCIE   | TXIE   | SSPIE  | CCP1IE | TMR2IE | TMR1IE | 91                  |
| PIR1    | TMR1GIF                       | ADIF   | RCIF   | TXIF   | SSPIF  | CCP1IF | TMR2IF | TMR1IF | 94                  |
| RCSTA   | SPEN                          | RX9    | SREN   | CREN   | ADDEN  | FERR   | OERR   | RX9D   | 297                 |
| TRISC   | TRISC7                        | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 134                 |
| TXREG   | EUSART Transmit Data Register |        |        |        | 289*   |        |        |        |                     |
| TXSTA   | CSRC                          | TX9    | TXEN   | SYNC   | SENDB  | BRGH   | TRMT   | TX9D   | 296                 |

Legend: — = unimplemented location read as '0'. Shaded cells are not used for synchronous slave transmission. \* Page provides register information.

# 27.5 LCD Bias Internal Reference Ladder

The internal reference ladder can be used to divide the LCD bias voltage two or three equally spaced voltages that will be supplied to the LCD segment pins. To create this, the reference ladder consists of three matched resistors. Refer to Figure 27-3.

#### 27.5.1 BIAS MODE INTERACTION

When in 1/2 Bias mode (BIASMD = 1), then the middle resistor of the ladder is shorted out so that only two voltages are generated. The current consumption of the ladder is higher in this mode, with the one resistor removed.

TABLE 27-3:LCD INTERNAL LADDERPOWER MODES (1/3 BIAS)

| Power<br>Mode | Nominal Resistance of<br>Entire Ladder | Nominal<br>IDD |
|---------------|----------------------------------------|----------------|
| Low           | 3 Mohm                                 | 1 µA           |
| Medium        | 300 kohm                               | 10 µA          |
| High          | 30 kohm                                | 100 µA         |

# 27.5.2 POWER MODES

The internal reference ladder may be operated in one of three power modes. This allows the user to trade off LCD contrast for power in the specific application. The larger the LCD glass, the more capacitance is present on a physical LCD segment, requiring more current to maintain the same contrast level.

Three different power modes are available, LP, MP and HP. The internal reference ladder can also be turned off for applications that wish to provide an external ladder or to minimize power consumption. Disabling the internal reference ladder results in all of the ladders being disconnected, allowing external voltages to be supplied.

Whenever the LCD module is inactive (LCDA = 0), the internal reference ladder will be turned off.

| Mnen        | nonic,                                 | Description                   | Cycles  |       | 14-Bit | Opcode | )           | Status   | Notoo |
|-------------|----------------------------------------|-------------------------------|---------|-------|--------|--------|-------------|----------|-------|
| Oper        | rands                                  | Description                   | Cycles  | MSb   |        |        | LSb         | Affected | Notes |
|             | BYTE-ORIENTED FILE REGISTER OPERATIONS |                               |         |       |        |        |             |          |       |
| ADDWF       | f, d                                   | Add W and f                   | 1       | 00    | 0111   | dfff   | ffff        | C, DC, Z | 2     |
| ADDWFC      | f, d                                   | Add with Carry W and f        | 1       | 11    | 1101   | dfff   | ffff        | C, DC, Z | 2     |
| ANDWF       | f, d                                   | AND W with f                  | 1       | 00    | 0101   | dfff   | ffff        | Z        | 2     |
| ASRF        | f, d                                   | Arithmetic Right Shift        | 1       | 11    | 0111   | dfff   | ffff        | C, Z     | 2     |
| LSLF        | f, d                                   | Logical Left Shift            | 1       | 11    | 0101   | dfff   | ffff        | C, Z     | 2     |
| LSRF        | f, d                                   | Logical Right Shift           | 1       | 11    | 0110   | dfff   | ffff        | C, Z     | 2     |
| CLRF        | f                                      | Clear f                       | 1       | 00    | 0001   | lfff   | ffff        | Z        | 2     |
| CLRW        | _                                      | Clear W                       | 1       | 00    | 0001   | 0000   | 00xx        | Z        |       |
| COMF        | f, d                                   | Complement f                  | 1       | 00    | 1001   | dfff   | ffff        | Z        | 2     |
| DECF        | f, d                                   | Decrement f                   | 1       | 00    | 0011   | dfff   | ffff        | Z        | 2     |
| INCF        | f, d                                   | Increment f                   | 1       | 00    | 1010   | dfff   | ffff        | z        | 2     |
| IORWF       | f, d                                   | Inclusive OR W with f         | 1       | 00    | 0100   | dfff   | ffff        | Z        | 2     |
| MOVF        | f, d                                   | Move f                        | 1       | 00    | 1000   | dfff   | ffff        | z        | 2     |
| MOVWF       | f                                      | Move W to f                   | 1       | 00    | 0000   | 1fff   | ffff        |          | 2     |
| RLF         | f, d                                   | Rotate Left f through Carry   | 1       | 00    | 1101   | dfff   | ffff        | С        | 2     |
| RRF         | f. d                                   | Rotate Right f through Carry  | 1       | 00    | 1100   | dfff   | ffff        | c        | 2     |
| SUBWF       | f. d                                   | Subtract W from f             | 1       | 0.0   | 0010   | dfff   | ffff        | C. DC. Z | 2     |
| SUBWFB      | f. d                                   | Subtract with Borrow W from f | 1       | 11    | 1011   | dfff   | ffff        | C. DC. Z | 2     |
| SWAPF       | f. d                                   | Swap nibbles in f             | 1       | 0.0   | 1110   | dfff   | ffff        | -,, -    | 2     |
| XORWE       | f. d                                   | Exclusive OR W with f         | 1       | 0.0   | 0110   | dfff   | ffff        | z        | 2     |
|             | ., -                                   | BYTE ORIENTED SKIP O          | PERATIO | ONS   |        |        |             |          |       |
| DECERT      | fd                                     | Decrement f. Skin if 0        | 1(2)    | 0.0   | 1011   | dfff   | ffff        |          | 12    |
| INCFSZ      | f, d                                   | Increment f, Skip if 0        | 1(2)    | 00    | 11111  | dfff   | ffff        |          | 1, 2  |
|             |                                        |                               |         | ΔΤΙΟΝ | 19     |        |             |          |       |
| <b>D</b> 05 | fb                                     | Bit Clear f                   |         |       | 0.055  | bfff   | ffff        |          | 2     |
| BCF         | f, D                                   | Bit Set f                     | 1       | 01    | 0000   | DIII   | 1111<br>444 |          | 2     |
| BSF         | I, D                                   | Bit Set I                     | 1       | 01    | aaru   | DIII   | IIII        |          | 2     |
|             |                                        | BIT-ORIENTED SKIP O           | PERATIO | NS    |        |        |             |          |       |
| BTFSC       | f, b                                   | Bit Test f, Skip if Clear     | 1 (2)   | 01    | 10bb   | bfff   | ffff        |          | 1, 2  |
| BTFSS       | f, b                                   | Bit Test f, Skip if Set       | 1 (2)   | 01    | 11bb   | bfff   | ffff        |          | 1, 2  |
| LITERAL     | OPERATIO                               | ŃS                            |         |       |        |        |             |          | •     |
| ADDLW       | k                                      | Add literal and W             | 1       | 11    | 1110   | kkkk   | kkkk        | C, DC, Z |       |
| ANDLW       | k                                      | AND literal with W            | 1       | 11    | 1001   | kkkk   | kkkk        | Z        |       |
| IORLW       | k                                      | Inclusive OR literal with W   | 1       | 11    | 1000   | kkkk   | kkkk        | Z        |       |
| MOVLB       | k                                      | Move literal to BSR           | 1       | 00    | 0000   | 001k   | kkkk        |          |       |
| MOVLP       | k                                      | Move literal to PCLATH        | 1       | 11    | 0001   | 1kkk   | kkkk        |          |       |
| MOVLW       | k                                      | Move literal to W             | 1       | 11    | 0000   | kkkk   | kkkk        |          |       |
| SUBLW       | k                                      | Subtract W from literal       | 1       | 11    | 1100   | kkkk   | kkkk        | C, DC, Z |       |
| XORLW       | k                                      | Exclusive OR literal with W   | 1       | 11    | 1010   | kkkk   | kkkk        | Z        |       |
| -           |                                        |                               |         | I     |        |        |             | l        |       |

#### TABLE 29-3: PIC16(L)F193X ENHANCED INSTRUCTION SET

Note 1:If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

2: If this instruction addresses an INDF register and the MSb of the corresponding FSR is set, this instruction will require one additional instruction cycle.

# PIC16(L)F1938/9

| CALL             | Call Subroutine                                                                                                                                                                                                                               |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CALL k                                                                                                                                                                                                                       |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                                                                          |
| Operation:       | (PC)+ 1→ TOS,<br>k → PC<10:0>,<br>(PCLATH<6:3>) → PC<14:11>                                                                                                                                                                                   |
| Status Affected: | None                                                                                                                                                                                                                                          |
| Description:     | Call Subroutine. First, return address<br>(PC + 1) is pushed onto the stack.<br>The eleven-bit immediate address is<br>loaded into PC bits <10:0>. The upper<br>bits of the PC are loaded from<br>PCLATH. CALL is a 2-cycle instruc-<br>tion. |

| CLRWDT           | Clear Watchdog Timer                                                                                                              |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] CLRWDT                                                                                                                    |
| Operands:        | None                                                                                                                              |
| Operation:       | $00h \rightarrow WDT$<br>$0 \rightarrow WDT \text{ prescaler,}$<br>$1 \rightarrow \overline{TO}$<br>$1 \rightarrow \overline{PD}$ |
| Status Affected: | TO, PD                                                                                                                            |
| Description:     | CLRWDT instruction resets the Watch-<br>dog Timer. It also resets the prescaler<br>of the WDT.<br>Status bits TO and PD are set.  |

| CALLW            | Subroutine Call With W                                                                                                                                                                                                  | COMF             | Complement f                                                                                                                                                  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] CALLW                                                                                                                                                                                                         | Syntax:          | [ <i>label</i> ] COMF f,d                                                                                                                                     |
| Operands:        | None                                                                                                                                                                                                                    | Operands:        | $0 \le f \le 127$<br>$d \in [0, 1]$                                                                                                                           |
| Operation:       | (PC) +1 $\rightarrow$ TOS,<br>(W) $\rightarrow$ PC<7:0>,<br>(PCLATH<6:0>) $\rightarrow$ PC<14:8>                                                                                                                        | Operation:       | $(\bar{f}) \rightarrow (destination)$                                                                                                                         |
|                  |                                                                                                                                                                                                                         | Status Affected: | Z                                                                                                                                                             |
| Status Affected: | None                                                                                                                                                                                                                    | Description:     | The contents of register 'f' are com-<br>plemented. If 'd' is '0', the result is<br>stored in W. If 'd' is '1', the result is<br>stored back in register 'f'. |
| Description:     | Subroutine call with W. First, the return address (PC + 1) is pushed onto the return stack. Then, the contents of W is loaded into PC<7:0>, and the contents of PCLATH into PC<14:8>. CALLW is a two-cycle instruction. |                  |                                                                                                                                                               |

| CLRF             | Clear f                                                                                    |
|------------------|--------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CLRF f                                                                    |
| Operands:        | $0 \leq f \leq 127$                                                                        |
| Operation:       | $\begin{array}{l} \text{O0h} \rightarrow (\text{f}) \\ 1 \rightarrow \text{Z} \end{array}$ |
| Status Affected: | Z                                                                                          |
| Description:     | The contents of register 'f' are cleared and the Z bit is set.                             |

| CLRW             | Clear W                                                               |
|------------------|-----------------------------------------------------------------------|
| Syntax:          | [label] CLRW                                                          |
| Operands:        | None                                                                  |
| Operation:       | $\begin{array}{l} 00h \rightarrow (W) \\ 1 \rightarrow Z \end{array}$ |
| Status Affected: | Z                                                                     |
| Description:     | W register is cleared. Zero bit (Z) is set.                           |

| DECF             | Decrement f                                                                                                                                       |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] DECF f,d                                                                                                                         |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                |
| Operation:       | (f) - 1 $\rightarrow$ (destination)                                                                                                               |
| Status Affected: | Z                                                                                                                                                 |
| Description:     | Decrement register 'f'. If 'd' is '0', the<br>result is stored in the W<br>register. If 'd' is '1', the result is stored<br>back in register 'f'. |



FIGURE 31-20: IDD, LFINTOSC, Fosc = 31 kHz, PIC16F1938/9 ONLY



© 2011-2013 Microchip Technology Inc.



FIGURE 31-51: VOH VS. IOH OVER TEMPERATURE, VDD = 5.0V, PIC16F1938/9 ONLY





# 32.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB<sup>®</sup> X IDE Software
- · Compilers/Assemblers/Linkers
  - MPLAB XC Compiler
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- · Simulators
  - MPLAB X SIM Software Simulator
- · Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers/Programmers
  - MPLAB ICD 3
  - PICkit™ 3
- Device Programmers
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits
- Third-party development tools

# 32.1 MPLAB X Integrated Development Environment Software

The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac  $OS^{®}$  X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface.

With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users.

Feature-Rich Editor:

- Color syntax highlighting
- Smart code completion makes suggestions and provides hints as you type
- Automatic code formatting based on user-defined rules
- · Live parsing

User-Friendly, Customizable Interface:

- Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc.
- · Call graph window
- Project-Based Workspaces:
- · Multiple projects
- Multiple tools
- · Multiple configurations
- · Simultaneous debugging sessions

File History and Bug Tracking:

- · Local file history feature
- Built-in support for Bugzilla issue tracker