



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                 |
| Number of I/O              | 36                                                                         |
| Program Memory Size        | 28KB (16K x 14)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 14x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-VQFN Exposed Pad                                                        |
| Supplier Device Package    | 44-QFN (8x8)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1939-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **TABLE 1-2:** PIC16(L)F1938/9 PINOUT DESCRIPTION (CONTINUED)

| Name                                  | Function | Input<br>Type    | Output<br>Type | Description                          |
|---------------------------------------|----------|------------------|----------------|--------------------------------------|
| RC4/SDI/SDA/T1G <sup>(1)</sup> /SEG11 | RC4      | ST               | CMOS           | General purpose I/O.                 |
|                                       | SDI      | ST               | _              | SPI data input.                      |
|                                       | SDA      | l <sup>2</sup> C | OD             | I <sup>2</sup> C™ data input/output. |
|                                       | T1G      | ST               |                | Timer1 Gate input.                   |
|                                       | SEG11    | _                | AN             | LCD Analog output.                   |
| RC5/SDO/SEG10                         | RC5      | ST               | CMOS           | General purpose I/O.                 |
|                                       | SDO      | _                | CMOS           | SPI data output.                     |
|                                       | SEG10    | _                | AN             | LCD Analog output.                   |
| RC6/TX/CK/CCP3/P3A/SEG9               | RC6      | ST               | CMOS           | General purpose I/O.                 |
|                                       | ТΧ       | _                | CMOS           | USART asynchronous transmit.         |
|                                       | СК       | ST               | CMOS           | USART synchronous clock.             |
|                                       | CCP3     | ST               | CMOS           | Capture/Compare/PWM3.                |
|                                       | P3A      |                  | CMOS           | PWM output.                          |
|                                       | SEG9     | _                | AN             | LCD Analog output.                   |
| RC7/RX/DT/P3B/SEG8                    | RC7      | ST               | CMOS           | General purpose I/O.                 |
|                                       | RX       | ST               |                | USART asynchronous input.            |
|                                       | DT       | ST               | CMOS           | USART synchronous data.              |
|                                       | P3B      |                  | CMOS           | PWM output.                          |
|                                       | SEG8     | _                | AN             | LCD Analog output.                   |
| RD0 <sup>(4)</sup> /CPS8/COM3         | RD0      | ST               | CMOS           | General purpose I/O.                 |
|                                       | CPS8     | AN               |                | Capacitive sensing input 8.          |
|                                       | COM3     |                  | AN             | LCD analog output.                   |
| RD1 <sup>(4)</sup> /CPS9/CCP4         | RD1      | ST               | CMOS           | General purpose I/O.                 |
|                                       | CPS9     | AN               |                | Capacitive sensing input 9.          |
|                                       | CCP4     | ST               | CMOS           | Capture/Compare/PWM4.                |
| RD2 <sup>(4)</sup> /CPS10/P2B         | RD2      | ST               | CMOS           | General purpose I/O.                 |
|                                       | CPS10    | AN               |                | Capacitive sensing input 10.         |
|                                       | P2B      |                  | CMOS           | PWM output.                          |
| RD3 <sup>(4)</sup> /CPS11/P2C/SEG16   | RD3      | ST               | CMOS           | General purpose I/O.                 |
|                                       | CPS11    | AN               |                | Capacitive sensing input 11.         |
|                                       | P2C      | _                | CMOS           | PWM output.                          |
|                                       | SEG16    |                  | AN             | LCD analog output.                   |
| RD4 <sup>(4)</sup> /CPS12/P2D/SEG17   | RD4      | ST               | CMOS           | General purpose I/O.                 |
|                                       | CPS12    | AN               |                | Capacitive sensing input 12.         |
|                                       | P2D      |                  | CMOS           | PWM output.                          |
|                                       | SEG17    |                  | AN             | LCD analog output.                   |
| RD5 <sup>(4)</sup> /CPS13/P1B/SEG18   | RD5      | ST               | CMOS           | General purpose I/O.                 |
|                                       | CPS13    | AN               |                | Capacitive sensing input 13.         |
|                                       | P1D      | —                | CMOS           | PWM output.                          |
|                                       | SEG18    | _                | AN             | LCD analog output.                   |

Legend: AN = Analog input or output CMOS = CMOS compatible input or output OD = Open Drain with CMOS levels XTAL = Crystal TTL = TTL compatible i

IIL = IIL compatible input SI = Schmitt Trigger input  
HV = High Voltage 
$$I^2C^{TM}$$
 = Schmitt Trigger input

 $I^2C^{TM}$  = Schmitt Trigger input with  $I^2C$  levels

Note 1: Pin function is selectable via the APFCON register.

- 2: PIC16F1938/9 devices only.
- 3: PIC16(L)F1938 devices only.
- 4: PORTD is available on PIC16(L)F1939 devices only.

5: RE<2:0> are available on PIC16(L)F1939 devices only.

#### 3.5 Stack

All devices have a 16-level x 15-bit wide hardware stack (refer to Figure 3-1). The stack space is not part of either program or data space. The PC is PUSHed onto the stack when CALL or CALLW instructions are executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer if the STVREN bit is programmed to '0' (Configuration Words). This means that after the stack has been PUSHed sixteen times, the seventeenth PUSH overwrites the value that was stored from the first PUSH. The eighteenth PUSH overwrites the second PUSH (and so on). The STKOVF and STKUNF flag bits will be set on an Overflow/Underflow, regardless of whether the Reset is enabled.

Note 1: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, CALLW, RETURN, RETLW and RETFIE instructions or the vectoring to an interrupt address.

#### 3.5.1 ACCESSING THE STACK

The stack is available through the TOSH, TOSL and STKPTR registers. STKPTR is the current value of the Stack Pointer. TOSH:TOSL register pair points to the TOP of the stack. Both registers are read/writable. TOS is split into TOSH and TOSL due to the 15-bit size of the PC. To access the stack, adjust the value of STKPTR, which will position TOSH:TOSL, then read/write to TOSH:TOSL. STKPTR is 5 bits to allow detection of overflow and underflow.

| Note: | Care should be taken when modifying the |
|-------|-----------------------------------------|
|       | STKPTR while interrupts are enabled.    |

During normal program operation, CALL, CALLW and Interrupts will increment STKPTR while RETLW, RETURN, and RETFIE will decrement STKPTR. At any time STKPTR can be inspected to see how much stack is left. The STKPTR always points at the currently used place on the stack. Therefore, a CALL or CALLW will increment the STKPTR and then write the PC, and a return will unload the PC and then decrement the STK-PTR.

Reference Figure 3-4 through Figure 3-7 for examples of accessing the stack.

#### FIGURE 3-4: ACCESSING THE STACK EXAMPLE 1

| TOSH:TOSL 0x0F | STKPTR = 0x1F Stack Reset Disabled (STVREN = 0)                              |
|----------------|------------------------------------------------------------------------------|
| 0x0E           | N                                                                            |
| 0x0D           |                                                                              |
| 0x0C           |                                                                              |
| 0x0B           |                                                                              |
| 0x0A           | Initial Charly Configuration                                                 |
| 0x09           |                                                                              |
| 0x08           | After Reset, the stack is empty. The empty stack is initialized so the Stack |
| 0x07           | Pointer is pointing at 0x1F. If the Stack                                    |
| 0x06           | TOSH/TOSL registers will return '0'. If                                      |
| 0x05           | disabled, the TOSH/TOSL registers will                                       |
| 0x04           | return the contents of stack address uxur.                                   |
| 0x03           |                                                                              |
| 0x02           |                                                                              |
| 0x01           |                                                                              |
| 0x00           |                                                                              |
| TOSH:TOSL 0x1F | 0x0000 STKPTR = 0x1F Stack Reset Enabled<br>(STVREN = 1)                     |
|                |                                                                              |

| R/W-0/       | /0 R/W-0/0                                                                                                                                                  | R/W-0/0                                                                                                               | R/W-0/0                                                                     | R/W-0/0        | R/W-0/0          | U-0            | R/W-0/0      |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------|------------------|----------------|--------------|
| OSFIF        | C2IF                                                                                                                                                        | C1IF                                                                                                                  | EEIF                                                                        | BCLIF          | LCDIF            |                | CCP2IF       |
| bit 7        | •                                                                                                                                                           |                                                                                                                       |                                                                             |                |                  |                | bit 0        |
|              |                                                                                                                                                             |                                                                                                                       |                                                                             |                |                  |                |              |
| Legend:      |                                                                                                                                                             |                                                                                                                       |                                                                             |                |                  |                |              |
| R = Read     | able bit                                                                                                                                                    | W = Writable                                                                                                          | bit                                                                         | U = Unimpler   | nented bit, read | as '0'         |              |
| u = Bit is u | unchanged                                                                                                                                                   | x = Bit is unk                                                                                                        | nown                                                                        | -n/n = Value a | at POR and BOI   | R/Value at all | other Resets |
| '1' = Bit is | set                                                                                                                                                         | '0' = Bit is cle                                                                                                      | ared                                                                        |                |                  |                |              |
| bit 7        | <b>OSFIF:</b> Oscill<br>1 = Interrupt i<br>0 = Interrupt i                                                                                                  | ator Fail Interr<br>s pending                                                                                         | upt Flag                                                                    |                |                  |                |              |
| bit 6        | <b>C2IF:</b> Compa<br>1 = Interrupt i<br>0 = Interrupt i                                                                                                    | rator C2 Interr<br>s pending<br>s not pending                                                                         | upt Flag                                                                    |                |                  |                |              |
| bit 5        | <b>C1IF:</b> Compa<br>1 = Interrupt i<br>0 = Interrupt i                                                                                                    | rator C1 Interr<br>s pending<br>s not pending                                                                         | upt Flag                                                                    |                |                  |                |              |
| bit 4        | <b>EEIF:</b> EEPRO<br>1 = Interrupt i<br>0 = Interrupt i                                                                                                    | DM Write Com<br>s pending<br>s not pending                                                                            | oletion Interru                                                             | pt Flag bit    |                  |                |              |
| bit 3        | <b>BCLIF:</b> MSSI<br>1 = Interrupt i<br>0 = Interrupt i                                                                                                    | Bus Collision<br>s pending<br>s not pending                                                                           | Interrupt Flag                                                              | g bit          |                  |                |              |
| bit 2        | LCDIF: LCD Module Interrupt Flag bit<br>1 = Interrupt is pending<br>0 = Interrupt is not pending                                                            |                                                                                                                       |                                                                             |                |                  |                |              |
| bit 1        | Unimplemen                                                                                                                                                  | ted: Read as '                                                                                                        | 0'                                                                          |                |                  |                |              |
| bit 0        | it 0 CCP2IF: CCP2 Interrupt Flag bit                                                                                                                        |                                                                                                                       |                                                                             |                |                  |                |              |
|              | 1 = Interrupt i<br>0 = Interrupt i                                                                                                                          | s pending<br>s not pending                                                                                            |                                                                             |                |                  |                |              |
| Note:        | Interrupt flag bits a<br>condition occurs, re<br>its corresponding e<br>Enable bit, GIE, c<br>User software<br>appropriate interrup<br>to enabling an inter | re set when an<br>egardless of th<br>enable bit or th<br>of the INTCON<br>should ensu<br>pt flag bits are c<br>rrupt. | interrupt<br>e state of<br>ne Global<br>register.<br>ure the<br>clear prior |                |                  |                |              |

#### REGISTER 7-6: PIR2: PERIPHERAL INTERRUPT REQUEST REGISTER 2

NOTES:

#### 11.2 Using the Data EEPROM

The data EEPROM is a high-endurance, byte addressable array that has been optimized for the storage of frequently changing information (e.g., program variables or other data that are updated often). When variables in one section change frequently, while variables in another section do not change, it is possible to exceed the total number of write cycles to the EEPROM without exceeding the total number of write cycles to a single byte. Refer to **Section 30.0 "Electrical Specifications"**. If this is the case, then a refresh of the array must be performed. For this reason, variables that change infrequently (such as constants, IDs, calibration, etc.) should be stored in Flash program memory.

#### 11.2.1 READING THE DATA EEPROM MEMORY

To read a data memory location, the user must write the address to the EEADRL register, clear the EEPGD and CFGS control bits of the EECON1 register, and then set control bit RD. The data is available at the very next cycle, in the EEDATL register; therefore, it can be read in the next instruction. EEDATL will hold this value until another read or until it is written to by the user (during a write operation).

#### EXAMPLE 11-1: DATA EEPROM READ

| BANKSEL | EEADRL   |       | ;                      |
|---------|----------|-------|------------------------|
| MOVLW   | DATA_EE_ | ADDR  | ;                      |
| MOVWF   | EEADRL   |       | ;Data Memory           |
|         |          |       | ;Address to read       |
| BCF     | EECON1,  | CFGS  | ;Deselect Config space |
| BCF     | EECON1,  | EEPGD | ;Point to DATA memory  |
| BSF     | EECON1,  | RD    | ;EE Read               |
| MOVF    | EEDATL,  | W     | ;W = EEDATL            |

### Note: Data EEPROM can be read regardless of the setting of the CPD bit.

### 11.2.2 WRITING TO THE DATA EEPROM MEMORY

To write an EEPROM data location, the user must first write the address to the EEADRL register and the data to the EEDATL register. Then the user must follow a specific sequence to initiate the write for each byte.

The write will not initiate if the above sequence is not followed exactly (write 55h to EECON2, write AAh to EECON2, then set the WR bit) for each byte. Interrupts should be disabled during this code segment.

Additionally, the WREN bit in EECON1 must be set to enable write. This mechanism prevents accidental writes to data EEPROM due to errant (unexpected) code execution (i.e., lost programs). The user should keep the WREN bit clear at all times, except when updating EEPROM. The WREN bit is not cleared by hardware.

After a write sequence has been initiated, clearing the WREN bit will not affect this write cycle. The WR bit will be inhibited from being set unless the WREN bit is set.

At the completion of the write cycle, the WR bit is cleared in hardware and the EE Write Complete Interrupt Flag bit (EEIF) is set. The user can either enable this interrupt or poll this bit. EEIF must be cleared by software.

### 11.2.3 PROTECTION AGAINST SPURIOUS WRITE

There are conditions when the user may not want to write to the data EEPROM memory. To protect against spurious EEPROM writes, various mechanisms have been built-in. On power-up, WREN is cleared. Also, the Power-up Timer (64 ms duration) prevents EEPROM write.

The write initiate sequence and the WREN bit together help prevent an accidental write during:

- Brown-out
- · Power Glitch
- · Software Malfunction

#### 11.2.4 DATA EEPROM OPERATION DURING CODE-PROTECT

Data memory can be code-protected by programming the  $\overline{CPD}$  bit in the Configuration Words to '0'.

When the data memory is code-protected, only the CPU is able to read and write data to the data EEPROM. It is recommended to code-protect the program memory when code-protecting data memory. This prevents anyone from replacing your program with a program that will access the contents of the data EEPROM.

#### REGISTER 12-16: LATD: PORTD DATA LATCH REGISTER

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATD7   | LATD6   | LATD5   | LATD4   | LATD3   | LATD2   | LATD1   | LATD0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 LATD<7:0>: PORTD Output Latch Value bits<sup>(1,2)</sup>

**Note 1:** Writes to PORTD are actually written to corresponding LATD register. Reads from PORTD register is return of actual I/O pin values.

2: PORTD implemented on PIC16(L)F1939 devices only.

#### REGISTER 12-17: ANSELD: PORTD ANALOG SELECT REGISTER<sup>(2)</sup>

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| ANSD7   | ANSD6   | ANSD5   | ANSD4   | ANSD3   | ANSD2   | ANSD1   | ANSD0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 **ANSD<7:0>**: Analog Select between Analog or Digital Function on Pins RD<7:0>, respectively 0 = Digital I/O. Pin is assigned to port or digital special function.

- 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.
- **Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.
  - 2: ANSELD register is not implemented on the PIC16(L)F1938. Read as '0'.
  - 3: PORTD implemented on PIC16(L)F1939 devices only.

#### TABLE 12-11: SUMMARY OF REGISTERS ASSOCIATED WITH PORTD<sup>(1)</sup>

| Name    | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Register on<br>Page |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|---------------------|
| ANSELD  | ANSD7  | ANSD6  | ANSD5  | ANSD4  | ANSD3  | ANSD2  | ANSD1  | ANSD0  | 138                 |
| CCPxCON | PxM≤   | <1:0>  | DCxB   | <1:0>  |        | CCPx   | /<3:0> |        | 228                 |
| CPSCON0 | CPSON  | CPSRM  | -      | -      | CPSRN  | G<1:0> | CPSOUT | TOXCS  | 321                 |
| CPSCON1 |        | _      |        |        |        | CPSCI  | H<3:0> |        | 322                 |
| LATD    | LATD7  | LATD6  | LATD5  | LATD4  | LATD3  | LATD2  | LATD1  | LATD0  | 138                 |
| LCDCON  | LCDEN  | SLPEN  | WERR   |        | CS<    | 1:0>   | LMUX   | <1:0>  | 327                 |
| LCDSE2  | SE23   | SE22   | SE21   | SE20   | SE19   | SE18   | SE17   | SE16   | 331                 |
| PORTD   | RD7    | RD6    | RD5    | RD4    | RD3    | RD2    | RD1    | RD0    | 137                 |
| TRISD   | TRISD7 | TRISD6 | TRISD5 | TRISD4 | TRISD3 | TRISD2 | TRISD1 | TRISD0 | 137                 |

**Legend:** x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTD.

Note 1: These registers are not implemented on the PIC16(L)F1938 devices, read as '0'.

NOTES:

#### 23.2 Compare Mode

The Compare mode function described in this section is available and identical for CCP modules ECCP1, ECCP2, ECCP3, CCP4 and CCP5.

Compare mode makes use of the 16-bit Timer1 resource. The 16-bit value of the CCPRxH:CCPRxL register pair is constantly compared against the 16-bit value of the TMR1H:TMR1L register pair. When a match occurs, one of the following events can occur:

- Toggle the CCPx output
- · Set the CCPx output
- · Clear the CCPx output
- · Generate a Special Event Trigger
- Generate a Software Interrupt

The action on the pin is based on the value of the CCPxM<3:0> control bits of the CCPxCON register. At the same time, the interrupt flag CCPxIF bit is set.

All Compare modes can generate an interrupt.

Figure 23-2 shows a simplified diagram of the Compare operation.

#### FIGURE 23-2: COMPARE MODE OPERATION BLOCK DIAGRAM



#### 23.2.1 CCP PIN CONFIGURATION

The user must configure the CCPx pin as an output by clearing the associated TRIS bit.

Also, the CCPx pin function can be moved to alternative pins using the APFCON register. Refer to **Section 12.1 "Alternate Pin Function"** for more details.

| Note: | Clearing the CCPxCON register will force    |
|-------|---------------------------------------------|
|       | the CCPx compare output latch to the        |
|       | default low level. This is not the PORT I/O |
|       | data latch.                                 |

#### 23.2.2 TIMER1 MODE RESOURCE

In Compare mode, Timer1 must be running in either Timer mode or Synchronized Counter mode. The compare operation may not work in Asynchronous Counter mode.

See Section 21.0 "Timer1 Module with Gate Control" for more information on configuring Timer1.

Note: Clocking Timer1 from the system clock (Fosc) should not be used in Compare mode. In order for Compare mode to recognize the trigger event on the CCPx pin, TImer1 must be clocked from the instruction clock (Fosc/4) or from an external clock source.

#### 23.2.3 SOFTWARE INTERRUPT MODE

When Generate Software Interrupt mode is chosen (CCPxM<3:0> = 1010), the CCPx module does not assert control of the CCPx pin (see the CCPxCON register).

#### 23.2.4 SPECIAL EVENT TRIGGER

When Special Event Trigger mode is chosen (CCPxM<3:0> = 1011), the CCPx module does the following:

- Resets Timer1
- · Starts an ADC conversion if ADC is enabled

The CCPx module does not assert control of the CCPx pin in this mode.

The Special Event Trigger output of the CCP occurs immediately upon a match between the TMR1H, TMR1L register pair and the CCPRxH, CCPRxL register pair. The TMR1H, TMR1L register pair is not reset until the next rising edge of the Timer1 clock. The Special Event Trigger output starts an A/D conversion (if the A/D module is enabled). This allows the CCPRxH, CCPRxL register pair to effectively provide a 16-bit programmable period register for Timer1.

TABLE 23-3: SPECIAL EVENT TRIGGER

| Device            | CCPx/ECCPx |  |  |  |
|-------------------|------------|--|--|--|
| PIC16F193X/LF193X | CCP5       |  |  |  |

Refer to Section 15.2.5 "Special Event Trigger" for more information.

- Note 1: The Special Event Trigger from the CCP module does not set interrupt flag bit TMR1IF of the PIR1 register.
  - 2: Removing the match condition by changing the contents of the CCPRxH and CCPRxL register pair, between the clock edge that generates the Special Event Trigger and the clock edge that generates the Timer1 Reset, will preclude the Reset from occurring.

| Name    | Bit 7     | Bit 6       | Bit 5      | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|---------|-----------|-------------|------------|--------|--------|--------|--------|--------|---------------------|
| BAUDCON | ABDOVF    | RCIDL       | —          | SCKP   | BRG16  | —      | WUE    | ABDEN  | 298                 |
| INTCON  | GIE       | PEIE        | TMR0IE     | INTE   | IOCIE  | TMR0IF | INTF   | IOCIF  | 90                  |
| PIE1    | TMR1GIE   | ADIE        | RCIE       | TXIE   | SSPIE  | CCP1IE | TMR2IE | TMR1IE | 91                  |
| PIR1    | TMR1GIF   | ADIF        | RCIF       | TXIF   | SSPIF  | CCP1IF | TMR2IF | TMR1IF | 94                  |
| RCREG   | EUSART R  | Receive Dat | a Register |        |        |        |        |        | 292*                |
| RCSTA   | SPEN      | RX9         | SREN       | CREN   | ADDEN  | FERR   | OERR   | RX9D   | 297                 |
| SPBRGL  | BRG<7:0>  |             |            |        |        |        |        |        |                     |
| SPBRGH  | BRG<15:8> |             |            |        |        |        |        |        |                     |
| TRISC   | TRISC7    | TRISC6      | TRISC5     | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 134                 |
| TXSTA   | CSRC      | TX9         | TXEN       | SYNC   | SENDB  | BRGH   | TRMT   | TX9D   | 296                 |

#### TABLE 25-2: SUMMARY OF REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION

Legend: — = unimplemented location, read as '0'. Shaded cells are not used for asynchronous reception.

\* Page provides register information.

#### 25.4 EUSART Baud Rate Generator (BRG)

The Baud Rate Generator (BRG) is an 8-bit or 16-bit timer that is dedicated to the support of both the asynchronous and synchronous EUSART operation. By default, the BRG operates in 8-bit mode. Setting the BRG16 bit of the BAUDCON register selects 16-bit mode.

The SPBRGH, SPBRGL register pair determines the period of the free running baud rate timer. In Asynchronous mode the multiplier of the baud rate period is determined by both the BRGH bit of the TXSTA register and the BRG16 bit of the BAUDCON register. In Synchronous mode, the BRGH bit is ignored.

Table 25-3 contains the formulas for determining the baud rate. Example 25-1 provides a sample calculation for determining the baud rate and baud rate error.

Typical baud rates and error values for various Asynchronous modes have been computed for your convenience and are shown in Table 25-3. It may be advantageous to use the high baud rate (BRGH = 1), or the 16-bit BRG (BRG16 = 1) to reduce the baud rate error. The 16-bit BRG mode is used to achieve slow baud rates for fast oscillator frequencies.

Writing a new value to the SPBRGH, SPBRGL register pair causes the BRG timer to be reset (or cleared). This ensures that the BRG does not wait for a timer overflow before outputting the new baud rate.

If the system clock is changed during an active receive operation, a receive error or data loss may result. To avoid this problem, check the status of the RCIDL bit to make sure that the receive operation is Idle before changing the system clock.

#### EXAMPLE 25-1: CALCULATING BAUD RATE ERROR

For a device with Fosc of 16 MHz, desired baud rate of 9600, Asynchronous mode, 8-bit BRG:

Desired Baud Rate =  $\frac{FOSC}{64([SPBRGH:SPBRG] + 1)}$ 

Solving for SPBRGH:SPBRGL:



#### 26.7.3 FREQUENCY THRESHOLD

The frequency threshold should be placed midway between the value of nominal frequency and the reduced frequency of the capacitive sensing oscillator. Refer to Application Note AN1103, "*Software Handling for Capacitive Sensing*" (DS01103) for more detailed information on the software required for CPS module.

| Note: | For more information on general capacitive sensing refer to Application Notes:        |
|-------|---------------------------------------------------------------------------------------|
|       | <ul> <li>AN1101, "Introduction to Capacitive<br/>Sensing" (DS01101)</li> </ul>        |
|       | <ul> <li>AN1102, "Layout and Physical<br/>Design Guidelines for Capacitive</li> </ul> |

### 26.8 Operation during Sleep

Sensing" (DS01102)

The capacitive sensing oscillator will continue to run as long as the module is enabled, independent of the part being in Sleep. In order for the software to determine if a frequency change has occurred, the part must be awake. However, the part does not have to be awake when the timer resource is acquiring counts.

Note: Timer0 does not operate when in Sleep, and therefore cannot be used for capacitive sense measurements in Sleep.

### 27.2 Register Definitions: LCD Control

#### REGISTER 27-1: LCDCON: LIQUID CRYSTAL DISPLAY (LCD) CONTROL REGISTER

| r.///////                            | R/W-0/0                                                                                                 | R/C-0/0                                                                                                                                                    | U-0                        | R/W-0/0                                                                                                         | R/W-0/0                    | R/W-1/1                          | R/W-1/1                                    |  |  |  |  |  |
|--------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------|--------------------------------------------|--|--|--|--|--|
| LCDEN                                | SLPEN                                                                                                   | WERR                                                                                                                                                       | _                          | CS<                                                                                                             | <1:0>                      | LMU>                             | (<1:0>                                     |  |  |  |  |  |
| bit 7                                |                                                                                                         |                                                                                                                                                            |                            |                                                                                                                 |                            |                                  | bit C                                      |  |  |  |  |  |
|                                      |                                                                                                         |                                                                                                                                                            |                            |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
| Legend:                              |                                                                                                         |                                                                                                                                                            |                            |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
| R = Readable                         | e bit                                                                                                   | W = Writable bit                                                                                                                                           |                            | U = Unimplen                                                                                                    | nented bit, read           | as '0'                           |                                            |  |  |  |  |  |
| u = Bit is unchanged x = Bit is unkn |                                                                                                         |                                                                                                                                                            | vn                         | -n/n = Value a                                                                                                  | t POR and BOI              | R/Value at all c                 | ther Resets                                |  |  |  |  |  |
| '1' = Bit is set                     | t                                                                                                       | '0' = Bit is cleare                                                                                                                                        | d                          | C = Only clea                                                                                                   | rable bit                  |                                  |                                            |  |  |  |  |  |
|                                      |                                                                                                         |                                                                                                                                                            |                            |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
| bit 7                                | LCDEN: LCD                                                                                              | Driver Enable bit                                                                                                                                          |                            |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
|                                      | 1 = LCD Driv                                                                                            | er module is enab                                                                                                                                          | led                        |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
|                                      | 0 = LCD Driv                                                                                            | er module is disab                                                                                                                                         | oled                       |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
| bit 6                                | SLPEN: LCD                                                                                              | Driver Enable in                                                                                                                                           | Sleep Mod                  | e bit                                                                                                           |                            |                                  |                                            |  |  |  |  |  |
|                                      | 1 = LCD Driv<br>0 = LCD Driv                                                                            | er module is disat<br>er module is enab                                                                                                                    | led in Slee<br>led in Slee | ep mode<br>p mode                                                                                               |                            |                                  |                                            |  |  |  |  |  |
| bit 5                                | WERR: LCD                                                                                               | Write Failed Error                                                                                                                                         | bit                        |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
|                                      | 1 = LCDDAT                                                                                              | An register writte                                                                                                                                         | n while the                | e WA bit of the                                                                                                 | e LCDPS regis              | ter = 0 (must                    | be cleared in                              |  |  |  |  |  |
|                                      | software                                                                                                | )                                                                                                                                                          |                            |                                                                                                                 | · ·                        | ·                                |                                            |  |  |  |  |  |
|                                      | 0 = No LCD write error                                                                                  |                                                                                                                                                            |                            |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
|                                      |                                                                                                         |                                                                                                                                                            |                            |                                                                                                                 | Unimplemented: Read as '0' |                                  |                                            |  |  |  |  |  |
| bit 4                                | Unimplemen                                                                                              | ted: Read as '0'                                                                                                                                           |                            |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
| bit 4<br>bit 3-2                     | Unimplemen<br>CS<1:0>: Clo                                                                              | ted: Read as '0'<br>ock Source Select                                                                                                                      | bits                       |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
| bit 4<br>bit 3-2                     | Unimplemen<br>CS<1:0>: Clo<br>00 = Fosc/25                                                              | ted: Read as '0'<br>ock Source Select                                                                                                                      | bits                       |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
| bit 4<br>bit 3-2                     | Unimplemen<br>CS<1:0>: Clo<br>00 = Fosc/25<br>01 = T1OSC                                                | ted: Read as '0'<br>ock Source Select<br>66<br>(Timer1)                                                                                                    | bits                       |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
| bit 4<br>bit 3-2                     | Unimplemen<br>CS<1:0>: Clc<br>00 = Fosc/25<br>01 = T1OSC<br>1x = LFINTO                                 | ted: Read as '0'<br>ock Source Select<br>6<br>(Timer1)<br>SC (31 kHz)                                                                                      | bits                       |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
| bit 4<br>bit 3-2<br>bit 1-0          | Unimplemen<br>CS<1:0>: Clo<br>00 = Fosc/25<br>01 = T1OSC<br>1x = LFINTO<br>LMUX<1:0>:                   | ted: Read as '0'<br>ock Source Select<br>6<br>(Timer1)<br>SC (31 kHz)<br>Commons Select                                                                    | bits                       |                                                                                                                 |                            |                                  |                                            |  |  |  |  |  |
| bit 4<br>bit 3-2<br>bit 1-0          | Unimplemen<br>CS<1:0>: Clc<br>00 = Fosc/25<br>01 = T1OSC<br>1x = LFINTO<br>LMUX<1:0>:                   | ted: Read as '0'<br>ock Source Select<br>6<br>(Timer1)<br>SC (31 kHz)<br>Commons Select                                                                    | bits<br>bits               | Maximum N                                                                                                       | Number of Pixel            | ls                               | Pige                                       |  |  |  |  |  |
| bit 4<br>bit 3-2<br>bit 1-0          | Unimplemen<br>CS<1:0>: Clo<br>00 = Fosc/25<br>01 = T1OSC<br>1x = LFINTO<br>LMUX<1:0>:                   | ted: Read as '0'<br>ock Source Select<br>6<br>(Timer1)<br>SC (31 kHz)<br>Commons Select<br>Multiplex                                                       | bits<br>bits<br>PIC        | Maximum | Number of Pixel            | ls<br>(L)F1939                   | - Bias                                     |  |  |  |  |  |
| bit 4<br>bit 3-2<br>bit 1-0          | Unimplemen<br>CS<1:0>: Clc<br>00 = Fosc/25<br>01 = T10SC<br>1x = LFINTO<br>LMUX<1:0>:<br>00             | ted: Read as '0'<br>ock Source Select<br>(Timer1)<br>SC (31 kHz)<br>Commons Select<br>Multiplex<br>Static (COM0)                                           | bits<br>bits<br>PIC        | Maximum M<br>16(L)F1938<br>16                                                                                   | Number of Pixel            | ls<br>i(L)F1939<br>24            | - Bias<br>Static                           |  |  |  |  |  |
| bit 4<br>bit 3-2<br>bit 1-0          | Unimplemen<br>CS<1:0>: Clo<br>00 = Fosc/25<br>01 = T1OSC<br>1x = LFINTO<br>LMUX<1:0>:<br>00<br>01       | ted: Read as '0'<br>ock Source Select<br>66<br>(Timer1)<br>SC (31 kHz)<br>Commons Select<br>Multiplex<br>Static (COM0)<br>1/2 (COM<1:0>)                   | bits<br>bits<br>PIC        | Maximum M<br>16(L)F1938<br>16<br>32                                                                             | Number of Pixel            | ls<br>(L)F1939<br>24<br>48       | Bias<br>Static<br>1/2 or 1/3               |  |  |  |  |  |
| bit 4<br>bit 3-2<br>bit 1-0          | Unimplemen<br>CS<1:0>: Clc<br>00 = Fosc/25<br>01 = T1OSC<br>1x = LFINTO<br>LMUX<1:0>:<br>00<br>01<br>10 | ted: Read as '0'<br>ock Source Select<br>66<br>(Timer1)<br>SC (31 kHz)<br>Commons Select<br>Multiplex<br>Static (COM0)<br>1/2 (COM<1:0>)<br>1/3 (COM<2:0>) | bits PIC                   | Maximum N<br>16(L)F1938<br>16<br>32<br>48                                                                       | Number of Pixel            | ls<br>(L)F1939<br>24<br>48<br>72 | Bias<br>Static<br>1/2 or 1/3<br>1/2 or 1/3 |  |  |  |  |  |

Note 1: On these devices, COM3 and SEG15 are shared on one pin, limiting the device from driving 64 pixels.

#### 27.6 LCD Multiplex Types

The LCD Driver module can be configured into one of four multiplex types:

- Static (only COM0 is used)
- 1/2 multiplex (COM<1:0> are used)
- 1/3 multiplex (COM<2:0> are used)
- 1/4 multiplex (COM<3:0> are used)

The LMUX<1:0> bit setting of the LCDCON register decides which of the LCD common pins are used (see Table 27-4 for details).

If the pin is a digital I/O, the corresponding TRIS bit controls the data direction. If the pin is a COM drive, then the TRIS setting of that pin is overridden.

| Multiplex | LMUX<br><1:0> | СОМЗ   | COM2   | COM1   |  |
|-----------|---------------|--------|--------|--------|--|
| Static    | 00            | Unused | Unused | Unused |  |
| 1/2       | 01            | Unused | Unused | Active |  |
| 1/3       | 10            | Unused | Active | Active |  |
| 1/4       | 11            | Active | Active | Active |  |

TABLE 27-4: COMMON PIN USAGE

#### 27.7 Segment Enables

The LCDSEn registers are used to select the pin function for each segment pin. The selection allows each pin to operate as either an LCD segment driver or as one of the pin's alternate functions. To configure the pin as a segment pin, the corresponding bits in the LCDSEn registers must be set to '1'.

If the pin is a digital I/O, the corresponding TRIS bit controls the data direction. Any bit set in the LCDSEn registers overrides any bit settings in the corresponding TRIS register.

Note: On a Power-on Reset, these pins are configured as normal I/O, not LCD pins.

#### 27.8 Pixel Control

The LCDDATAx registers contain bits which define the state of each pixel. Each bit defines one unique pixel.

Register 27-6 shows the correlation of each bit in the LCDDATAx registers to the respective common and segment signals.

Any LCD pixel location not being used for display can be used as general purpose RAM.

#### 27.9 LCD Frame Frequency

The rate at which the COM and SEG outputs change is called the LCD frame frequency.

#### TABLE 27-5: FRAME FREQUENCY FORMULAS

| Multiplex | Frame Frequency =                            |  |  |  |  |  |  |  |
|-----------|----------------------------------------------|--|--|--|--|--|--|--|
| Static    | Clock source/(4 x 1 x (LCD Prescaler) x 32)) |  |  |  |  |  |  |  |
| 1/2       | Clock source/(2 x 2 x (LCD Prescaler) x 32)) |  |  |  |  |  |  |  |
| 1/3       | Clock source/(1 x 3 x (LCD Prescaler) x 32)) |  |  |  |  |  |  |  |
| 1/4       | Clock source/(1 x 4 x (LCD Prescaler) x 32)) |  |  |  |  |  |  |  |
| Note:     | Clock source is Fosc/256, T1OSC or LFINTOSC. |  |  |  |  |  |  |  |

#### TABLE 27-6: APPROXIMATE FRAME FREQUENCY (IN Hz) USING Fosc @ 8 MHz, TIMER1 @ 32.768 kHz OR LFINTOSC

| LP<3:0> | Static | 1/2 | 1/3 | 1/4 |
|---------|--------|-----|-----|-----|
| 2       | 122    | 122 | 162 | 122 |
| 3       | 81     | 81  | 108 | 81  |
| 4       | 61     | 61  | 81  | 61  |
| 5       | 49     | 49  | 65  | 49  |
| 6       | 41     | 41  | 54  | 41  |
| 7       | 35     | 35  | 47  | 35  |

#### 27.11 LCD Interrupts

The LCD module provides an interrupt in two cases. An interrupt when the LCD controller goes from active to inactive controller. An interrupt also provides unframed boundaries for Type B waveform. The LCD timing generation provides an interrupt that defines the LCD frame timing.

#### 27.11.1 LCD INTERRUPT ON MODULE SHUTDOWN

An LCD interrupt is generated when the module completes shutting down (LCDA goes from '1' to '0').

#### 27.11.2 LCD FRAME INTERRUPTS

A new frame is defined to begin at the leading edge of the COM0 common signal. The interrupt will be set immediately after the LCD controller completes accessing all pixel data required for a frame. This will occur at a fixed interval before the frame boundary (TFINT), as shown in Figure 27-19. The LCD controller will begin to access data for the next frame within the interval from the interrupt to when the controller begins to access data after the interrupt (TFWR). New data must be written within TFWR, as this is when the LCD controller will begin to access the data for the next frame.

When the LCD driver is running with Type-B waveforms and the LMUX<1:0> bits are not equal to '00' (static drive), there are some additional issues that must be addressed. Since the DC voltage on the pixel takes two frames to maintain zero volts, the pixel data must not change between subsequent frames. If the pixel data were allowed to change, the waveform for the odd frames would not necessarily be the complement of the waveform generated in the even frames and a DC component would be introduced into the panel. Therefore, when using Type-B waveforms, the user must synchronize the LCD pixel updates to occur within a subframe after the frame interrupt.

To correctly sequence writing while in Type-B, the interrupt will only occur on complete phase intervals. If the user attempts to write when the write is disabled, the WERR bit of the LCDCON register is set and the write does not occur.

| Note: | The LCD frame interrupt is not generated |
|-------|------------------------------------------|
|       | when the Type-A waveform is selected     |
|       | and when the Type-B with no multiplex    |
|       | (static) is selected.                    |



#### TABLE 30-6: TIMER0 AND TIMER1 EXTERNAL CLOCK REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated)<br>Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |           |                                 |                                                           |                |                                           |        |        |            |                                    |
|--------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------------|-----------------------------------------------------------|----------------|-------------------------------------------|--------|--------|------------|------------------------------------|
| Param<br>No.                                                                                                             | Sym.      | Characteristic                  |                                                           | Min.           | Тур†                                      | Max.   | Units  | Conditions |                                    |
| 40*                                                                                                                      | T⊤0H      | T0CKI High I                    | Pulse Width                                               | No Prescaler   | 0.5 Tcy + 20                              | -      | —      | ns         |                                    |
|                                                                                                                          |           |                                 |                                                           | With Prescaler | 10                                        | —      | _      | ns         |                                    |
| 41*                                                                                                                      | TT0L      | T0CKI Low F                     | Pulse Width                                               | No Prescaler   | 0.5 Tcy + 20                              | _      | _      | ns         |                                    |
|                                                                                                                          |           |                                 |                                                           | With Prescaler | 10                                        | —      | _      | ns         |                                    |
| 42*                                                                                                                      | Тт0Р      | T0CKI Period                    | 1                                                         |                | Greater of:<br>20 or <u>Tcy + 40</u><br>N | _      | —      | ns         | N = prescale value<br>(2, 4,, 256) |
| 45*                                                                                                                      | T⊤1H      | T1CKI High<br>Time              | Synchronous, No Prescaler                                 |                | 0.5 Tcy + 20                              | _      | _      | ns         |                                    |
|                                                                                                                          |           |                                 | Synchronous,<br>with Prescaler                            |                | 15                                        | -      | —      | ns         |                                    |
|                                                                                                                          |           |                                 | Asynchronous                                              |                | 30                                        | —      | —      | ns         |                                    |
| 46*                                                                                                                      | T⊤1L      | T1CKI Low                       | Synchronous, N                                            | No Prescaler   | 0.5 Tcy + 20                              | —      | _      | ns         |                                    |
|                                                                                                                          |           | Time                            | Synchronous, with Prescaler                               |                | 15                                        | _      | _      | ns         |                                    |
|                                                                                                                          |           |                                 | Asynchronous                                              |                | 30                                        | _      | _      | ns         |                                    |
| 47*                                                                                                                      | TT1P      | T1CKI Input<br>Period           | Synchronous                                               |                | Greater of:<br>30 or <u>Tcy + 40</u><br>N | -      | —      | ns         | N = prescale value<br>(1, 2, 4, 8) |
|                                                                                                                          |           |                                 | Asynchronous                                              |                | 60                                        | —      | —      | ns         |                                    |
| 48                                                                                                                       | F⊤1       | Timer1 Oscill<br>(oscillator en | lator Input Frequency Range abled by setting bit T1OSCEN) |                | 32.4                                      | 32.768 | 33.1   | kHz        |                                    |
| 49*                                                                                                                      | TCKEZTMR1 | Delay from E<br>Increment       | xternal Clock Ed                                          | dge to Timer   | 2 Tosc                                    | _      | 7 Tosc | —          | Timers in Sync<br>mode             |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 30-11: CAPTURE/COMPARE/PWM TIMINGS (CCP)



#### TABLE 30-7: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP)

| <b>Standa</b><br>Operation | Standard Operating Conditions (unless otherwise stated)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |                      |                |                       |      |      |       |                                 |  |  |
|----------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----------------------|------|------|-------|---------------------------------|--|--|
| Param<br>No.               | Sym.                                                                                                                 | Characteristic       |                | Min.                  | Тур† | Max. | Units | Conditions                      |  |  |
| CC01*                      | TccL                                                                                                                 | CCPx Input Low Time  | No Prescaler   | 0.5Tcy + 20           |      |      | ns    |                                 |  |  |
|                            |                                                                                                                      |                      | With Prescaler | 20                    | _    |      | ns    |                                 |  |  |
| CC02*                      | TccH                                                                                                                 | CCPx Input High Time | No Prescaler   | 0.5Tcy + 20           | _    |      | ns    |                                 |  |  |
|                            |                                                                                                                      |                      | With Prescaler | 20                    | _    | -    | ns    |                                 |  |  |
| CC03*                      | TccP                                                                                                                 | CCPx Input Period    |                | <u>3Tcy + 40</u><br>N | _    | _    | ns    | N = prescale value (1, 4 or 16) |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.









#### Package Marking Information (Continued)



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>(e3)<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the even<br>be carried<br>characters    | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for customer-specific information.                                                                                                                                                                                              |

\* Standard PICmicro<sup>®</sup> device marking consists of Microchip part number, year code, week code and traceability code. For PICmicro device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                          | N   | <b>ILLIMETER</b> | s    |      |
|--------------------------|-----|------------------|------|------|
| Dimension                | MIN | NOM              | MAX  |      |
| Contact Pitch            | E   | 1.27 BSC         |      |      |
| Contact Pad Spacing      | С   |                  | 9.40 |      |
| Contact Pad Width (X28)  | Х   |                  |      | 0.60 |
| Contact Pad Length (X28) | Y   |                  |      | 2.00 |
| Distance Between Pads    | Gx  | 0.67             |      |      |
| Distance Between Pads    | G   | 7.40             |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2052A

NOTES: