

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFL

| Product Status             | Obsolete                                                                             |
|----------------------------|--------------------------------------------------------------------------------------|
| Core Processor             | 8051                                                                                 |
| Core Size                  | 8-Bit                                                                                |
| Speed                      | 33MHz                                                                                |
| Connectivity               | EBI/EMI, SPI, UART/USART                                                             |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                                     |
| Number of I/O              | 36                                                                                   |
| Program Memory Size        | 72KB (72K x 8)                                                                       |
| Program Memory Type        | FLASH                                                                                |
| EEPROM Size                | -                                                                                    |
| RAM Size                   | 1K x 8                                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                                          |
| Data Converters            | -                                                                                    |
| Oscillator Type            | External                                                                             |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                                      |
| Mounting Type              | Surface Mount                                                                        |
| Package / Case             | 44-TQFP                                                                              |
| Supplier Device Package    | 44-TQFP (10x10)                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/sst89v516rd2-33-c-tqje-nxx |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Data Sheet



Figure 4: Pin Assignments for 44-lead TQFP



Data Sheet



Figure 5: Pin Assignments for 44-lead PLCC



Data Sheet

#### Auxiliary Register (AUXR)

| Location | 7 | 6 | 5 | 4 | 3 | 2 | 1          | 0  | Reset Value |
|----------|---|---|---|---|---|---|------------|----|-------------|
| 8EH      | - | - | - | - | - | - | EXTRA<br>M | AO | xxxxxx00b   |

#### Symbol Function

EXTRAM Internal/External RAM access

0: Internal Expanded RAM access within range of 00H to 2FFH using MOVX @Ri / @DPTR. Beyond 300H, the MCU always accesses external data memory. For details, refer to Section, "Expanded Data RAM Addressing". 1: External data memory access.

AO D

Disable/Enable ALE

0: ALE is emitted at a constant rate of 1/3 the oscillator frequency in 6 clock mode, 1/6  $f_{\rm OSC}$  in 12 clock mode.

1: ALE is active only during a MOVX or MOVC instruction.

#### Auxiliary Register 1 (AUXR1)

| Location | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0   | Reset Value |
|----------|---|---|---|---|-----|---|---|-----|-------------|
| A2H      | - | - | - | - | GF2 | 0 | - | DPS | xxxx00x0b   |

#### Symbol Function

GF2 General purpose user-defined flag.

DPS DPTR registers select bit.

0: DPTR0 is selected.

1: DPTR1 is selected.

#### Watchdog Timer Control Register (WDTC)

| Location | 7 | 6 | 5 | 4     | 3    | 2    | 1   | 0    | Reset Value |
|----------|---|---|---|-------|------|------|-----|------|-------------|
| C0H      | - | - | - | WDOUT | WDRE | WDTS | WDT | SWDT | xxx00000b   |

#### Symbol Function

WDOUT Watchdog output enable.

0: Watchdog reset will not be exported on Reset pin.

1: Watchdog reset if enabled by WDRE, will assert Reset pin for 32 clocks.

#### WDRE Watchdog timer reset enable.

0: Disable watchdog timer reset.

1: Enable watchdog timer reset.

WDTS Watchdog timer reset flag.

0: External hardware reset or power-on reset clears the flag.

- Flag can also be cleared by writing a 1.
- Flag survives if chip reset happened because of watchdog timer overflow.
- 1: Hardware sets the flag on watchdog overflow.

#### WDT Watchdog timer refresh.

0: Hardware resets the bit when refresh is done.

- 1: Software sets the bit to force a watchdog timer refresh.
- SWDT Start watchdog timer.
  - 0: Stop WDT.
  - 1: Start WDT.



Data Sheet

|                      | 7                                    | 6                                                                                                                                                                          | 5                               | 4                          | 3                               | 2            | 1              | 0           | Reset Valu |
|----------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------|---------------------------------|--------------|----------------|-------------|------------|
| 85H                  |                                      | Watchdog Timer Data/Reload 00H                                                                                                                                             |                                 |                            |                                 |              |                |             |            |
| Symbol<br>WDTD       | Function<br>Initial/Relo             | ad value i                                                                                                                                                                 | in Watchdo                      | og Timer. I                | New value                       | won't be     | effective u    | intil WDT   | is set.    |
| CA Timer/Counter Con | trol Regis                           |                                                                                                                                                                            | DN)                             | 4                          | 2                               | 2            | 4              | •           | Booot Volu |
|                      |                                      | CP CP                                                                                                                                                                      | 5                               |                            | 3<br>CCE2                       |              |                |             |            |
| Don                  | 1. Bit addr                          | ressable                                                                                                                                                                   | -                               | 0014                       | CCF3                            | COPZ         | COPT           | CCFU        | 0000000    |
| Symbol               | Function                             |                                                                                                                                                                            |                                 |                            |                                 |              |                |             |            |
| CF                   | PCA Cour                             | nter Overfl                                                                                                                                                                | ow Flag                         |                            |                                 |              |                |             |            |
|                      | Set by har<br>CF may be              | t by hardware when the counter rolls over. CF flags an interrupt if bit ECF in CMOD is set<br>may be set by either hardware or software, but can only cleared by software. |                                 |                            |                                 |              |                |             |            |
| CR                   | PCA Cour<br>Set by sof<br>counter of | nter Run c<br>tware to tu<br>f.                                                                                                                                            | ontrol bit<br>ırn the PC        | A counter                  | on. Must I                      | be cleared   | l by softwa    | are to turr | the PCA    |
| -                    | Not impler<br>Note: User s           | mented, re                                                                                                                                                                 | eserved for<br>rite '1's to res | future us<br>erved bits. T | e.<br><sup>T</sup> he value rea | d from a res | erved bit is i | ndeterminat | е.         |
| CCF4                 | PCA Modu<br>Must be cl               | ule 4 interi<br>eared by s                                                                                                                                                 | rupt flag. S<br>software.       | Set by hard                | lware whe                       | n a match    | or captur      | e occurs.   |            |
| CCF3                 | PCA Modu<br>Must be cl               | ule 3 interi<br>eared by s                                                                                                                                                 | rupt flag. S<br>software.       | Set by hard                | lware whe                       | n a match    | or captur      | e occurs.   |            |
| CCF2                 | PCA Modu<br>Must be cl               | CA Module 2 interrupt flag. Set by hardware when a match or capture occurs.<br>Just be cleared by software.                                                                |                                 |                            |                                 |              |                |             |            |
| CCF1                 | PCA Modu<br>Must be cl               | ule 1 interi<br>eared by s                                                                                                                                                 | rupt flag. S<br>software.       | Set by hard                | lware whe                       | n a match    | or captur      | e occurs.   |            |
| CCF0                 | PCA Modu                             | ule 0 interi                                                                                                                                                               | rupt flag. S                    | Set by hard                | ware whe                        | n a match    | or captur      | e occurs.   |            |



#### Data Sheet

| Location 7                                                      | 6                                                                                                                 | 5                                                    | 4                                                    | 3                                                   | 2                       | 1                   | 0         | Reset Value |
|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------|-------------------------|---------------------|-----------|-------------|
| D5H SPIE                                                        | SPE                                                                                                               | DORD                                                 | MSTR                                                 | CPOL                                                | CPHA                    | SPR1                | SPR0      | 00H         |
| Symbol Function                                                 |                                                                                                                   |                                                      |                                                      |                                                     |                         |                     |           |             |
| SPIE If both SPI                                                | E and ES                                                                                                          | are set to                                           | one, SPI                                             | interrupts                                          | are enable              | ed.                 |           |             |
| SPE SPI enable<br>0: Disables<br>1: Enables                     | enable bit.<br>bisables SPI.<br>inables SPI and connects SS#, MOSI, MISO, and SCK to pins P1.4, P1.5, P1.6, P1.7. |                                                      |                                                      |                                                     |                         |                     |           |             |
| DORD Data Trans<br>0: MSB firs<br>1: LSB firs                   | mission C<br>st in data t<br>t in data ti                                                                         | Drder.<br>transmissi<br>ransmissic                   | on.<br>on.                                           |                                                     |                         |                     |           |             |
| MSTR Master/Sla<br>0: Selects<br>1: Selects                     | aster/Slave select.<br>Selects Slave mode.<br>Selects Master mode                                                 |                                                      |                                                      |                                                     |                         |                     |           |             |
| CPOL Clock Pola<br>0: SCK is 1<br>1: SCK is 1                   | ock Polarity<br>SCK is low when idle (Active High).<br>SCK is high when idle (Active Low).                        |                                                      |                                                      |                                                     |                         |                     |           |             |
| CPHA Clock Pha<br>relationshi<br>0: Shift trig<br>1: Shift trig | se control<br>p betweer<br>gered on<br>gered on                                                                   | bit. The C<br>master a<br>the leadin<br>the trailing | PHA bit w<br>nd slave. S<br>g edge of<br>g edge of t | ith the CP<br>See Figure<br>the clock.<br>he clock. | OL bit cor<br>es 21 and | ntrol the cl<br>22. | ock and d | ata         |

SPR1, SPR0SPI Clock Rate Select bits. These two bits control the SCK rate of the device configured as master. SPR1 and SPR0 have no effect on the slave. The relationship between SCK and the oscillator frequency, f<sub>OSC</sub>, is as follows:

| SPR1 | SPR0 | SCK = f <sub>OSC</sub> divided by |
|------|------|-----------------------------------|
| 0    | 0    | 4                                 |
| 0    | 1    | 16                                |
| 1    | 0    | 64                                |
| 1    | 1    | 128                               |

#### SPI Status Register (SPSR)

| Location | 7    | 6    | 5 | 4 | 3 | 2 | 1 | 0 | Reset Value |
|----------|------|------|---|---|---|---|---|---|-------------|
| AAH      | SPIF | WCOL | - | - | - | - | - | - | 00xxxxxb    |

#### Symbol Function

| SPIF | SPI Interrupt Flag.<br>Upon completion of data transfer, this bit is set to 1.<br>If SPIE =1 and ES =1, an interrupt is then generated.<br>This bit is cleared by software. |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WCOL | Write Collision Flag.<br>Set if the SPI data register is written to during data transfer.<br>This bit is cleared by software.                                               |



Data Sheet

## Flash Memory Programming

The device internal flash memory can be programmed or erased using In-Application Programming (IAP) mode

### **Product Identification**

The Read-ID command accesses the Signature Bytes that identify the device and the manufacturer as SST. External programmers primarily use these Signature Bytes in the selection of programming algorithms.

#### Table 12: Product Identification

|                   | Address | Data |
|-------------------|---------|------|
| Manufacturer's ID | 30H     | BFH  |
| Device ID         |         |      |
| SST89E516RD2/RD   | 31H     | 93H  |
| SST89V516RD2/RD   | 31H     | 92H  |

T0-0.0 25093

### **In-Application Programming Mode**

The device offers either 72 KByte of in-application programmable flash memory. During in-application programming, the CPU of the microcontroller enters IAP mode. The two blocks of flash memory allow the CPU to execute user code from one block, while the other is being erased or reprogrammed concurrently. The CPU may also fetch code from an external memory while all internal flash is being reprogrammed. The mailbox registers (SFST, SFCM, SFAL, SFAH, SFDT and SFCF) located in the special function register (SFR), control and monitor the device's erase and program process.

Table 14 outline the commands and their associated mailbox register settings.

### In-Application Programming Mode Clock Source

During IAP mode, both the CPU core and the flash controller unit are driven off the external clock. However, an internal oscillator will provide timing references for Program and Erase operations. The internal oscillator is only turned on when required, and is turned off as soon as the flash operation is completed.

### Memory Bank Selection for In-Application Programming Mode

With the addressing range limited to 16 bit, only 64 KByte of program address space is "visible" at any one time. As shown in Table 13, the bank selection (the configuration of EA# and SFCF[1:0]), allows Block 1 memory to be overlaid on the lowest 8 KByte of Block 0 memory, making Block 1 reachable. The same concept is employed to allow both Block 0 and Block 1 flash to be accessible to IAP operations. Code from a block that is not visible may not be used as a source to program another address. However, a block that is not "visible" may be programmed by code from the other block through mailbox registers.

The device allows IAP code in one block of memory to program the other block of memory, but may not program any location in the same block. If an IAP operation originates physically from Block 0, the target of this operation is implicitly defined to be in Block 1. If the IAP operation originates physically from



Data Sheet

|                  |                                                         | T20                           | CON                           |
|------------------|---------------------------------------------------------|-------------------------------|-------------------------------|
|                  | Mode                                                    | Internal Control <sup>1</sup> | External Control <sup>2</sup> |
|                  | 16-bit Auto-Reload                                      | 00H                           | 08H                           |
|                  | 16-bit Capture                                          | 01H                           | 09H                           |
| Used as Timer    | Baud rate generator receive and transmit same baud rate | 34H                           | 36H                           |
|                  | Receive only                                            | 24H                           | 26H                           |
|                  | Transmit only                                           | 14H                           | 16H                           |
| Llood on Counter | 16-bit Auto-Reload                                      | 02H                           | 0AH                           |
| Useu as Counter  | 16-bit Capture                                          | 03H                           | 0BH                           |

#### Table 17: Timer/Counter 2

1. Capture/Reload occurs only on timer/counter overflow.

T0-0.0 25093

2. Capture/Reload occurs on timer/counter overflow and a 1 to 0 transition on T2EX (P1.1) pin except when Timer 2 is used in the baud rate generating mode.

### **Programmable Clock-Out**

A 50% duty cycle clock can be programmed to come out on P1.0. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed:

- 1. to input the external clock for Timer/Counter 2, or
- 2. to output a 50% duty cycle clock ranging from 122 Hz to 8 MHz at a 16 MHz operating frequency (61 Hz to 4 MHz in 12 clock mode).

To configure Timer/Counter 2 as a clock generator, bit

C/#T2 (in T2CON) must be cleared and bit T20E in T2MOD must be set. Bit TR2 (T2CON.2) also must be set to start the timer.

The Clock-Out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L) as shown in this equation:

n =2 (in 6 clock mode) 4 (in 12 clock mode)

Where (RCAP2H, RCAP2L) = the contents of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

In the Clock-Out mode, Timer 2 roll-overs will not generate an interrupt. This is similar to when it is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and the Clock-Out frequency will not be the same.



#### Data Sheet

If mode 1 is used, the stop bit takes the place of the 9th bit. Bit RI is set only when the received command frame address matches the device's address and is terminated by a valid stop bit. Note that mode 0 cannot be used. Setting SM2 bit in the SCON register in mode 0 will have no effect.

Each slave's individual address is specified by SFR SADDR. SFR SADEN is a mask byte that defines "don't care" bits to form the given address when combined with SADDR. See the example below:

#### Slave 1

| SADDR | = | 1111 0001 |
|-------|---|-----------|
| SADEN | = | 1111 1010 |
| GIVEN | = | 1111 0X0X |

#### Slave 2

| SADDR | = | 1111 0011 |
|-------|---|-----------|
| SADEN | = | 1111 1001 |
| GIVEN | = | 1111 0XX1 |

#### Using the Given Address to Select Slaves

Any bits masked off by a 0 from SADEN become a "don't care" bit for the given address. Any bit masked off by a 1, becomes ANDED with SADDR. The "don't cares" provide flexibility in the user-defined addresses to address more slaves when using the given address.

Shown in the example above, Slave 1 has been given an address of 1111 0001 (SADDR). The SADEN byte has been used to mask off bits to a given address to allow more combinations of selecting Slave 1 and Slave 2. In this case for the given addresses, the last bit (LSB) of Slave 1 is a "don't care" and the last bit of Slave 2 is a 1. To communicate with Slave 1 and Slave 2, the master would need to send an address with the last bit equal to 1 (e.g. 1111 0001) since Slave 1's last bit is a don't care and Slave 2's last bit has to be a 1. To communicate with Slave 1 alone, the master would send an address with the last bit equal to 0 (e.g. 1111 0000), since Slave 2's last bit is a 1. See the table below for other possible combinations.

| Select Slave 1 Only |               |                    |  |  |
|---------------------|---------------|--------------------|--|--|
| Slave 1             | Given Address | Possible Addresses |  |  |
|                     | 1111 0X0X     | 1111 0000          |  |  |
|                     |               | 1111 0100          |  |  |

| Select Slave 2 Only |               |                    |  |  |  |
|---------------------|---------------|--------------------|--|--|--|
| Slave 2             | Given Address | Possible Addresses |  |  |  |
|                     | 1111 0XX1     | 1111 0111          |  |  |  |
|                     |               | 1111 0011          |  |  |  |

| Select Slaves 1 & 2             |           |  |  |
|---------------------------------|-----------|--|--|
| Slaves 1 & 2 Possible Addresses |           |  |  |
|                                 | 1111 0001 |  |  |
|                                 | 1111 0101 |  |  |



Data Sheet

### **Serial Peripheral Interface**

### **SPI Features**

- Master or slave operation
- 10 MHz bit frequency (max)
- LSB first or MSB first data transfer
- Four programmable bit rates
- End of transmission (SPIF)
- Write collision flag protection (WCOL)
- Wake up from idle mode (slave mode only)

### **SPI** Description

The serial peripheral interface (SPI) allows high-speed synchronous data transfer between the SST89E/V516RDx and peripheral devices or between several SST89E/V516RDx devices.

Figure 20 shows the correspondence between master and slave SPI devices. The SCK pin is the clock output and input for the master and slave modes, respectively. The SPI clock generator will start following a write to the master devices SPI data register. The written data is then shifted out of the MOSI pin on the master device into the MOSI pin of the slave device. Following a complete transmission of one byte of data, the SPI clock generator is stopped and the SPIF flag is set. An SPI interrupt request will be generated if the SPI Interrupt Enable bit (SPIE) and the Serial Port Interrupt Enable bit (ES) are both set.

An external master drives the Slave Select input pin, SS#/P1[4], low to select the SPI module as a slave. If SS#/P1[4] has not been driven low, then the slave SPI unit is not active and the MOSI/P1[5] port can also be used as an input port pin.

CPHA and CPOL control the phase and polarity of the SPI clock. Figures 21 and 22 show the four possible combinations of these two bits.







Data Sheet



### Figure 28: PCA Pulse Width Modulator Mode

| Table 24: Pulse | Width | Modulator | Frequencies |
|-----------------|-------|-----------|-------------|
|-----------------|-------|-----------|-------------|

|                           | PWM Frequency      |                    |  |  |
|---------------------------|--------------------|--------------------|--|--|
| PCA Timer Mode            | 12 MHz             | 16 MHz             |  |  |
| 1/12 Oscillator Frequency | 3.9 KHz            | 5.2 KHz            |  |  |
| 1/4 Oscillator Frequency  | 11.8 KHz           | 15.6 KHz           |  |  |
| Timer 0 Overflow:         |                    |                    |  |  |
| 8-bit                     | 15.5 Hz            | 20.3 Hz            |  |  |
| 16-bit                    | 0.06 Hz            | 0.08 Hz            |  |  |
| 8-bit Auto-Reload         | 3.9 KHz to 15.3 Hz | 5.2 KHz to 20.3 Hz |  |  |
| External Input (Max)      | 5.9 KHz            | 7.8 KHz            |  |  |

T0-0.0 25093



Data Sheet

### Read Operation Under Lock Condition

The status of security bits SB1, SB2, and SB3 can be read when the read command is disabled by security lock. There are three ways to read the status.

- 1. External host mode: Read-back = 00H (locked)
- 2. IAP command: Read-back = previous SFDT data
- 3. MOVC: Read-back = FFH (blank)

#### Table 26: Security Lock Access Table

|       |                                                           | Source               | Target               | Byte-Verify Allo           | wed | MOVC Allowed |
|-------|-----------------------------------------------------------|----------------------|----------------------|----------------------------|-----|--------------|
| Level | SFST[7:5]                                                 | Address <sup>1</sup> | Address <sup>2</sup> | External Host <sup>3</sup> | IAP | 516RDx       |
|       |                                                           | Block 0/1            | Block 0/1            | Ν                          | Ν   | Y            |
| 4     | 111b                                                      | DIUCK U/ I           | External             | N/A                        | N/A | Ν            |
| 4     | (hard lock on both blocks)                                | Extornal             | Block 0/1            | N                          | Ν   | Ν            |
|       |                                                           | External             | External             | N/A                        | N/A | N            |
|       |                                                           | Plook 0/1            | Block 0/1            | N                          | Ν   | Y            |
|       | 011b/101b                                                 | DIUCK U/ I           | External             | N/A                        | N/A | Ν            |
|       | (hard lock on both blocks)                                | Extornal             | Block 0/1            | N                          | Ν   | N            |
|       |                                                           | External             | External             | N/A                        | N/A | Y            |
|       |                                                           |                      | Block 0              | N                          | Ν   | Y            |
|       |                                                           | Block 0              | Block 1              | N                          | Ν   | Ν            |
|       | 001b/110b<br>(Block 0 = SoftLock,<br>Block 1 = bard lock) |                      | External             | N/A                        | N/A | Ν            |
|       |                                                           | Block 1              | Block 0              | N                          | Y   | Y            |
|       |                                                           |                      | Block 1              | N                          | Ν   | Y            |
| 2     |                                                           |                      | External             | N/A                        | N/A | Ν            |
| 3     |                                                           | External             | Block 0/1            | N                          | Ν   | Ν            |
|       |                                                           |                      | External             | N/A                        | N/A | Y            |
|       | 010b<br>(SoftLock on both blocks)                         | Block 0              | Block 0              | N                          | Ν   | Y            |
|       |                                                           |                      | Block 1              | N                          | Y   | Y            |
|       |                                                           |                      | External             | N/A                        | N/A | Ν            |
|       |                                                           | Block 1              | Block 0              | N                          | Y   | Y            |
|       |                                                           |                      | Block 1              | N                          | Ν   | Y            |
|       |                                                           |                      | External             | N/A                        | N/A | Ν            |
|       |                                                           | Extornal             | Block 0/1            | N                          | Ν   | Ν            |
|       |                                                           | External             | External             | N/A                        | N/A | Y            |
|       |                                                           |                      | Block 0              | Y                          | Ν   | Y            |
|       |                                                           | Block 0              | Block 1              | Y                          | Y   | Y            |
|       |                                                           |                      | External             | N/A                        | N/A | Ν            |
| 2     | 100b                                                      |                      | Block 0              | Y                          | Y   | Y            |
| 2     | (SoftLock on both blocks)                                 | Block 1              | Block 1              | Y                          | Ν   | Y            |
|       |                                                           |                      | External             | N/A                        | N/A | Ν            |
|       |                                                           | External             | Block 0/1            | Y                          | Ν   | Ν            |
|       |                                                           | External             | External             | N/A                        | N/A | Y            |



Data Sheet

## Reset

A system reset initializes the MCU and begins program execution at program memory location 0000H. The reset input for the device is the RST pin. In order to reset the device, a logic level high must be applied to the RST pin for at least two machine cycles (24 clocks), after the oscillator becomes stable. ALE, PSEN# are weakly pulled high during reset. During reset, ALE and PSEN# output a high level in order to perform a proper reset. This level must not be affected by external element. A system reset will not affect the 1 KByte of on-chip RAM while the device is running, however, the contents of the on-chip RAM during power up are indeterminate. Following reset, all Special Function Registers (SFR) return to their reset values outlined in Tables 6 to 10.

### **Power-on Reset**

At initial power up, the port pins will be in a random state until the oscillator has started and the internal reset algorithm has weakly pulled all pins high. Powering up the device without a valid reset could cause the MCU to start executing instructions from an indeterminate location. Such undefined states may inadvertently corrupt the code in the flash.

When power is applied to the device, the RST pin must be held high long enough for the oscillator to start up (usually several milliseconds for a low frequency crystal), in addition to two machine cycles for a valid power-on reset. An example of a method to extend the RST signal is to implement a RC circuit by connecting the RST pin to  $V_{DD}$  through a 10 µF capacitor and to  $V_{SS}$  through an 8.2K $\Omega$  resistor as shown in Figure 31. Note that if an RC circuit is being used, provisions should be made to ensure the  $V_{DD}$  rise time does not exceed 1 millisecond and the oscillator start-up time does not exceed 10 milliseconds.

For a low frequency oscillator with slow start-up time the reset signal must be extended in order to account for the slow start-up time. This method maintains the necessary relationship between  $V_{DD}$  and RST to avoid programming at an indeterminate location, which may cause corruption in the code of the flash. The power-on detection is designed to work as power up initially, before the voltage reaches the brown-out detection level. The POF flag in the PCON register is set to indicate an initial power up condition. The POF flag will remain active until cleared by software. Please see Section , "Power Control Register (PCON)" on page 31 for detailed information.

For more information on system level design techniques, please review the *FlashFlex MCU: Oscillator Circuit Design Considerations* application note.







Data Sheet

## **Power-Saving Modes**

The device provides two power saving modes of operation for applications where power consumption is critical. The two modes are idle and power-down, see Table 28.

### **Idle Mode**

Idle mode is entered setting the IDL bit in the PCON register. In idle mode, the program counter (PC) is stopped. The system clock continues to run and all interrupts and peripherals remain active. The on-chip RAM and the special function registers hold their data during this mode.

The device exits idle mode through either a system interrupt or a hardware reset. Exiting idle mode via system interrupt, the start of the interrupt clears the IDL bit and exits idle mode. After exit the Interrupt Service Routine, the interrupted program resumes execution beginning at the instruction immediately following the instruction which invoked the idle mode. A hardware reset starts the device similar to a power-on reset.

### Power-down Mode

The power-down mode is entered by setting the PD bit in the PCON register. In the power-down mode, the clock is stopped and external interrupts are active for level sensitive interrupts only. SRAM contents are retained during power-down, the minimum  $V_{DD}$  level is 2.0V.

The device exits power-down mode through either an enabled external level sensitive interrupt or a hardware reset. The start of the interrupt clears the PD bit and exits power-down. Holding the external interrupt pin low restarts the oscillator, the signal must hold low at least 1024 clock cycles before bringing back high to complete the exit. Upon interrupt signal being restored to logic  $V_{IH}$ , the first instruction of the interrupt service routine will execute. A hardware reset starts the device similar to power-on reset.

To exit properly out of power-down, the reset or external interrupt should not be executed before the  $V_{DD}$  line is restored to its normal operating voltage. Be sure to hold  $V_{DD}$  voltage long enough at its normal operating level for the oscillator to restart and stabilize (normally less than 10 ms).



Data Sheet

## System Clock and Clock Options

### **Clock Input Options and Recommended Capacitor Values for Oscillator**

Shown in Figure 33 are the input and output of an internal inverting amplifier (XTAL1, XTAL2), which can be configured for use as an on-chip oscillator.

When driving the device from an external clock source, XTAL2 should be left disconnected and XTAL1 should be driven.

At start-up, the external oscillator may encounter a higher capacitive load at XTAL1 due to interaction between the amplifier and its feedback capacitance. However, the capacitance will not exceed 15 pF once the external signal meets the  $V_{IL}$  and  $V_{IH}$  specifications.

Crystal manufacturer, supply voltage, and other factors may cause circuit performance to differ from one application to another. C1 and C2 should be adjusted appropriately for each design. Table 29, shows the typical values for C1 and C2 vs. crystal type for various frequencies

#### Table 29: Recommended Values for C1 and C2 by Crystal Type

| Crystal | C1 = C2 |
|---------|---------|
| Quartz  | 20-30pF |
| Ceramic | 40-50pF |

T0-0.0 25093

More specific information about on-chip oscillator design can be found in the *FlashFlex Oscillator Circuit Design Considerations* application note.

### **Clock Doubling Option**

By default, the device runs at 12 clocks per machine cycle (x1 mode). The device has a clock doubling option to speed up to 6 clocks per machine cycle. Please refer to Table 30 for detail.

Clock double mode can be enabled either via the external host mode or the IAP mode. Please refer to Table 14 for the IAP mode enabling commands (When set, the EDC# bit in SFST register will indicate 6 clock mode.).

The clock double mode is only for doubling the internal system clock and the internal flash memory, i.e. EA#=1. To access the external memory and the peripheral devices, careful consideration must be taken. Also note that the crystal output (XTAL2) will not be doubled.



Data Sheet



### Figure 33:Oscillator Characteristics

### Table 30: Clock Doubling Features

| Device       | Sta                            | Indard Mode (x1)                          | Clock Double Mode (x2)         |                                           |  |
|--------------|--------------------------------|-------------------------------------------|--------------------------------|-------------------------------------------|--|
|              | Clocks per<br>Machine<br>Cycle | Max. External Clock<br>Frequency<br>(MHz) | Clocks per<br>Machine<br>Cycle | Max. External Clock<br>Frequency<br>(MHz) |  |
| SST89E516RDx | 12                             | 40                                        | 6                              | 20                                        |  |
| SST89V516RDx | 12                             | 33                                        | 6                              | 16                                        |  |

T0-0.0 25093



Data Sheet

## **DC Electrical Characteristics**

| Symbol           | Parameter                                                      | Test Conditions                                 | Min                         | Max                         | Units |
|------------------|----------------------------------------------------------------|-------------------------------------------------|-----------------------------|-----------------------------|-------|
| VIL              | Input Low Voltage                                              | 4.5 < V <sub>DD</sub> < 5.5                     | -0.5                        | 0.2V <sub>DD</sub> -<br>0.1 | V     |
| V <sub>IH</sub>  | Input High Voltage                                             | 4.5 < V <sub>DD</sub> < 5.5                     | 0.2V <sub>DD</sub> +<br>0.9 | V <sub>DD</sub> + 0.5       | V     |
| V <sub>IH1</sub> | Input High Voltage (XTAL1, RST)                                | $4.5 < V_{DD} < 5.5$                            | $0.7V_{DD}$                 | V <sub>DD</sub> + 0.5       | V     |
| V <sub>OL</sub>  | Output Low Voltage (Ports 1.5, 1.6, 1.7)                       | V <sub>DD</sub> = 4.5V                          |                             |                             |       |
|                  |                                                                | I <sub>OL</sub> = 16mA                          |                             | 1.0                         | V     |
| V <sub>OL</sub>  | Output Low Voltage (Ports 1, 2, 3) <sup>1</sup>                | $V_{DD} = 4.5V$                                 |                             |                             |       |
|                  |                                                                | $I_{OL} = 100 \mu A^2$                          |                             | 0.3                         | V     |
|                  |                                                                | $I_{OL} = 1.6 m A^2$                            |                             | 0.45                        | V     |
|                  |                                                                | $I_{OL} = 3.5 \text{mA}^2$                      |                             | 1.0                         | V     |
| V <sub>OL1</sub> | Output Low Voltage (Port 0, ALE,                               | $V_{DD} = 4.5V$                                 |                             |                             |       |
|                  | PSEN#) <sup>1,3</sup>                                          | $I_{OL} = 200 \mu A^2$                          |                             | 0.3                         | V     |
|                  |                                                                | $I_{OL} = 3.2 \text{mA}^2$                      |                             | 0.45                        | V     |
| V <sub>OH</sub>  | Output High Voltage (Ports 1, 2, 3, ALE,                       | $V_{DD} = 4.5V$                                 |                             |                             |       |
|                  | PSEN#) <sup>4</sup>                                            | I <sub>OH</sub> = -10μA                         | V <sub>DD</sub> - 0.3       |                             | V     |
|                  |                                                                | I <sub>OH</sub> = -30μA                         | V <sub>DD</sub> - 0.7       |                             | V     |
|                  |                                                                | I <sub>OH</sub> = -60μA                         | V <sub>DD</sub> - 1.5       |                             | V     |
| V <sub>OH1</sub> | Output High Voltage (Port 0 in External                        | $V_{DD} = 4.5V$                                 |                             |                             |       |
|                  | Bus Mode) <sup>4</sup>                                         | I <sub>OH</sub> = -200μA                        | V <sub>DD</sub> - 0.3       |                             | V     |
|                  |                                                                | I <sub>OH</sub> = -3.2mA                        | V <sub>DD</sub> - 0.7       |                             | V     |
| V <sub>BOD</sub> | Brown-out Detection Voltage                                    |                                                 | 3.85                        | 4.15                        | V     |
| IIL              | Logical 0 Input Current (Ports 1, 2, 3)                        | $V_{IN} = 0.4V$                                 |                             | -75                         | μA    |
| I <sub>TL</sub>  | Logical 1-to-0 Transition Current (Ports 1, 2, 3) <sup>5</sup> | $V_{IN} = 2V$                                   |                             | -650                        | μA    |
| ILI              | Input Leakage Current (Port 0)                                 | $0.45 < V_{IN} < V_{DD}$ -0.3                   |                             | ±10                         | μA    |
| R <sub>RST</sub> | RST Pull-down Resistor                                         |                                                 | 40                          | 225                         | KΩ    |
| CIO              | Pin Capacitance <sup>6</sup>                                   | @ 1 MHz, 25°C                                   |                             | 15                          | pF    |
| I <sub>DD</sub>  | Power Supply Current                                           |                                                 |                             |                             |       |
|                  | IAP Mode                                                       |                                                 |                             |                             |       |
|                  | @ 40 MHz                                                       |                                                 |                             | 88                          | mA    |
|                  | Active Mode                                                    |                                                 |                             |                             |       |
|                  | @ 40 MHz                                                       |                                                 |                             | 50                          | mA    |
|                  | Idle Mode                                                      |                                                 |                             |                             |       |
|                  | @ 40 MHz                                                       |                                                 |                             | 42                          | mA    |
|                  | Power-down Mode (min. V <sub>DD</sub> = 2V)                    | $T_A = 0^{\circ}C$ to +70°C                     |                             | 80                          | μA    |
|                  |                                                                | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$ |                             | 90                          | uА    |

#### **Table 36:** DC Electrical Characteristics for SST89E516RDx $T_{A} = -40^{\circ}$ C to $+85^{\circ}$ C: $V_{DD} = 4.5 \cdot 5.5$ V: $V_{SS} = 0$ V

T0-0.1 25093



Data Sheet

### **Table 37:** DC Electrical Characteristics for SST89V516RDx $T_A = -40^{\circ}$ C to +85°C; $V_{DD} = 2.7-3.6$ V; $V_{SS} = 0$ V

| Symbo            |                                                                |                                               |                             |                          | Unit |
|------------------|----------------------------------------------------------------|-----------------------------------------------|-----------------------------|--------------------------|------|
| I                | Parameter                                                      | Test Conditions                               | Min                         | Max                      | s    |
| V <sub>IL</sub>  | Input Low Voltage                                              | $2.7 < V_{DD} < 3.6$                          | -0.5                        | 0.7                      | V    |
| VIH              | Input High Voltage                                             | 2.7 < V <sub>DD</sub> < 3.6                   | 0.2V <sub>DD</sub> +<br>0.9 | V <sub>DD</sub> +<br>0.5 | V    |
| V <sub>IH1</sub> | Input High Voltage (XTAL1, RST)                                | 2.7 < V <sub>DD</sub> < 3.6                   | $0.7V_{DD}$                 | V <sub>DD</sub> +<br>0.5 | V    |
| V <sub>OL</sub>  | Output Low Voltage (Ports 1.5, 1.6, 1.7)                       | $V_{DD} = 2.7V$                               |                             |                          |      |
|                  |                                                                | I <sub>OL</sub> = 16mA                        |                             | 1.0                      | V    |
| V <sub>OL</sub>  | Output Low Voltage (Ports 1, 2, 3) <sup>1</sup>                | $V_{DD} = 2.7V$                               |                             |                          |      |
|                  |                                                                | $I_{OL} = 100 \mu A^2$                        |                             | 0.3                      | V    |
|                  |                                                                | $I_{OL} = 1.6 \text{mA}^2$                    |                             | 0.45                     | V    |
|                  |                                                                | $I_{OL} = 3.5 \text{mA}^2$                    |                             | 1.0                      | V    |
| V <sub>OL1</sub> | Output Low Voltage (Port 0, ALE, PSEN#) <sup>1,3</sup>         | $V_{DD} = 2.7V$                               |                             |                          |      |
|                  |                                                                | $I_{OL} = 200 \mu A^2$                        |                             | 0.3                      | V    |
|                  |                                                                | $I_{OL} = 3.2 \text{mA}^2$                    |                             | 0.45                     | V    |
| V <sub>OH</sub>  | Output High Voltage (Ports 1, 2, 3, ALE,                       | $V_{DD} = 2.7V$                               |                             |                          |      |
|                  | PSEN#) <sup>4</sup>                                            | I <sub>OH</sub> = -10μA                       | V <sub>DD</sub> - 0.3       |                          | V    |
|                  |                                                                | I <sub>OH</sub> = -30μA                       | V <sub>DD</sub> - 0.7       |                          | V    |
|                  |                                                                | I <sub>OH</sub> = -60μA                       | V <sub>DD</sub> - 1.5       |                          | V    |
| V <sub>OH1</sub> | Output High Voltage (Port 0 in External Bus                    | $V_{DD} = 2.7V$                               |                             |                          |      |
|                  | Mode) <sup>4</sup>                                             | I <sub>OH</sub> = -200µА                      | V <sub>DD</sub> - 0.3       |                          | V    |
|                  |                                                                | I <sub>OH</sub> = -3.2mA                      | V <sub>DD</sub> - 0.7       |                          | V    |
| V <sub>BOD</sub> | Brown-out Detection Voltage                                    |                                               | 2.35                        | 2.55                     | V    |
| IIL              | Logical 0 Input Current (Ports 1, 2, 3)                        | $V_{IN} = 0.4V$                               |                             | -75                      | μA   |
| I <sub>TL</sub>  | Logical 1-to-0 Transition Current (Ports 1, 2, 3) <sup>5</sup> | $V_{IN} = 2V$                                 |                             | -650                     | μA   |
| I <sub>LI</sub>  | Input Leakage Current (Port 0)                                 | $0.45 < V_{IN} < V_{DD}$ -0.3                 |                             | ±10                      | μA   |
| R <sub>RST</sub> | RST Pull-down Resistor                                         |                                               |                             | 225                      | KΩ   |
| C <sub>IO</sub>  | Pin Capacitance <sup>6</sup>                                   | @ 1 MHz, 25°C                                 |                             | 15                       | pF   |
| I <sub>DD</sub>  | Power Supply Current                                           |                                               |                             |                          |      |
|                  | IAP Mode                                                       |                                               |                             |                          |      |
|                  | @ 33 MHz                                                       |                                               |                             | 47                       | mA   |
|                  | Active Mode                                                    |                                               |                             |                          |      |
|                  | @ 33 MHz                                                       |                                               |                             | 30                       | mA   |
|                  | Idle Mode                                                      |                                               |                             |                          |      |
|                  | @ 33 MHz                                                       |                                               |                             | 21                       | mA   |
|                  | Power-down Mode (min. V <sub>DD</sub> = 2V)                    | $T_A = 0^{\circ}C$ to +70°C                   |                             | 45                       | μA   |
|                  |                                                                | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |                             | 55                       | μA   |

T0-0.1 25093



Data Sheet

|                   |                                                | Oscillator                                              |     |                                                         |     |                                                              |                                                              |       |
|-------------------|------------------------------------------------|---------------------------------------------------------|-----|---------------------------------------------------------|-----|--------------------------------------------------------------|--------------------------------------------------------------|-------|
|                   |                                                | 33 MHz (x1<br>Mode)<br>16 MHz (x2<br>Mode) <sup>1</sup> |     | 40 MHz (x1<br>Mode)<br>20 MHz (x2<br>Mode) <sup>1</sup> |     | Variable                                                     |                                                              |       |
| Symbol            | Parameter                                      | Min                                                     | Max | Min                                                     | Max | Min                                                          | Max                                                          | Units |
|                   |                                                |                                                         |     |                                                         | 75  |                                                              | 5T <sub>CLCL</sub> - 50 (5V)                                 | ns    |
| T <sub>RHDX</sub> | Data Hold After RD#                            | 0                                                       |     | 0                                                       |     | 0                                                            |                                                              | ns    |
| T <sub>RHDZ</sub> | Data Float After RD#                           |                                                         | 36  |                                                         |     |                                                              | 2T <sub>CLCL</sub> - 25 (3V)                                 | ns    |
|                   |                                                |                                                         |     |                                                         | 38  |                                                              | 2T <sub>CLCL</sub> - 12 (5V)                                 | ns    |
| T <sub>LLDV</sub> | ALE Low to Valid Data In                       |                                                         | 152 |                                                         |     |                                                              | 8T <sub>CLCL</sub> - 90 (3V)                                 | ns    |
|                   |                                                |                                                         |     |                                                         | 150 |                                                              | 8T <sub>CLCL</sub> - 50 (5V)                                 | ns    |
| T <sub>AVDV</sub> | Address to Valid Data In                       |                                                         | 183 |                                                         |     |                                                              | 9T <sub>CLCL</sub> - 90 (3V)                                 | ns    |
|                   |                                                |                                                         |     |                                                         | 150 |                                                              | 9T <sub>CLCL</sub> - 75 (5V)                                 | ns    |
| T <sub>LLWL</sub> | ALE Low to RD# or WR#<br>Low                   | 66                                                      | 116 | 60                                                      | 90  | 3T <sub>CLCL</sub> - 25 (3V)<br>3T <sub>CLCL</sub> - 15 (5V) | 3T <sub>CLCL</sub> + 25 (3V)<br>3T <sub>CLCL</sub> + 15 (5V) | ns    |
| T <sub>AVWL</sub> | Address to RD# or WR#<br>Low                   | 46                                                      |     |                                                         |     | 4T <sub>CLCL</sub> - 75 (3V)                                 |                                                              | ns    |
|                   |                                                |                                                         |     | 70                                                      |     | 4T <sub>CLCL</sub> - 30 (5V)                                 |                                                              | ns    |
| T <sub>WHQX</sub> | Data Hold After WR#                            | 3                                                       |     |                                                         |     | T <sub>CLCL</sub> - 27 (3V)                                  |                                                              | ns    |
|                   |                                                |                                                         |     | 5                                                       |     | T <sub>CLCL</sub> - 20 (5V)                                  |                                                              | ns    |
| T <sub>QVWH</sub> | Data Valid to WR# High                         | 142                                                     |     |                                                         |     | 7T <sub>CLCL</sub> - 70 (3V)                                 |                                                              | ns    |
|                   |                                                |                                                         |     | 125                                                     |     | 7T <sub>CLCL</sub> - 50 (5V)                                 |                                                              | ns    |
| T <sub>QVWX</sub> | Data Valid to WR# High to<br>Low<br>Transition | 10                                                      |     | 5                                                       |     | T <sub>CLCL</sub> - 20                                       |                                                              | ns    |
| T <sub>RLAZ</sub> | RD# Low to Address Float                       |                                                         | 0   |                                                         | 0   |                                                              | 0                                                            | ns    |
| T <sub>WHLH</sub> | RD# to WR# High to ALE<br>High                 | 5                                                       | 55  |                                                         |     | T <sub>CLCL</sub> - 25 (3V)                                  | T <sub>CLCL</sub> + 25 (3V)                                  | ns    |
|                   |                                                |                                                         |     | 10                                                      | 40  | T <sub>CLCL</sub> - 15 (5V)                                  | T <sub>CLCL</sub> + 15 (5V)                                  | ns    |

**Table 38:** AC Electrical Characteristics (Continued) (2 of 2)  $T_4 = -40^{\circ}$ C to  $+85^{\circ}$ C.  $V_{DD} = 2.7-3.6V/@33MHz = 4.5-5.5V/@40MHz = 0V$ 

1. Calculated values are for x1 Mode only

T0-0.0 25093



Data Sheet



## Figure 38: External Data Memory Write Cycle

### Table 39: External Clock Drive

|                     |                      | Oscillator |     |       |     |                       |                       |       |
|---------------------|----------------------|------------|-----|-------|-----|-----------------------|-----------------------|-------|
|                     |                      | 12MHz      |     | 40MHz |     | Variable              |                       |       |
| Symbol              | Parameter            | Min        | Max | Min   | Мах | Min                   | Max                   | Units |
| 1/T <sub>CLCL</sub> | Oscillator Frequency |            |     |       |     | 0                     | 40                    | MHz   |
| T <sub>CLCL</sub>   |                      | 83         |     | 25    |     |                       |                       | ns    |
| T <sub>CHCX</sub>   | High Time            |            |     | 8.75  |     | 0.35T <sub>CLCL</sub> | 0.65T <sub>CLCL</sub> | ns    |
| T <sub>CLCX</sub>   | Low Time             |            |     | 8.75  |     | 0.35T <sub>CLCL</sub> | 0.65T <sub>CLCL</sub> | ns    |
| T <sub>CLCH</sub>   | Rise Time            |            | 20  |       | 10  |                       |                       | ns    |
| T <sub>CHCL</sub>   | Fall Time            |            | 20  |       | 10  |                       |                       | ns    |

T0-0.0 25093



### Figure 39: External Clock Drive Waveform



### Data Sheet



Figure 49:44-lead Plastic Lead Chip Carrier (PLCC) SST Package Code: NJ