



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | PIC                                                                    |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 20MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                      |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                  |
| Number of I/O              | 22                                                                     |
| Program Memory Size        | 7KB (4K x 14)                                                          |
| Program Memory Type        | OTP                                                                    |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 256 x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                              |
| Data Converters            | A/D 6x12b                                                              |
| Oscillator Type            | External                                                               |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                         |
| Supplier Device Package    | 28-SOIC                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c773-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC16C77X

#### 2.2.2.5 PIR1 REGISTER

This register contains the individual flag bits for the peripheral interrupts.

Note: Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

# FIGURE 2-7: PIR1 REGISTER (ADDRESS 0Ch)

| R/W-0                | R/W-0                                                                              | R-0                                                                                                    | R-0                        | R/W-0                     | R/W-0              | R/W-0        | R/W-0        |        |                                  |
|----------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------|---------------------------|--------------------|--------------|--------------|--------|----------------------------------|
| PSPIF <sup>(1)</sup> | ADIF                                                                               | RCIF                                                                                                   | TXIF                       | SSPIF                     | CCP1IF             | TMR2IF       | TMR1IF       | R<br>W | = Readable bit<br>= Writable bit |
| biti                 |                                                                                    |                                                                                                        |                            |                           |                    |              | bito         | U      | = Unimplemented bit,             |
|                      | - n = Value at POR reset                                                           |                                                                                                        |                            |                           |                    |              |              |        |                                  |
| bit 7:               | 7: <b>PSPIF</b> <sup>(1)</sup> : Parallel Slave Port Read/Write Interrupt Flag bit |                                                                                                        |                            |                           |                    |              |              |        |                                  |
|                      | 1 = A read0 = No read                                                              | ad or a write                                                                                          | e operatio<br>e has occu   | in nas take<br>urred      | en place (m        | ust de ciea  | tred in som  | ware   | <i>;</i> )                       |
| bit 6:               | ADIF: A/D                                                                          | O Converte                                                                                             | er Interrup                | t Flag bit                |                    |              |              |        |                                  |
|                      | 1 = An A/l                                                                         | D convers                                                                                              | ion compl                  | eted (mus                 | t be cleared       | d in softwa  | re)          |        |                                  |
| hit 5.               |                                                                                    |                                                                                                        | sion is no<br>aive Interri | unt Elan bi               | ;<br>it            |              |              |        |                                  |
| Sit 0.               | 1 = The U                                                                          | ISART rec                                                                                              | eive buffe                 | er is full (cl            | eared by re        | ading RCF    | REG)         |        |                                  |
|                      | 0 = The U                                                                          | ISART rec                                                                                              | eive buffe                 | er is empty               |                    |              |              |        |                                  |
| bit 4:               | <b>TXIF</b> : US/<br>1 = The U                                                     | ART Trans<br>ISART tra                                                                                 | smit Interr                | upt Flag bi<br>er is empt | it<br>v (cleared l | bv writina t | o TXREG)     |        |                                  |
|                      | 0 = The USART transmit buffer is full                                              |                                                                                                        |                            |                           |                    |              |              |        |                                  |
| bit 3:               | SSPIF: Sy                                                                          | ynchronou                                                                                              | is Serial F                | Port Interru              | pt Flag bit        |              | :            |        |                                  |
|                      | 0 = Waitin                                                                         | ig to trans                                                                                            | mit/reception              | e s comp                  | nete (must i       | be cleared   | in sonware   | *)     |                                  |
| bit 2:               | CCP1IF: 0                                                                          | CCP1 Inte                                                                                              | errupt Flag                | ) bit                     |                    |              |              |        |                                  |
|                      | Capture N<br>1 = A TM                                                              | <u>/lode</u><br>R1 registe                                                                             | r canture                  | occurred (                | must be cle        | ared in so   | ftware)      |        |                                  |
|                      | 0 = No TN                                                                          | /R1 regist                                                                                             | ter capture                | e occurred                |                    |              | innaioj      |        |                                  |
|                      | Compare<br>1 = A TM                                                                | <u>Mode</u><br>B1 registe                                                                              | r compare                  | e match or                | curred (mu         | st be clear  | ed in softw  | are    |                                  |
|                      | 0 = No TN                                                                          | /R1 regist                                                                                             | ter compa                  | re match o                | occurred           | 01 20 0.04   |              | u. 0,  |                                  |
|                      | <u>PWM Moe</u><br>Unused in                                                        | <u>de</u><br>1 this mod                                                                                | e                          |                           |                    |              |              |        |                                  |
| bit 1:               | TMR2IF:                                                                            | TMR2 to F                                                                                              | PR2 Matcl                  | n Interrupt               | Flag bit           |              |              |        |                                  |
|                      | 1 = TMR2                                                                           | to PR2 m                                                                                               | hatch occu                 | urred (mus                | t be cleared       | d in softwa  | re)          |        |                                  |
| hit 0.               |                                                                                    |                                                                                                        | 2 match o                  | occurred                  | hit                |              |              |        |                                  |
| Dir U.               | 1 = TMR1                                                                           | TMR1IF: TMR1 Overflow Interrupt Flag bit<br>1 = TMR1 register overflowed (must be cleared in software) |                            |                           |                    |              |              |        |                                  |
|                      | 0 = TMR1                                                                           | register o                                                                                             | did not ove                | erflow                    |                    |              |              |        |                                  |
| Note 1:              | PSPIF is                                                                           | reserved                                                                                               | on the 28-                 | pin device                | s, always m        | naintain thi | s bit clear. |        |                                  |
|                      |                                                                                    |                                                                                                        |                            |                           |                    |              |              |        |                                  |

#### 3.5 PORTE and TRISE Register

This section is applicable to the 40/44-pin devices only.

PORTE has three pins RE0/RD/AN5, RE1/ $\overline{WR}$ /AN6 and RE2/ $\overline{CS}$ /AN7, which are individually configurable as inputs or outputs. These pins have Schmitt Trigger input buffers.

I/O PORTE becomes control inputs for the microprocessor port when bit PSPMODE (TRISE<4>) is set. In this mode, the user must make sure that the TRISE<2:0> bits are set (pins are configured as digital inputs). Ensure ADCON1 is configured for digital I/O. In this mode the input buffers are TTL.

Figure 3-12 shows the TRISE register, which also controls the parallel slave port operation.

PORTE pins are multiplexed with analog inputs. When selected as an analog input, these pins will read as '0's.

TRISE controls the direction of the RE pins, even when they are being used as analog inputs. The user must make sure to keep the pins configured as inputs when using them as analog inputs.

Note: On a Power-on Reset these pins are configured as analog inputs.

#### FIGURE 3-12: TRISE REGISTER (ADDRESS 89h)









# FIGURE 3-15: PARALLEL SLAVE PORT READ WAVEFORMS

### TABLE 3-11 REGISTERS ASSOCIATED WITH PARALLEL SLAVE PORT

| Address | Name   | Bit 7    | Bit 6      | Bit 5      | Bit 4           | Bit 3     | Bit 2   | Bit 1      | Bit 0     | Value on:<br>POR,<br>BOR | Value on all other resets |
|---------|--------|----------|------------|------------|-----------------|-----------|---------|------------|-----------|--------------------------|---------------------------|
| 08h     | PORTD  | Port dat | ta latch w | hen writte | en: Port pins v | vhen read | I       |            |           | xxxx xxxx                | uuuu uuuu                 |
| 09h     | PORTE  | —        | —          | —          | —               | —         | RE2     | RE1        | RE0       | xxx                      | uuu                       |
| 89h     | TRISE  | IBF      | OBF        | IBOV       | PSPMODE         | _         | PORTE I | Data Direc | tion Bits | 0000 -111                | 0000 -111                 |
| 0Ch     | PIR1   | PSPIF    | ADIF       | RCIF       | TXIF            | SSPIF     | CCP1IF  | TMR2IF     | TMR1IF    | 0000 0000                | 0000 0000                 |
| 8Ch     | PIE1   | PSPIE    | ADIE       | RCIE       | TXIE            | SSPIE     | CCP1IE  | TMR2IE     | TMR1IE    | 0000 0000                | 0000 0000                 |
| 9Fh     | ADCON1 | ADFM     | VCFG2      | VCFG1      | VCFG0           | PCFG3     | PCFG2   | PCFG1      | PCFG0     | 0000 0000                | 0000 0000                 |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the Parallel Slave Port.

# 4.0 TIMER0 MODULE

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- · Readable and writable
- · Internal or external clock select
- · Edge select for external clock
- 8-bit software programmable prescaler
- Interrupt on overflow from FFh to 00h

Figure 4-1 is a simplified block diagram of the Timer0 module.

Additional information on timer modules is available in the PICmicro<sup>™</sup> Mid-Range Reference Manual, (DS33023).

#### 4.1 <u>Timer0 Operation</u>

Timer0 can operate as a timer or as a counter.

Timer mode is selected by clearing bit T0CS (OPTION\_REG<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting bit T0CS (OPTION\_REG<5>). In counter mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit T0SE (OPTION\_REG<4>). Clearing bit T0SE selects the rising edge. Restrictions on the external clock input are discussed in below.

When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization. Additional information on external clock requirements is available in the PICmicro<sup>™</sup> Mid-Range Reference Manual, (DS33023).

#### 4.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 4-2). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa.

The prescaler is not readable or writable.

The PSA and PS2:PS0 bits (OPTION\_REG<3:0>) determine the prescaler assignment and prescale ratio.

Clearing bit PSA will assign the prescaler to the Timer0 module. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable.

Setting bit PSA will assign the prescaler to the Watchdog Timer (WDT). When the prescaler is assigned to the WDT, prescale values of 1:1, 1:2, ..., 1:128 are selectable.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g. CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT.

Note: Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment.



#### FIGURE 4-1: TIMER0 BLOCK DIAGRAM

#### 8.1.5 SLAVE MODE

In slave mode, the data is transmitted and received as the external clock pulses appear on SCK. When the last bit is latched the interrupt flag bit SSPIF (PIR1<3>) is set.

While in slave mode the external clock is supplied by the external clock source on the SCK pin. This external clock must meet the minimum high and low times as specified in the electrical specifications.

While in sleep mode, the slave can transmit/receive data. When a byte is received the device will wake-up from sleep.

#### 8.1.6 SLAVE SELECT SYNCHRONIZATION

The  $\overline{SS}$  pin allows a synchronous slave mode. The SPI must be in slave mode with  $\overline{SS}$  pin control enabled (SSPCON<3:0> = 0100). The pin must not be driven low for the  $\overline{SS}$  pin to function as an input. TRISA<5> must be set. When the  $\overline{SS}$  pin is low, transmission and reception are enabled and the SDO pin is driven. When the  $\overline{SS}$  pin goes high, the

SDO pin is no longer driven, even if in the middle of a transmitted byte, and becomes a floating output. External pull-up/ pull-down resistors may be desirable, depending on the application.

| Note: | When the SPI module is in Slave Mode<br>with $\overline{SS}$ pin control enabled, (SSP-<br>CON<3:0> = 0100) the SPI module will<br>reset if the $\overline{SS}$ pin is set to VDD. |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note: | If the SPI is used in Slave Mode with $CKE = '1'$ , then $\overline{SS}$ pin control must be enabled.                                                                              |

When the SPI module resets, the bit counter is forced to 0. This can be done by either forcing the  $\overline{SS}$  pin to a high level or clearing the SSPEN bit.

To emulate two-wire communication, the SDO pin can be connected to the SDI pin. When the SPI needs to operate as a receiver the SDO pin can be configured as an input. This disables transmissions from the SDO. The SDI can always be left as an input (SDI function) since it cannot create a bus conflict.





The SSPSTAT register gives the status of the data transfer. This information includes detection of a START (S) or STOP (P) bit, specifies if the received byte was data or address if the next byte is the completion of 10-bit address, and if this will be a read or write data transfer.

SSPBUF is the register to which the transfer data is written to or read from. The SSPSR register shifts the data in or out of the device. In receive operations, the SSPBUF and SSPSR create a doubled buffered receiver. This allows reception of the next byte to begin before reading the last byte of received data. When the complete byte is received, it is transferred to the SSPBUF register and flag bit SSPIF is set. If another complete byte is received before the SSPBUF register is read, a receiver overflow has occurred and bit SSPOV (SSPCON<6>) is set and the byte in the SSPSR is lost.

The SSPADD register holds the slave address. In 10-bit mode, the user needs to write the high byte of the address (1111 0 A9 A8 0). Following the high byte address match, the low byte of the address needs to be loaded (A7:A0).

#### 8.2.1 SLAVE MODE

In slave mode, the SCL and SDA pins must be configured as inputs. The MSSP module will override the input state with the output data when required (slavetransmitter).

When an address is matched or the data transfer after an address match is received, the hardware automatically will generate the acknowledge ( $\overline{ACK}$ ) pulse, and then load the SSPBUF register with the received value currently in the SSPSR register.

There are certain conditions that will cause the MSSP module not to give this ACK pulse. These are if either (or both):

- a) The buffer full bit BF (SSPSTAT<0>) was set before the transfer was received.
- b) The overflow bit SSPOV (SSPCON<6>) was set before the transfer was received.

If the BF bit is set, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF and SSPOV are set. Table 8-2 shows what happens when a data transfer byte is received, given the status of bits BF and SSPOV. The shaded cells show the condition where user software did not properly clear the overflow condition. Flag bit BF is cleared by reading the SSPBUF register while bit SSPOV is cleared through software.

The SCL clock input must have a minimum high and low time for proper operation. The high and low times of the  $l^2$ C specification as well as the requirement of the MSSP module is shown in timing parameter #100 and parameter #101 of the Electrical Specifications.

#### 8.2.1.1 ADDRESSING

Once the MSSP module has been enabled, it waits for a START condition to occur. Following the START condition, the 8-bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPSR<7:1> is compared to the value of the SSPADD register. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match, and the BF and SSPOV bits are clear, the following events occur:

- a) The SSPSR register value is loaded into the SSPBUF register on the falling edge of the 8th SCL pulse.
- b) The buffer full bit, BF is set on the falling edge of the 8th SCL pulse.
- c) An ACK pulse is generated.
- d) SSP interrupt flag bit, SSPIF (PIR1<3>) is set (interrupt is generated if enabled) - on the falling edge of the 9th SCL pulse.

In 10-bit address mode, two address bytes need to be received by the slave. The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit  $R/\overline{W}$  (SSPSTAT-2>) must specify a write so the slave device will receive the second address byte. For a 10-bit address the first byte would equal '1111 0 A9 A8 0', where A9 and A8 are the two MSbs of the address. The sequence of events for a 10-bit address is as follows, with steps 7-9 for slave-transmitter:

- 1. Receive first (high) byte of Address (bits SSPIF, BF, and bit UA (SSPSTAT<1>) are set).
- Update the SSPADD register with second (low) byte of Address (clears bit UA and releases the SCL line).
- 3. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- 4. Receive second (low) byte of Address (bits SSPIF, BF, and UA are set).
- 5. Update the SSPADD register with the first (high) byte of Address. This will clear bit UA and release the SCL line.
- 6. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- 7. Receive Repeated Start condition.
- 8. Receive first (high) byte of Address (bits SSPIF and BF are set).
- 9. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- Note: Following the Repeated Start condition (step 7) in 10-bit mode, the user only needs to match the first 7-bit address. The user does not update the SSPADD for the second half of the address.

#### 8.2.1.2 SLAVE RECEPTION

When the  $R/\overline{W}$  bit of the address byte is clear and an address match occurs, the  $R/\overline{W}$  bit of the SSPSTAT register is cleared. The received address is loaded into the SSPBUF register.

When the address byte overflow condition exists, then no acknowledge ( $\overline{ACK}$ ) pulse is given. An overflow condition is defined as either bit BF (SSPSTAT<0>) is set or bit SSPOV (SSPCON<6>) is set. An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF (PIR1<3>) must be cleared in software. The SSPSTAT register is used to determine the status of the received byte.

Note: The SSPBUF will be loaded if the SSPOV bit is set and the BF flag is cleared. If a read of the SSPBUF was performed, but the user did not clear the state of the SSPOV bit before the next receive occured. The ACK is not sent and the SSP-BUF is updated.

### TABLE 8-2 DATA TRANSFER RECEIVED BYTE ACTIONS

| Status Bi<br>Transfer is | ts as Data<br>s Received | 00000 - 0000005            | Generate ACK | Set bit SSPIF<br>(SSP Interrupt occurs |
|--------------------------|--------------------------|----------------------------|--------------|----------------------------------------|
| DI                       | 33501                    | $SSPSR \rightarrow SSPBUF$ | Pulse        | if enabled)                            |
| 0                        | 0                        | Yes                        | Yes          | Yes                                    |
| 1                        | 0                        | No                         | No           | Yes                                    |
| 1                        | 1                        | No                         | No           | Yes                                    |
| 0                        | 1                        | Yes                        | No           | Yes                                    |

Note 1: Shaded cells show the conditions where the user software did not properly clear the overflow condition.

#### 8.2.1.3 SLAVE TRANSMISSION

When the  $R/\overline{W}$  bit of the incoming address byte is set and an address match occurs, the  $R/\overline{W}$  bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The  $\overline{ACK}$  pulse will be sent on the ninth bit, and the SCL pin is held low. The transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then the SCL pin should be enabled by setting bit CKP (SSP-CON<4>). The master must monitor the SCL pin prior to asserting another clock pulse. The slave devices may be holding off the master by stretching the clock. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 8-13). An SSP interrupt is generated for each data transfer byte. The SSPIF flag bit must be cleared in software, and the SSPSTAT register is used to determine the status of the byte transfer. The SSPIF flag bit is set on the falling edge of the ninth clock pulse.

As a slave-transmitter, the  $\overline{ACK}$  pulse from the masterreceiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line was high (not  $\overline{ACK}$ ), then the data transfer is complete. When the not  $\overline{ACK}$  is latched by the slave, the slave logic is reset and the slave then monitors for another occurrence of the START bit. If the SDA line was low ( $\overline{ACK}$ ), the transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then the SCL pin should be enabled by setting the CKP bit.

#### FIGURE 8-12: I<sup>2</sup>C WAVEFORMS FOR RECEPTION (7-BIT ADDRESS)





FIGURE 8-27: MASTER RECEIVER FLOWCHART

# 8.2.18 MULTI -MASTER COMMUNICATION, BUS COLLISION, AND BUS ARBITRATION

Multi-Master mode support is achieved by bus arbitration. When the master outputs address/data bits onto the SDA pin, arbitration takes place when the master outputs a '1' on SDA by letting SDA float high and another master asserts a '0'. When the SCL pin floats high, data should be stable. If the expected data on SDA is a '1' and the data sampled on the SDA pin = '0', then a bus collision has taken place. The master will set the Bus Collision Interrupt Flag, BCLIF and reset the I<sup>2</sup>C port to its IDLE state. (Figure 8-34).

If a transmit was in progress when the bus collision occurred, the transmission is halted, the BF flag is cleared, the SDA and SCL lines are de-asserted, and the SSPBUF can be written to. When the user services the bus collision interrupt service routine, and if the  $l^2C$  bus is free, the user can resume communication by asserting a START condition.

If a START, Repeated Start, STOP, or Acknowledge condition was in progress when the bus collision occurred, the condition is aborted, the SDA and SCL lines are de-asserted, and the respective control bits in the SSPCON2 register are cleared. When the user services the bus collision interrupt service routine, and if the  $l^2$ C bus is free, the user can resume communication by asserting a START condition.

The Master will continue to monitor the SDA and SCL pins, and if a STOP condition occurs, the SSPIF bit will be set.

A write to the SSPBUF will start the transmission of data at the first data bit, regardless of where the transmitter left off when bus collision occurred.

In multi-master mode, the interrupt generation on the detection of start and stop conditions allows the determination of when the bus is free. Control of the  $I^2C$  bus can be taken when the P bit is set in the SSPSTAT register, or the bus is idle and the S and P bits are cleared.



FIGURE 8-34: BUS COLLISION TIMING FOR TRANSMIT AND ACKNOWLEDGE





### FIGURE 8-37: BRG RESET DUE TO SDA COLLISION DURING START CONDITION



#### 12.2.3 RC OSCILLATOR

For timing insensitive applications the "RC" device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. These factors and the variation due to tolerances of external R and C components used need to be taken into account for each application. Figure 12-4 shows how the R/C combination is connected to the PIC16C77X.





#### 12.10 Interrupts

The PIC16C77X family has up to 14 sources of interrupt. The interrupt control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

| Note: | Individual interrupt flag bits are set regard- |
|-------|------------------------------------------------|
|       | less of the status of their corresponding      |
|       | mask bit or the GIE bit.                       |

A global interrupt enable bit, GIE (INTCON<7>) enables (if set) all un-masked interrupts or disables (if cleared) all interrupts. When bit GIE is enabled, and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt bits are set regardless of the status of the GIE bit. The GIE bit is cleared on reset.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine as well as sets the GIE bit, which re-enables interrupts.

The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register.

The peripheral interrupt flags are contained in the special function registers PIR1 and PIR2. The corresponding interrupt enable bits are contained in special function registers PIE1 and PIE2, and the peripheral interrupt enable bit is contained in special function register INTCON.

When an interrupt is responded to, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004h. Once in the interrupt service routine the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid recursive interrupts.

For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends when the interrupt event occurs. The latency is the same for one or two cycle instructions. Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit



#### FIGURE 12-11: INTERRUPT LOGIC

#### 12.12 Watchdog Timer (WDT)

The Watchdog Timer is as a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run, even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins of the device has been stopped, for example, by execution of a SLEEP instruction.

During normal operation, a WDT time-out generates a device RESET (Watchdog Timer Reset). If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The TO bit in the STATUS register will be cleared upon a Watchdog Timer time-out.

The WDT can be permanently disabled by clearing configuration bit WDTE (Section 12.1).

WDT time-out period values may be found in the Electrical Specifications section under parameter #31. Values for the WDT prescaler may be assigned using the OPTION\_REG register.

Note: The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out and generating a device RESET condition.

Note: When a CLRWDT instruction is executed and the prescaler is assigned to the WDT, the prescaler count will be cleared, but the prescaler assignment is not changed.



# FIGURE 12-12: WATCHDOG TIMER BLOCK DIAGRAM

# FIGURE 12-13: SUMMARY OF WATCHDOG TIMER REGISTERS

| Address  | Name         | Bit 7 | Bit 6                | Bit 5 | Bit 4 | Bit 3                | Bit 2 | Bit 1 | Bit 0 |
|----------|--------------|-------|----------------------|-------|-------|----------------------|-------|-------|-------|
| 2007h    | Config. bits | (1)   | BODEN <sup>(1)</sup> | CP1   | CP0   | PWRTE <sup>(1)</sup> | WDTE  | FOSC1 | FOSC0 |
| 81h,181h | OPTION_REG   | RBPU  | INTEDG               | TOCS  | TOSE  | PSA                  | PS2   | PS1   | PS0   |

Legend: Shaded cells are not used by the Watchdog Timer.

Note 1: See Figure 12-1 for the full description of the configuration word bits.

# 14.0 DEVELOPMENT SUPPORT

# 14.1 Development Tools

The PICmicro<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools:

- MPLAB<sup>™</sup> -ICE Real-Time In-Circuit Emulator
- ICEPIC<sup>™</sup> Low-Cost PIC16C5X and PIC16CXXX In-Circuit Emulator
- PRO MATE<sup>®</sup> II Universal Programmer
- PICSTART<sup>®</sup> Plus Entry-Level Prototype Programmer
- SIMICE
- PICDEM-1 Low-Cost Demonstration Board
- PICDEM-2 Low-Cost Demonstration Board
- PICDEM-3 Low-Cost Demonstration Board
- MPASM Assembler
- MPLAB<sup>™</sup> SIM Software Simulator
- MPLAB-C17 (C Compiler)
- Fuzzy Logic Development System (*fuzzy*TECH<sup>®</sup>–MP)
- KEELOQ<sup>®</sup> Evaluation Kits and Programmer

#### 14.2 <u>MPLAB-ICE: High Performance</u> Universal In-Circuit Emulator with MPLAB IDE

The MPLAB-ICE Universal In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PICmicro microcontrollers (MCUs). MPLAB-ICE is supplied with the MPLAB Integrated Development Environment (IDE), which allows editing, "make" and download, and source debugging from a single environment.

Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the MPLAB-ICE allows expansion to support all new Microchip microcontrollers.

The MPLAB-ICE Emulator System has been designed as a real-time emulation system with advanced features that are generally found on more expensive development tools. The PC compatible 386 (and higher) machine platform and Microsoft Windows<sup>®</sup> 3.x or Windows 95 environment were chosen to best make these features available to you, the end user.

MPLAB-ICE is available in two versions. MPLAB-ICE 1000 is a basic, low-cost emulator system with simple trace capabilities. It shares processor modules with the MPLAB-ICE 2000. This is a full-featured emulator system with enhanced trace, trigger, and data monitoring features. Both systems will operate across the entire operating speed reange of the PICmicro MCU.

#### 14.3 ICEPIC: Low-Cost PICmicro In-Circuit Emulator

ICEPIC is a low-cost in-circuit emulator solution for the Microchip PIC12CXXX, PIC16C5X and PIC16CXXX families of 8-bit OTP microcontrollers.

ICEPIC is designed to operate on PC-compatible machines ranging from 386 through Pentium<sup>™</sup> based machines under Windows 3.x, Windows 95, or Windows NT environment. ICEPIC features real time, non-intrusive emulation.

#### 14.4 PRO MATE II: Universal Programmer

The PRO MATE II Universal Programmer is a full-featured programmer capable of operating in stand-alone mode as well as PC-hosted mode. PRO MATE II is CE compliant.

The PRO MATE II has programmable VDD and VPP supplies which allows it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for displaying error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In standalone mode the PRO MATE II can read, verify or program PIC12CXXX, PIC14C000, PIC16C5X, PIC16CXXX and PIC17CXX devices. It can also set configuration and code-protect bits in this mode.

#### 14.5 <u>PICSTART Plus Entry Level</u> <u>Development System</u>

The PICSTART programmer is an easy-to-use, lowcost prototype programmer. It connects to the PC via one of the COM (RS-232) ports. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. PICSTART Plus is not recommended for production programming.

PICSTART Plus supports all PIC12CXXX, PIC14C000, PIC16C5X, PIC16CXXX and PIC17CXX devices with up to 40 pins. Larger pin count devices such as the PIC16C923, PIC16C924 and PIC17C756 may be supported with an adapter socket. PICSTART Plus is CE compliant.





|              |               | 1      |       | 1    | V    |
|--------------|---------------|--------|-------|------|------|
| TARI E 15-10 | A/D CONVERSIO | N REOI | IIR   | FMFN | ITC. |
|              |               |        | י יוא |      |      |

| Parameter | Sym  | Characteristic                                                     | Min              | tav    | Max | Units | Conditions                                                                                                                                                                                                             |
|-----------|------|--------------------------------------------------------------------|------------------|--------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No.       | -    |                                                                    | $\overline{ 1 }$ |        |     |       |                                                                                                                                                                                                                        |
| 130*      | TAD  | AVD clock period                                                   | 1.6              | - 4    | —   | μS    | Tosc based, VREF ≥ 2.5V                                                                                                                                                                                                |
|           |      |                                                                    | 3.0              | —      | _   | μS    | Tosc based, VREF full range                                                                                                                                                                                            |
| 130*      | TAD  | A/D Internal RC<br>oscillator period                               | 3.0              | 6.0    | 9.0 | μs    | ADCS1:ADCS0 = 11 (RC mode)<br>At VDD = 2.5V                                                                                                                                                                            |
|           |      |                                                                    | 2.0              | 4.0    | 6.0 | μs    | At VDD = 5.0V                                                                                                                                                                                                          |
| 131*      | TCNY | Conversion time (not<br>including<br>acquisition time)<br>(Note 1) | _                | 13Tad  | _   | Tad   | Set GO bit to new data in A/D result register                                                                                                                                                                          |
| 132*      | TACQ | Acquisition Time                                                   | Note 2           | 11.5   | —   | μs    |                                                                                                                                                                                                                        |
|           |      |                                                                    | 5*               | _      | _   | μs    | The minimum time is the amplifier<br>settling time. This may be used if<br>the "new" input voltage has not<br>changed by more than 1LSb (i.e<br>1mV @ 4.096V) from the last sam-<br>pled voltage (as stated on CHOLD). |
| 134*      | TGO  | Q4 to A/D clock start                                              | _                | Tosc/2 | _   | _     | If the A/D clock source is selected<br>as RC, a time of TCY is added<br>before the A/D clock starts. This<br>allows the SLEEP instruction to be<br>executed.                                                           |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: ADRES register may be read on the following TCY cycle.

2: See Section 11.6 for minimum conditions.

# 16.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES

The graphs and tables provided in this section are for design guidance and are not tested.

In some graphs or tables, the data presented are **outside specified operating range** (i.e., outside specified VDD range). This is for **information only** and devices are guaranteed to operate properly only within the specified range.

The data presented in this section is a **statistical summary** of data collected on units from different lots over a period of time and matrix samples. 'Typical' represents the mean of the distribution at  $25^{\circ}$ C. 'Max' or 'min' represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is standard deviation, over the whole temperature range.

Graphs and Tables not available at this time.

# **PIC16C77X**

NOTES:

| RC4/SDI/SDA Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7, 9                                               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| RC5/SDO Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 7, 9                                               |
| RC6/TX/CK Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 7, 9, 98                                           |
| RC7/RX/DT Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 7, 9, 98, 99                                       |
| TRISC Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 32, 97                                             |
| PORTC Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 13                                                 |
| PORTD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9, 15, 37                                          |
| Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                    |
| Parallel Slave Port (PSP) Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                    |
| PORID Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                    |
| I RISD Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                    |
| PORTD Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                    |
| PORTE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                    |
| Analog Port Pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 9, 36, 37                                          |
| BIOCK Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                    |
| Input Buffer Overflow (IBOV Bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                    |
| Output Buffer Full Status (ORE Bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                    |
| DORTE Degister                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                    |
| PORTE Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 34, 35, 37                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 9, 30, 37                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 9, 36, 37                                          |
| TRISE Degister                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 9, 30, 37                                          |
| POPTE Pagister                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                    |
| PORTE Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 13, 120                                            |
| Posiscaler, Timerz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 45                                                 |
| Select (TOUTFSS.TOUTFS0 bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                    |
| Assignment (BCA Bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                    |
| Ricek Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                    |
| Diock Diagrafii                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                    |
| Switching Botwoon Timor() and WDT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                    |
| Power on Poset (POP) 127, 121, 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 20 122 124                                         |
| 1 Owel-off fieset (1 Off) 127, 131, 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | JE. 100. 104                                       |
| Oscillator Start-up Timer (OST)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 107 100                                            |
| Oscillator Start-up Timer (OST)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 127, 132                                           |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 127, 132                                           |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power down (PC Bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 127, 132<br>                                       |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Poset Circuit External                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 127, 132<br>                                       |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 127, 132<br>                                       |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out (TO Bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out (TO Bit)<br>Time-out sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence<br>Power-up Timer (PWRT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out (TO Bit)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>Time-out Sequence on Power-up<br>Time-out Sequence on Power-up                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-up Timer (PWRT)<br>Time-out (TO Bit)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler Canture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-up Timer (PWRT)<br>Time-out (TO Bit)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler Timer0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (FOR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out (TO Bit)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out (TO Bit)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 127, 132<br>23<br>133<br>16<br>                    |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Bate Select (PS2 PS0 Bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 127, 132<br>23<br>                                 |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Retween Timer0 and WDT                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler Timer1                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 127, 132<br>23<br>133<br>16<br>132<br>12<br>16<br> |
| Oscillator Start-up Timer (OST)<br>POR Status (FOR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out (TO Bit)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (TICKPS1:TICKPS0 Bits)                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (FOR Bit)<br>Power Control (PCON) Register<br>Power-down (FD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Prescaler Timer2                                                                                                                                                                                                                                                                                                                                                                                            | 127, 132<br>23<br>133<br>16<br>                    |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (TICKPS1:TICKPS0 Bits)<br>Prescaler, Timer2<br>Select (TZCKPS1:TICKPS0 Bits)                                                                                                                                                                                                                                                                                                                                                          | 127, 132<br>23<br>                                 |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Capture<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Prescaler, Timer2<br>Select (T2CKPS1:T2CKPS0 Bits)<br>Select (T2CKPS1:T2CKPS0 Bits)                                                                                                                                                                                                                                                                                                                                                                 |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (FOR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Capture<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Prescaler, Timer2<br>Select (T2CKPS1:T2CKPS0 Bits)<br>PRO MATE@II Universal Programmer<br>Product Identification System                                                                                                                                                                                                                                                           |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (FOR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Prescaler, Timer2<br>Select (T2CKPS1:T2CKPS0 Bits)<br>PRO MATE® II Universal Programmer<br>Product Identification System<br>Prodam Counter                                                                                                                                                                                                                                                                                        | 127, 132<br>23<br>133<br>                          |
| Oscillator Start-up Timer (OST)<br>POR Status (FOR Bit)<br>Power Control (PCON) Register<br>Power-down (FD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Prescaler, Timer2<br>Select (T2CKPS1:T2CKPS0 Bits)<br>PRO MATE® II Universal Programmer<br>Product Identification System<br>Program Counter<br>PCL Register                                                                                                                                                                                                                                                 | 127, 132<br>23<br>133<br>16<br>                    |
| Oscillator Start-up Timer (OST)<br>POR Status (FOR Bit)<br>Power Control (PCON) Register<br>Power-down (FD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Prescaler, Timer2<br>Select (T2CKPS1:T2CKPS0 Bits)<br>PRO MATE® II Universal Programmer<br>Product Identification System<br>Program Counter<br>PCL Register<br>PCLATH Register                                                                                                                                                                                                                              |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Prescaler, Timer2<br>Select (T2CKPS1:T2CKPS0 Bits)<br>PRO MATE® II Universal Programmer<br>Product Identification System<br>Program Counter<br>PCL Register<br>Reset Conditions |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (FOR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Prescaler, Timer2<br>Select (T2CKPS1:T2CKPS0 Bits)<br>PRO MATE® II Universal Programmer<br>Product Identification System<br>Program Counter<br>PCL Register<br>Reset Conditions<br>Prooram Memory                                                                                                                                                                                                           |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (FOR Bit)<br>Power Control (PCON) Register<br>Power-down (FD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Prescaler, Timer2<br>Select (T2CKPS1:T2CKPS0 Bits)<br>PRO MATE® II Universal Programmer<br>Prody II Universal Programmer<br>Protater Conditions<br>Program Counter<br>PCL Register<br>Reset Conditions<br>Program Memory<br>Interrupt Vector                                                                                                                                                                |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (FOR Bit)<br>Power Control (PCON) Register<br>Power-down (FD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Prescaler, Timer2<br>Select (T2CKPS1:T2CKPS0 Bits)<br>PRO MATE® II Universal Programmer<br>Product Identification System<br>Program Counter<br>PCL Register<br>Reset Conditions<br>Program Memory<br>Interrupt Vector<br>Paging                                                                                                                                            |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (FOR Bit)<br>Power Control (PCON) Register<br>Power-down (FD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (TICKPS1:TICKPS0 Bits)<br>Prescaler, Timer2<br>Select (TICKPS1:TICKPS0 Bits)<br>PRO MATE® II Universal Programmer<br>Product Identification System<br>Program Counter<br>PCLATH Register<br>Reset Conditions<br>Program Memory<br>Interrupt Vector<br>Paging<br>Program Memory Map                                                                                                                                                    |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (POR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Prescaler, Timer2<br>Select (T2CKPS1:T2CKPS0 Bits)<br>PRO MATE® II Universal Programmer<br>Product Identification System<br>Program Counter<br>PCL Register<br>Reset Conditions<br>Program Memory<br>Interrupt Vector<br>Paging<br>Program Memory Map<br>Reset Vector                                                                                                                                       |                                                    |
| Oscillator Start-up Timer (OST)<br>POR Status (FOR Bit)<br>Power Control (PCON) Register<br>Power-down (PD Bit)<br>Power-on Reset Circuit, External<br>Power-up Timer (PWRT)<br>Time-out Sequence<br>Time-out Sequence on Power-up<br>PR2 Register<br>Prescaler, Capture<br>Prescaler, Capture<br>Prescaler, Timer0<br>Assignment (PSA Bit)<br>Block Diagram<br>Rate Select (PS2:PS0 Bits)<br>Switching Between Timer0 and WDT<br>Prescaler, Timer1<br>Select (T1CKPS1:T1CKPS0 Bits)<br>Prescaler, Timer2<br>Select (T2CKPS1:T2CKPS0 Bits)<br>PRO MATE® II Universal Programmer<br>Program Counter<br>PCL Register<br>Reset Conditions<br>Program Memory<br>Interrupt Vector<br>Paging<br>Program Memory Map<br>Reset Vector<br>Program Verification                                                                                                                                                |                                                    |

| Programming, Device Instructions         |
|------------------------------------------|
| PWM (CCP Module)                         |
| Block Diagram                            |
| CCPR1H:CCPR1L Registers                  |
| Duty Cycle                               |
| Example Frequencies/Resolutions          |
| Output Diagram                           |
| Period                                   |
| Set-Up for PWM Operation                 |
| TMR2 to PR2 Match 45. 50                 |
| TMR2 to PR2 Match Enable (TMR2IE Bit) 19 |
| TMR2 to PR2 Match Flag (TMR2IF Bit) 20   |
| •                                        |
| Q                                        |
| Q-Clock                                  |
| D                                        |
| n                                        |
| R/W                                      |
| R/ <u>W</u> bit                          |
| R/W bit                                  |
| RCE,Receive Enable bit, RCE 56           |
| RCREG 15                                 |
| RCSTA Register 15, 98                    |
| CREN Bit98                               |
| FERR Bit98                               |
| OERR Bit                                 |
| RX9 Bit                                  |
| RX9D Bit                                 |

Receive Overflow Indicator bit, SSPOV ...... 55 Register File ..... 11 Register File Map ..... 12

Summary ...... 15

Summary ...... 15 SSPSTAT ......54

Summary ...... 15 

Summary ...... 15

Summary ...... 15 Reset ..... 127, 131 Block Diagram ...... 131 Reset Conditions for All Registers ...... 134 Reset Conditions for PCON Register ...... 133 Reset Conditions for Program Counter ...... 133 Reset Conditions for STATUS Register ...... 133 Restart Condition Enabled bit, RSE ...... 56 

Registers FSR

INDF

PCL

INTCON

PCLATH

PORTB

STATUS

TMR0

TRISB

# **PIC16C77X**

| S                              |                            |
|--------------------------------|----------------------------|
| SAE                            |                            |
| SCK                            |                            |
| SCL                            |                            |
| SDA                            |                            |
| SDI                            |                            |
| SDO                            |                            |
| SEEVAL® Evaluatio              | n and Programming System 1 |
| SEEVAL® Evaluatio              | ii and Fiogramming System  |
| Serial Clock, SCI              |                            |
| Serial Data Address            | 5DV                        |
| Serial Data Address,           | SDA                        |
| Serial Data In, SDI .          | ······                     |
| Serial Data Out, SDC           | J                          |
| Slave Select Synchro           | onization                  |
| Slave Select, SS               |                            |
| SLEEP                          |                            |
| SMP                            |                            |
| Software Simulator (           | MPLAB-SIM)1                |
| SPBRG Register                 |                            |
| SPE                            |                            |
| Special Features of t          | he CPU1                    |
| Special Function Re            | gisters                    |
| PIC16C73                       |                            |
| PIC16C73A                      |                            |
| PIC16C74                       |                            |
| PIC16C74A                      |                            |
| PIC16C76                       |                            |
| PIC16C77                       |                            |
| Speed, Operating<br>SPI        |                            |
| Master Mode                    |                            |
| Serial Clock                   |                            |
| Serial Data In .               |                            |
| Serial Data Out                |                            |
| Serial Periphera               | al Interface (SPI)         |
| Slave Select                   |                            |
| SPI clock                      |                            |
| SPI Mode                       |                            |
| SPI Clock Edge Sele            | et CKE                     |
| SPI Data Input Sam             | ble Phase Select SMP       |
| SPI Master/Slave Co            | onnection                  |
| Master/Slave C                 | onnection                  |
| Slave Mode                     |                            |
| Slave Select St                | Inchronization             |
| Slave Synch Ti                 | mia                        |
|                                |                            |
| 00                             |                            |
| Block Diagram                  | (SPI Modo)                 |
| Enchle (SSDIE                  | (SFT WOUE)                 |
|                                | DI()                       |
| FIAY (SSPIF BIT                | /                          |
| RAD/SS/AN4 P                   | III                        |
| HU3/SUK/SUL                    | Pin                        |
| HC4/SDI/SDA F                  | 7in7                       |
| RC5/SDO Pin .                  | 7                          |
| SPI Mode                       |                            |
| SSPADD                         |                            |
| SSPBUF                         |                            |
| SSPCON1                        |                            |
| SSPCON2                        |                            |
| SSPSR                          |                            |
| SSPSTAT                        |                            |
| TMR2 Output for                | or Clock Shift 45.         |
| SSP I <sup>2</sup> C           |                            |
| SSP I <sup>2</sup> C Operation | tion                       |
|                                |                            |

| SSP Module                                |
|-------------------------------------------|
| SPI Master Mode 59                        |
| SPI Master./Slave Connection 58           |
| SPI Slave Mode 60                         |
| SSPCON1 Register 63                       |
| SSP Overflow Detect bit, SSPOV 64         |
| SSPADD Register 14                        |
| SSPBUF                                    |
| SSPBUF Register                           |
| SSPCON Register 13                        |
| SSPCON1                                   |
| SSPCON2                                   |
| SSPEN                                     |
| SSPIF                                     |
| SSPM3:SSPM0                               |
| SSPOV                                     |
| SSPSTAT                                   |
| SSPSTAT Register                          |
| Stack                                     |
| Start bit (S)                             |
| Start Condition Enabled bit, SAE 56       |
| STATUS Register                           |
| C Bit                                     |
| DC Bit                                    |
| IRP Bit                                   |
| PD Bit                                    |
| RP1:RP0 Bits                              |
| TO Bit                                    |
| Z Bit                                     |
| Stop bit (P)                              |
| Stop Condition Enable bit                 |
| Synchronous Serial Port                   |
| Synchronous Serial Port Enable bit, SSPEN |
| Synchronous Serial Port Mode Select bits, |
| SSPM3:SSPM0                               |
|                                           |

## т

| T1CON                                  | 15      |
|----------------------------------------|---------|
| T1CON Register                         | 15, 41  |
| T1CKPS1:T1CKPS0 Bits                   | 41      |
| T1OSCEN Bit                            | 41      |
| T1SYNC Bit                             | 41      |
| TMR1CS Bit                             | 41      |
| TMR10N Bit                             | 41      |
| T2CON Register                         | 15, 45  |
| T2CKPS1:T2CKPS0 Bits                   | 45      |
| TMR2ON Bit                             | 45      |
| TOUTPS3:TOUTPS0 Bits                   | 45      |
| Timer0                                 | 39      |
| Block Diagram                          | 39      |
| Clock Source Edge Select (T0SE Bit)    | 17, 39  |
| Clock Source Select (T0CS Bit)         | 17, 39  |
| Overflow Enable (T0IE Bit)             |         |
| Overflow Flag (TOIF Bit)               | 18, 138 |
| Overflow Interrupt                     | 40, 138 |
| RA4/T0CKI Pin, External Clock          |         |
| Timer1                                 |         |
| Block Diagram                          | 42      |
| Capacitor Selection                    | 43      |
| Clock Source Select (TMR1CS Bit)       | 41      |
| External Clock Input Sync (T1SYNC Bit) | 41      |
| Module On/Off (TMR1ON Bit)             | 41      |
| Oscillator                             | 41. 43  |
| Oscillator Enable (T1OSCEN Bit)        |         |
| Overflow Enable (TMR1IE Bit)           |         |
| Overflow Flag (TMR1IF Bit)             |         |
| <b>.</b> . ,                           |         |

# Worldwide Sales and Service

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tei: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7828 Fax: 886-7-330-9305

Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820