Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | | | | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V | | Data Converters | A/D 10x12b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-TQFP | | Supplier Device Package | 44-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c774-i-pt | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Key Features<br>PICmicro™ Mid-Range Reference Manual<br>(DS33023) | PIC16C773 | PIC16C774 | |-------------------------------------------------------------------|------------------------------------|------------------------------------| | Operating Frequency | DC - 20 MHz | DC - 20 MHz | | Resets (and Delays) | POR, BOR, MCLR, WDT<br>(PWRT, OST) | POR, BOR, MCLR, WDT<br>(PWRT, OST) | | Program Memory (14-bit words) | 4K | 4K | | Data Memory (bytes) | 256 | 256 | | Interrupts | 13 | 14 | | I/O Ports | Ports A,B,C | Ports A,B,C,D,E | | Timers | 3 | 3 | | Capture/Compare/PWM modules | 2 | 2 | | Serial Communications | MSSP, USART | MSSP, USART | | Parallel Communications | _ | PSP | | 12-bit Analog-to-Digital Module | 6 input channels | 10 input channels | | Instruction Set | 35 Instructions | 35 Instructions | ### **Table of Contents** | 1.0 Device Overview | 5 | | | | | | | |---------------------------------------------------------------------------------|-----|--|--|--|--|--|--| | 2.0 Memory Organization | 11 | | | | | | | | 3.0 I/O Ports | 27 | | | | | | | | 4.0 Timer0 Module | 39 | | | | | | | | 5.0 Timer1 Module | 41 | | | | | | | | 6.0 Timer2 Module | 45 | | | | | | | | 7.0 Capture/Compare/PWM (CCP) Module(s) | 47 | | | | | | | | 8.0 Master Synchronous Serial Port (MSSP) Module | 53 | | | | | | | | 9.0 Addressable Universal Synchronous Asynchronous Receiver Transmitter (USART) | 97 | | | | | | | | 10.0 Voltage Reference Module and Low-voltage Detect | 113 | | | | | | | | 11.0 Analog-to-Digital Converter (A/D) Module | 117 | | | | | | | | 12.0 Special Features of the CPU | 127 | | | | | | | | 13.0 Instruction Set Summary | 143 | | | | | | | | 14.0 Development Support | 145 | | | | | | | | 15.0 Electrical Characteristics | 151 | | | | | | | | 16.0 DC and AC Characteristics Graphs and Tables | 173 | | | | | | | | 17.0 Packaging Information | 175 | | | | | | | | Appendix A: Revision History | 187 | | | | | | | | Appendix B: Device Differences | 187 | | | | | | | | Appendix C: Conversion Considerations | 187 | | | | | | | | Index | 189 | | | | | | | | it/Register Cross-Reference List | | | | | | | | | n-Line Support | | | | | | | | | Reader Response | 198 | | | | | | | | IC16C77X Product Identification System | | | | | | | | ## To Our Valued Customers ### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please check our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000. ### Errata An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site: http://www.microchip.com - Your local Microchip sales office (see last page) - The Microchip Corporate Literature Center; U.S. FAX: (602) 786-7277 When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using. # **Corrections to this Data Sheet** We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please: - Fill out and mail in the reader response form in the back of this data sheet. - E-mail us at webmaster@microchip.com. We appreciate your assistance in making this a better document. FIGURE 1-2: PIC16C774 BLOCK DIAGRAM **TABLE 1-2** PIC16C774 PINOUT DESCRIPTION (Cont.'d) | Pin Name | DIP<br>Pin# | PLCC<br>Pin# | QFP<br>Pin# | I/O/P<br>Type | Buffer<br>Type | Description | |---------------------|-------------|----------------|-----------------|---------------|-----------------------|-----------------------------------------------------------------------------------------------------| | | | | | | | PORTC is a bi-directional I/O port. | | RC0/T1OSO/T1CKI | 15 | 16 | 32 | I/O | ST | RC0 can also be the Timer1 oscillator output or a Timer1 clock input. | | RC1/T1OSI/CCP2 | 16 | 18 | 35 | I/O | ST | RC1 can also be the Timer1 oscillator input or Capture2 input/Compare2 output/PWM2 output. | | RC2/CCP1 | 17 | 19 | 36 | I/O | ST | RC2 can also be the Capture1 input/Compare1 output/PWM1 output. | | RC3/SCK/SCL | 18 | 20 | 37 | I/O | ST | RC3 can also be the synchronous serial clock input/output for both SPI and I <sup>2</sup> C modes. | | RC4/SDI/SDA | 23 | 25 | 42 | I/O | ST | RC4 can also be the SPI Data In (SPI mode) or data I/O (I <sup>2</sup> C mode). | | RC5/SDO | 24 | 26 | 43 | I/O | ST | RC5 can also be the SPI Data Out (SPI mode). | | RC6/TX/CK | 25 | 27 | 44 | I/O | ST | RC6 can also be the USART Asynchronous Transmit or Synchronous Clock. | | RC7/RX/DT | 26 | 29 | 1 | I/O | ST | RC7 can also be the USART Asynchronous Receive or Synchronous Data. | | | | | | | | PORTD is a bi-directional I/O port or parallel slave port when interfacing to a microprocessor bus. | | RD0/PSP0 | 19 | 21 | 38 | I/O | ST/TTL <sup>(3)</sup> | | | RD1/PSP1 | 20 | 22 | 39 | I/O | ST/TTL <sup>(3)</sup> | | | RD2/PSP2 | 21 | 23 | 40 | I/O | ST/TTL <sup>(3)</sup> | | | RD3/PSP3 | 22 | 24 | 41 | I/O | ST/TTL <sup>(3)</sup> | | | RD4/PSP4 | 27 | 30 | 2 | I/O | ST/TTL <sup>(3)</sup> | | | RD5/PSP5 | 28 | 31 | 3 | I/O | ST/TTL <sup>(3)</sup> | | | RD6/PSP6 | 29 | 32 | 4 | I/O | ST/TTL <sup>(3)</sup> | | | RD7/PSP7 | 30 | 33 | 5 | I/O | ST/TTL <sup>(3)</sup> | | | | | | | | | PORTE is a bi-directional I/O port. | | RE0/RD/AN5 | 8 | 9 | 25 | I/O | ST/TTL <sup>(3)</sup> | RE0 can also be read control for the parallel slave port, or analog input5. | | RE1/WR/AN6 | 9 | 10 | 26 | I/O | ST/TTL <sup>(3)</sup> | RE1 can also be write control for the parallel slave port, or analog input6. | | RE2/CS/AN7 | 10 | 11 | 27 | I/O | ST/TTL <sup>(3)</sup> | RE2 can also be select control for the parallel slave port, or analog input7. | | AVss | 12 | 13 | 29 | Р | | Ground reference for A/D converter | | AVDD | 11 | 12 | 28 | Р | | Positive supply for A/D converter | | Vss | 31 | 34 | 6 | Р | _ | Ground reference for logic and I/O pins. | | VDD | 32 | 35 | 7 | Р | _ | Positive supply for logic and I/O pins. | | NC | _ | 1,17,28,<br>40 | 12,13,<br>33,34 | | _ | These pins are not internally connected. These pins should be left unconnected. | | Legend: L = input C | ) – outni | | 1/0 | – innut | / t t | P - nower | Legend: I = input O = output TTL = TTL input I/O = input/output P = power ST = Schmitt Trigger input Note 1: This buffer is a Schmitt Trigger input when configured for the multiplexed function. — = Not used - 2: This buffer is a Schmitt Trigger input when used in serial programming mode. - 3: This buffer is a Schmitt Trigger input when configured as general purpose I/O and a TTL input when used in the Parallel Slave Port mode (for interfacing to a microprocessor bus). - 4: This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise. #### TABLE 2-1 PIC16C77X SPECIAL FUNCTION REGISTER SUMMARY (Cont.'d) | | | | | | | | | • | , | | | |----------------------|-------------|----------------------|----------------|-------------------------|------------------|--------------|-----------------|----------------|---------|--------------------------|-------------------------------| | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets (2) | | Bank 1 | • | • | | | | | • | | | | | | 80h <sup>(4)</sup> | INDF | Addressing | this location | uses content | ts of FSR to add | dress data m | nemory (not a | a physical rec | gister) | 0000 0000 | 0000 0000 | | 81h | OPTION_REG | RBPU | INTEDG | TOCS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 82h <sup>(4)</sup> | PCL | Program Co | ounter's (PC) | Least Signifi | cant Byte | ! | | | | 0000 0000 | 0000 0000 | | 83h <sup>(4)</sup> | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | | 84h <sup>(4)</sup> | FSR | Indirect data | a memory ad | dress pointer | r | | | • | • | xxxx xxxx | uuuu uuuu | | 85h | TRISA | _ | _ | bit5 <sup>(5)</sup> | PORTA Data I | Direction Re | gister | | | 11 1111 | 11 1111 | | 86h | TRISB | PORTB Dat | a Direction F | Register | | | | | | 1111 1111 | 1111 1111 | | 87h | TRISC | PORTC Dat | ta Direction F | Register | | | | | | 1111 1111 | 1111 1111 | | 88h <sup>(5)</sup> | TRISD | PORTD Dat | ta Direction F | Register | | | | | | 1111 1111 | 1111 1111 | | 89h <sup>(5)</sup> | TRISE | IBF | OBF | IBOV | PSPMODE | _ | PORTE Dat | ta Direction E | Bits | 0000 -111 | 0000 -111 | | 8Ah <sup>(1,4)</sup> | PCLATH | _ | _ | _ | Write Buffer fo | or the upper | 5 bits of the I | Program Cou | inter | 0 0000 | 0 0000 | | 8Bh <sup>(4)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 8Ch | PIE1 | PSPIE <sup>(3)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 8Dh | PIE2 | LVDIE | _ | _ | _ | BCLIE | _ | _ | CCP2IE | 0 00 | 0 00 | | 8Eh | PCON | _ | _ | _ | _ | _ | _ | POR | BOR | qq | uu | | 8Fh | _ | Unimpleme | nted | | • | | | | | _ | _ | | 90h | _ | Unimpleme | nted | | | | | | | _ | _ | | 91h | SSPCON2 | GCEN | AKSTAT | AKDT | AKEN | RCEN | PEN | RSEN | SEN | 0000 0000 | 0000 0000 | | 92h | PR2 | Timer2 Peri | od Register | | | | | | | 1111 1111 | 1111 1111 | | 93h | SSPADD | Synchronou | ıs Serial Port | (I <sup>2</sup> C mode) | Address Regist | er | | | | 0000 0000 | 0000 0000 | | 94h | SSPSTAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 0000 0000 | 0000 0000 | | 95h | _ | Unimpleme | nted | | | | | | | _ | _ | | 96h | _ | Unimpleme | nted | | | | | | | _ | _ | | 97h | _ | Unimpleme | nted | | | | | | | _ | _ | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | 99h | SPBRG | Baud Rate | Generator Re | egister | | | ' | | | 0000 0000 | 0000 0000 | | 9Ah | _ | Unimpleme | nted | | | | | | | _ | _ | | 9Bh | REFCON | VRHEN | VRLEN | VRHOEN | VRLOEN | _ | _ | _ | _ | 0000 | 0000 | | 9Ch | LVDCON | _ | _ | BGST | LVDEN | LV3 | LV2 | LV1 | LV0 | 00 0101 | 00 0101 | | 9Ah | _ | Unimpleme | nted | | • | | | | | _ | _ | | 9Eh | ADRESL | A/D Low By | | | | | | | | uuuu uuuu | | | 9Fh | ADCON1 | ADFM | VCFG2 | VCFG1 | VCFG0 | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 0000 0000 | 0000 0000 | | egend. | x = unknown | | | | | | | | 1 | 1 | 1 | x= unknown, u= unchanged, q= value depends on condition, -= unimplemented read as '0'. Legend: Shaded locations are unimplemented, read as '0'. Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose contents are transferred to the upper byte of the program counter. Other (non power-up) resets include external reset through MCLR and Watchdog Timer Reset. <sup>3:</sup> Bits PSPIE and PSPIF are reserved on the 28-pin devices, always maintain these bits clear. These registers can be addressed from any bank. These registers/bits are not implemented on the 28-pin devices read as '0'. # FIGURE 3-2: BLOCK DIAGRAM OF RA1:RA0 AND RA5 PINS FIGURE 3-3: BLOCK DIAGRAM OF RA4/T0CKI PIN TABLE 3-1 PORTA FUNCTIONS | Name | Bit# | Buffer | Function | |------------------------|------|--------|------------------------------------------------------------------------------------------| | RA0/AN0 | bit0 | TTL | Input/output or analog input0 | | RA1/AN1 | bit1 | TTL | Input/output or analog input1 | | RA2/AN2/VREF-/VRL | bit2 | TTL | Input/output or analog input2 or VREF- input or internal reference voltage low | | RA3/AN3/VREF+/VRH | bit3 | TTL | Input/output or analog input or VREF+ input or output of internal reference voltage high | | RA4/T0CKI | bit4 | ST | Input/output or external clock input for Timer0 Output is open drain type | | RA5/AN4 <sup>(1)</sup> | bit5 | TTL | Input/output or analog input | Legend: TTL = TTL input, ST = Schmitt Trigger input Note 1: RA5 is reserved on the 28-pin devices, maintain this bit clear. ### TABLE 3-2 SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets | |---------|----------------------|-------|-------|---------------------------------------------|-------|-------|-------|-------|-------|--------------------------|---------------------------| | 05h | PORTA <sup>(1)</sup> | _ | _ | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | 0x 0000 | 0u 0000 | | 85h | TRISA <sup>(1)</sup> | _ | _ | PORTA Data Direction Register11 111111 1111 | | | | | | 11 1111 | | | 9Fh | ADCON1 | ADFM | VCFG2 | VCFG1 | VCFG0 | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 0000 0000 | 0000 0000 | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTA. Note 1: PORTA<5>, TRISA<5> are reserved on the 28-pin devices, maintain these bits clear. ### 3.6 Parallel Slave Port The Parallel Slave Port is implemented on the 40/44-pin devices only. PORTD operates as an 8-bit wide Parallel Slave Port, or microprocessor port when control bit PSPMODE (TRISE<4>) is set. In slave mode it is asynchronously readable and writable by the external world through $\overline{\text{RD}}$ control input pin RE0/ $\overline{\text{RD}}$ and $\overline{\text{WR}}$ control input pin RE1/ $\overline{\text{WR}}$ . It can directly interface to an 8-bit microprocessor data bus. The external microprocessor can read or write the PORTD latch as an 8-bit latch. Setting bit PSPMODE enables port pin RE0/ $\overline{RD}$ to be the $\overline{RD}$ input, RE1/ $\overline{WR}$ to be the $\overline{WR}$ input and RE2/ $\overline{CS}$ to be the $\overline{CS}$ (chip select) input. For this functionality, the corresponding data direction bits of the TRISE register (TRISE<2:0>) must be configured as inputs (set). The configuration bits, PCFG3:PCFG0 (ADCON1<3:0>) must be configured to make pins RE2:RE0 as digital I/O. A write to the PSP occurs when both the $\overline{CS}$ and $\overline{WR}$ lines are first detected low. A read from the PSP occurs when both the $\overline{CS}$ and $\overline{RD}$ lines are first detected low. FIGURE 3-13: PORTD AND PORTE BLOCK DIAGRAM (PARALLEL SLAVE PORT) FIGURE 3-14: PARALLEL SLAVE PORT WRITE WAVEFORMS # 4.0 TIMERO MODULE The Timer0 module timer/counter has the following features: - · 8-bit timer/counter - · Readable and writable - · Internal or external clock select - · Edge select for external clock - · 8-bit software programmable prescaler - Interrupt on overflow from FFh to 00h Figure 4-1 is a simplified block diagram of the Timer0 module. Additional information on timer modules is available in the PICmicro™ Mid-Range Reference Manual, (DS33023). ## 4.1 Timer0 Operation Timer0 can operate as a timer or as a counter. Timer mode is selected by clearing bit TOCS (OPTION\_REG<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register. Counter mode is selected by setting bit TOCS (OPTION\_REG<5>). In counter mode, Timer0 will increment either on every rising or falling edge of pin RA4/TOCKI. The incrementing edge is determined by the Timer0 Source Edge Select bit TOSE (OPTION\_REG<4>). Clearing bit TOSE selects the rising edge. Restrictions on the external clock input are discussed in below. When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization. Additional information on external clock requirements is available in the PICmicro<sup>™</sup> Mid-Range Reference Manual, (DS33023). ### 4.2 Prescaler An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 4-2). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa The prescaler is not readable or writable. The PSA and PS2:PS0 bits (OPTION\_REG<3:0>) determine the prescaler assignment and prescale ratio. Clearing bit PSA will assign the prescaler to the Timer0 module. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable. Setting bit PSA will assign the prescaler to the Watchdog Timer (WDT). When the prescaler is assigned to the WDT, prescale values of 1:1, 1:2, ..., 1:128 are selectable When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g. CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. Note: Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment. ### FIGURE 4-1: TIMERO BLOCK DIAGRAM ### 8.2.12 I<sup>2</sup>C MASTER MODE RECEPTION Master mode reception is enabled by programming the receive enable bit, RCEN (SSPCON2<3>). Note: The SSP Module must be in an IDLE STATE before the RCEN bit is set, or the RCEN bit will be disregarded. The baud rate generator begins counting, and on each rollover, the state of the SCL pin changes (high to low/ low to high) and data is shifted into the SSPSR. After the falling edge of the eighth clock, the receive enable flag is automatically cleared, the contents of the SSPSR are loaded into the SSPBUF, the BF flag is set, the SSPIF is set, and the baud rate generator is suspended from counting, holding SCL low. The SSP is now in IDLE state, awaiting the next command. When the buffer is read by the CPU, the BF flag is automatically cleared. The user can then send an acknowledge bit at the end of reception, by setting the acknowledge sequence enable bit, AKEN (SSPCON2<4>). ### 8.2.12.10 BF STATUS FLAG In receive operation, BF is set when an address or data byte is loaded into SSPBUF from SSPSR. It is cleared when SSPBUF is read. ### 8.2.12.11 SSPOV STATUS FLAG In receive operation, SSPOV is set when 8 bits are received into the SSPSR, and the BF flag is already set from a previous reception. ### 8.2.12.12 WCOL STATUS FLAG If the user writes the SSPBUF when a receive is already in progress (i.e. SSPSR is still shifting in a data byte), then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). # 8.2.18.17 BUS COLLISION DURING A STOP CONDITION Bus collision occurs during a STOP condition if: - After the SDA pin has been de-asserted and allowed to float high, SDA is sampled low after the BRG has timed out. - b) After the SCL pin is de-asserted, SCL is sampled low before SDA goes high. The STOP condition begins with SDA asserted low. When SDA is sampled low, the SCL pin is allow to float. When the pin is sampled high (clock arbitration), the baud rate generator is loaded with SSPADD<6:0> and counts down to 0. After the BRG times out SDA is sampled. If SDA is sampled low, a bus collision has occurred. This is due to another master attempting to drive a data '0'. If the SCL pin is sampled low before SDA is allowed to float high, a bus collision occurs. This is another case of another master attempting to drive a data '0' (Figure 8-40). FIGURE 8-40: BUS COLLISION DURING A STOP CONDITION (CASE 1) FIGURE 8-41: BUS COLLISION DURING A STOP CONDITION (CASE 2) NOTES: FIGURE 11-3: A/D BLOCK DIAGRAM # 14.0 DEVELOPMENT SUPPORT # 14.1 Development Tools The PICmicro® microcontrollers are supported with a full range of hardware and software development tools: - . MPLAB™ -ICE Real-Time In-Circuit Emulator - ICEPIC™ Low-Cost PIC16C5X and PIC16CXXX In-Circuit Emulator - PRO MATE<sup>®</sup> II Universal Programmer - PICSTART® Plus Entry-Level Prototype Programmer - SIMICE - PICDEM-1 Low-Cost Demonstration Board - PICDEM-2 Low-Cost Demonstration Board - PICDEM-3 Low-Cost Demonstration Board - MPASM Assembler - MPLAB™ SIM Software Simulator - MPLAB-C17 (C Compiler) - Fuzzy Logic Development System (fuzzyTECH<sup>®</sup>-MP) - KEELOQ<sup>®</sup> Evaluation Kits and Programmer # 14.2 MPLAB-ICE: High Performance Universal In-Circuit Emulator with MPLAB IDE The MPLAB-ICE Universal In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PICmicro microcontrollers (MCUs). MPLAB-ICE is supplied with the MPLAB Integrated Development Environment (IDE), which allows editing, "make" and download, and source debugging from a single environment. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the MPLAB-ICE allows expansion to support all new Microchip microcontrollers. The MPLAB-ICE Emulator System has been designed as a real-time emulation system with advanced features that are generally found on more expensive development tools. The PC compatible 386 (and higher) machine platform and Microsoft Windows<sup>®</sup> 3.x or Windows 95 environment were chosen to best make these features available to you, the end user. MPLAB-ICE is available in two versions. MPLAB-ICE 1000 is a basic, low-cost emulator system with simple trace capabilities. It shares processor modules with the MPLAB-ICE 2000. This is a full-featured emulator system with enhanced trace, trigger, and data monitoring features. Both systems will operate across the entire operating speed reange of the PICmicro MCU. # 14.3 <u>ICEPIC: Low-Cost PICmicro</u> In-Circuit Emulator ICEPIC is a low-cost in-circuit emulator solution for the Microchip PIC12CXXX, PIC16C5X and PIC16CXXX families of 8-bit OTP microcontrollers. ICEPIC is designed to operate on PC-compatible machines ranging from 386 through Pentium™ based machines under Windows 3.x, Windows 95, or Windows NT environment. ICEPIC features real time, non-intrusive emulation. ## 14.4 PRO MATE II: Universal Programmer The PRO MATE II Universal Programmer is a full-featured programmer capable of operating in stand-alone mode as well as PC-hosted mode. PRO MATE II is CE compliant. The PRO MATE II has programmable VDD and VPP supplies which allows it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for displaying error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In standalone mode the PRO MATE II can read, verify or program PIC12CXXX, PIC14C000, PIC16C5X, PIC16CXXX and PIC17CXX devices. It can also set configuration and code-protect bits in this mode. # 14.5 <u>PICSTART Plus Entry Level</u> <u>Development System</u> The PICSTART programmer is an easy-to-use, low-cost prototype programmer. It connects to the PC via one of the COM (RS-232) ports. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. PICSTART Plus is not recommended for production programming. PICSTART Plus supports all PIC12CXXX, PIC14C000, PIC16C5X, PIC16CXXX and PIC17CXX devices with up to 40 pins. Larger pin count devices such as the PIC16C923, PIC16C924 and PIC17C756 may be supported with an adapter socket. PICSTART Plus is CE compliant. # 14.10 MPLAB Integrated Development Environment Software The MPLAB IDE Software brings an ease of software development previously unseen in the 8-bit microcontroller market. MPLAB is a windows based application which contains: - · A full featured editor - · Three operating modes - editor - emulator - simulator - · A project manager - · Customizable tool bar and key mapping - · A status bar with project information - · Extensive on-line help ### MPLAB allows you to: - Edit your source files (either assembly or 'C') - One touch assemble (or compile) and download to PICmicro tools (automatically updates all project information) - · Debug using: - source files - absolute listing file The ability to use MPLAB with Microchip's simulator allows a consistent platform and the ability to easily switch from the low cost simulator to the full featured emulator with minimal retraining due to development tools. ### 14.11 Assembler (MPASM) The MPASM Universal Macro Assembler is a PC-hosted symbolic assembler. It supports all microcontroller series including the PIC12C5XX, PIC14000, PIC16C5X, PIC16CXXX, and PIC17CXX families. MPASM offers full featured Macro capabilities, conditional assembly, and several source and listing formats. It generates various object code formats to support Microchip's development tools as well as third party programmers. MPASM allows full symbolic debugging from MPLAB-ICE, Microchip's Universal Emulator System. MPASM has the following features to assist in developing software for specific use applications. - Provides translation of Assembler source code to object code for all Microchip microcontrollers. - · Macro assembly capability. - Produces all the files (Object, Listing, Symbol, and special) required for symbolic debug with Microchip's emulator systems. - Supports Hex (default), Decimal and Octal source and listing formats. MPASM provides a rich directive language to support programming of the PICmicro. Directives are helpful in making the development of your assemble source code shorter and more maintainable ### 14.12 Software Simulator (MPLAB-SIM) The MPLAB-SIM Software Simulator allows code development in a PC host environment. It allows the user to simulate the PICmicro series microcontrollers on an instruction level. On any given instruction, the user may examine or modify any of the data areas or provide external stimulus to any of the pins. The input/output radix can be set by the user and the execution can be performed in; single step, execute until break, or in a trace mode. MPLAB-SIM fully supports symbolic debugging using MPLAB-C17 and MPASM. The Software Simulator offers the low cost flexibility to develop and debug code outside of the laboratory environment making it an excellent multi-project software development tool. ## 14.13 MPLAB-C17 Compiler The MPLAB-C17 Code Development System is a complete ANSI 'C' compiler and integrated development environment for Microchip's PIC17CXXX family of microcontrollers. The compiler provides powerful integration capabilities and ease of use not found with other compilers. For easier source level debugging, the compiler provides symbol information that is compatible with the MPLAB IDE memory display. # 14.14 Fuzzy Logic Development System (fuzzyTECH-MP) fuzzyTECH-MP fuzzy logic development tool is available in two versions - a low cost introductory version, MP Explorer, for designers to gain a comprehensive working knowledge of fuzzy logic system design; and a full-featured version, fuzzyTECH-MP, Edition for implementing more complex systems. Both versions include Microchip's *fuzzy*LAB™ demonstration board for hands-on experience with fuzzy logic systems implementation. # 14.15 <u>SEEVAL® Evaluation and</u> Programming System The SEEVAL SEEPROM Designer's Kit supports all Microchip 2-wire and 3-wire Serial EEPROMs. The kit includes everything necessary to read, write, erase or program special features of any Microchip SEEPROM product including Smart Serials™ and secure serials. The Total Endurance™ Disk is included to aid in trade-off analysis and reliability calculations. The total kit can significantly reduce time-to-market and result in an optimized system. # 15.2 DC Characteristics:PIC16LC77X-04 (Commercial, Industrial) | DC CHA | RACTERISTICS | | | ard Ope | • | - | tions (unless otherwise stated) or STA STA STA STA STA STATE STAT | |---------------|------------------------------------------------------------------|---------------|------|------------|--------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Param<br>No. | Characteristic | Sym | Min | Typ† | Max | Units | Conditions | | D001 | Supply Voltage | VDD | 2.5 | _ | 5.5 | ٧ | LP, XT, RC osc configuration (DC - 4 MHz) | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | _ | 1.5 | _ | V | | | D003 | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR | _ | Vss | | V | See section on Power-on Reset for details | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | _ | + | V/ms | See section on Power-on Reset for details. PWRT enabled | | D010<br>D010A | Supply Current (Note 2) | IDD | | 2.0 | 3.8 | mA<br>μA | XT, RC osc configuration FOSC = 4 MHz, VDD = 3.0V (Note 4) LP osc configuration FOSC = 32 kHz, VDD = 3.0V, WDT disabled | | D020<br>D020A | Power-down Current<br>(Note 3) | IPD | _ | 0.9<br>0.9 | 5<br>5 | μ <b>Α</b><br>μ <b>Α</b> | VDD = 3.0V, 0°C to +70°C<br>VDD = 3.0V, -40°C to +85°C | | | Module Differential Cur-<br>rent (note5) | | | | | - | | | D021 \ | Watehdog Timer | $\Delta IWDT$ | _ | 6 | 20 | μΑ | VDD = 3.0V | | D023* | Brown-out Reset Current (Note 5) | ΔİBOR | TBD | 200 | _ | μА | BOR enabled, VDD = 5.0V | | D025* | Timer1 oscillator | ∆IT1osc | _ | 1.5 | 3 | μΑ | VDD = 3.0V | | D026* | A/D Converter | $\Delta IAD$ | _ | 300 | _ | μА | VDD = 5.5V, A/D on, not converting | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - $\overline{OSC1}$ = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD $\overline{MCLR}$ = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or VSs. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. - 5: The Δ current is the additional current consumed when the peripheral is enabled. This current should be added to the base (IPD or IDD) current. FIGURE 15-5: CLKOUT AND I/O TIMING TABLE 15-6 CLKOUT AND I/O TIMING REQUIREMENTS | Parameter No. | Sym | Characteristic | | Min | Typ† | Max | Units | Conditions | |---------------|----------|---------------------------------------|---------------------|--------------|------|-------------|--------|------------| | 10* | TosH2ckL | OSC11 to CLKQUT | | _ | 75 | 200 | ns | Note 1 | | 11* | TosH2ckH | OSC1T to CLKOUTT | (ÓSC11 to CLKOÚT↑ | | | 200 | ns | Note 1 | | 12* | TckR | OLKOUT rise time | | _ | 35 | 100 | ns | Note 1 | | 13* | 7CKF | CLKOUT fall time | | _ | 35 | 100 | ns | Note 1 | | 14* | Tck42ioV | CLKOUT Ato Port out valid | t | _ | _ | 0.5Tcy + 20 | ns | Note 1 | | 15* | TioV2ckH | Port in valid before CLKOL | JT ↑ | 0.25Tcy + 25 | _ | _ | ns | Note 1 | | 16* | TckH2iol | Port in hold after CLKOUT | 0 | _ | _ | ns | Note 1 | | | 17* | TosH2ioV | OSC1↑ (Q1 cycle) to<br>Port out valid | | _ | 50 | 150 | ns | | | 18* | TosH2ioI | OSC1↑ (Q2 cycle) to | PIC16 <b>C</b> 77X | 100 | _ | _ | ns | | | | | Port input invalid (I/O in hold time) | PIC16 <b>LC</b> 77X | 200 | _ | _ | ns | | | 19* | TioV2osH | Port input valid to OSC11 ( | I/O in setup time) | 0 | _ | _ | ns | | | 20* | TioR | Port output rise time | PIC16 <b>C</b> 77X | _ | 10 | 25 | ns | | | | | | PIC16 <b>LC</b> 77X | _ | _ | 60 | ns | | | 21* | TioF | Port output fall time | PIC16 <b>C</b> 77X | _ | 10 | 25 | ns | | | | | | PIC16 <b>LC</b> 77X | _ | _ | 60 | ns | | | 22††* | Tinp | INT pin high or low time | Tcy | _ | _ | ns | | | | 23††* | Trbp | RB7:RB4 change INT high | or low time | Tcy | _ | _ | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>††</sup> These parameters are asynchronous events not related to any internal clock edges. Note 1: Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc. # FIGURE 15-8: BANDGAP START-UP TIME ### TABLE 15-8 BANDGAP START-UP TIME | Parameter No. | Sym | Characteristic | Min | Typ† | Max | Ur | nits | \ \ \( | Condition | \$ | |---------------|-------|-----------------------|-----|------|-----|----|------|--------------------------------------------------------------------|------------------------------------------|-------------------| | 36* | TBGAP | Bandgap start-up time | _ | 30 | TBD | 1 | | Defined a<br>the instan<br>is enabled<br>that the ba<br>voltage is | t that the I<br>I and the r<br>andgap re | bandgap<br>noment | These parameters are characterized but not tested <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. # 17.2 K04-070 28-Lead Skinny Plastic Dual In-line (SP) – 300 mil **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | | INCHES* | | М | ILLIMETER | S | |------------------------------|-----------------|-------|---------|-------|-------|-----------|-------| | Dimension Limits | | MIN | MON | MAX | MIN | MOM | MAX | | PCB Row Spacing | | | 0.300 | | | 7.62 | | | Number of Pins | n | | 28 | | | 28 | | | Pitch | р | | 0.100 | | | 2.54 | | | Lower Lead Width | В | 0.016 | 0.019 | 0.022 | 0.41 | 0.48 | 0.56 | | Upper Lead Width | B1 <sup>†</sup> | 0.040 | 0.053 | 0.065 | 1.02 | 1.33 | 1.65 | | Shoulder Radius | R | 0.000 | 0.005 | 0.010 | 0.00 | 0.13 | 0.25 | | Lead Thickness | С | 0.008 | 0.010 | 0.012 | 0.20 | 0.25 | 0.30 | | Top to Seating Plane | Α | 0.140 | 0.150 | 0.160 | 3.56 | 3.81 | 4.06 | | Top of Lead to Seating Plane | A1 | 0.070 | 0.090 | 0.110 | 1.78 | 2.29 | 2.79 | | Base to Seating Plane | A2 | 0.015 | 0.020 | 0.025 | 0.38 | 0.51 | 0.64 | | Tip to Seating Plane | L | 0.125 | 0.130 | 0.135 | 3.18 | 3.30 | 3.43 | | Package Length | D <sup>‡</sup> | 1.345 | 1.365 | 1.385 | 34.16 | 34.67 | 35.18 | | Molded Package Width | E‡ | 0.280 | 0.288 | 0.295 | 7.11 | 7.30 | 7.49 | | Radius to Radius Width | E1 | 0.270 | 0.283 | 0.295 | 6.86 | 7.18 | 7.49 | | Overall Row Spacing | eB | 0.320 | 0.350 | 0.380 | 8.13 | 8.89 | 9.65 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | <sup>\*</sup> Controlling Parameter. <sup>&</sup>lt;sup>†</sup> Dimension "B1" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B1." <sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E." | S | SSP Module | |----------------------------------------------|---------------------------------------------| | SAE56 | SPI Master Mode5 | | SCK | SPI Master./Slave Connection | | SCL | SPI Slave Mode6 | | SDA | SSPCON1 Register | | SDI57 | SSP Overflow Detect bit, SSPOV | | SDO57 | SSPADD Register 1 | | SEEVAL® Evaluation and Programming System147 | SSPBUF 15, 6 | | Serial Clock, SCK57 | SSPBUF Register | | Serial Clock, SCL64 | SSPCON Register 1 | | Serial Data Address, SDA64 | SSPCON1 55, 6 | | Serial Data In, SDI57 | SSPCON2 | | Serial Data Out, SDO57 | | | Slave Select Synchronization | SSPIF | | Slave Select, SS57 | SSPOV | | SLEEP | SSPSTAT | | SMP | SSPSTAT Register | | Software Simulator (MPLAB-SIM)147 | Stack | | SPBRG Register | Start bit (S) | | SPE | Start Condition Enabled bit, SAE | | Special Features of the CPU | STATUS Register 16, 13 | | Special Function Registers | C Bit | | PIC16C73 | DC Bit1 | | PIC16C73A | IRP Bit1 | | | PD Bit1 | | PIC16C74A | RP1:RP0 Bits1 | | | TO Bit1 | | PIC16C77 | Z Bit1 | | SPI | Stop bit (P)5 | | Master Mode59 | Stop Condition Enable bit5 | | Serial Clock | Synchronous Serial Port5 | | Serial Data In | Synchronous Serial Port Enable bit, SSPEN 5 | | Serial Data Out | Synchronous Serial Port Mode Select bits, | | Serial Peripheral Interface (SPI)53 | SSPM3:SSPM05 | | Slave Select | Т | | SPI clock | - | | SPI Mode | T1CON | | SPI Clock Edge Select, CKE54 | T1CON Register | | SPI Data Input Sample Phase Select, SMP54 | T1CKPS1:T1CKPS0 Bits | | SPI Master/Slave Connection | T1OSCEN Bit | | SPI Module | T1SYNC Bit | | Master/Slave Connection 58 | TMR1CS Bit | | Slave Mode60 | TMR1ON Bit | | Slave Select Synchronization60 | T2CON Register | | Slave Synch Timnig60 | T2CKPS1:T2CKPS0 Bits | | <u>SS</u> 57 | TOUTPS3:TOUTPS0 Bits | | SSP53 | Timer0 | | Block Diagram (SPI Mode)57 | Block Diagram | | Enable (SSPIE Bit)19 | Clock Source Edge Select (T0SE Bit) | | Flag (SSPIF Bit)20 | Clock Source Select (TOCS Bit) | | RA5/SS/AN4 Pin 8 | Overflow Enable (T0IE Bit) | | RC3/SCK/SCL Pin | Overflow Flag (TOIF Bit) | | RC4/SDI/SDA Pin | Overflow Interrupt | | RC5/SDO Pin | RA4/T0CKI Pin, External Clock | | SPI Mode57 | Timer1 4 | | SSPADD | Block Diagram4 | | SSPBUF | Capacitor Selection4 | | SSPCON155 | Clock Source Select (TMR1CS Bit)4 | | SSPCON2 | External Clock Input Sync (T1SYNC Bit) 4 | | SSPSR | Module On/Off (TMR1ON Bit)4 | | SSPSTAT | Oscillator 41, 4 | | SSP I <sup>2</sup> C | Oscillator Enable (T1OSCEN Bit) 4 | | SSP I <sup>2</sup> C Operation | Overflow Enable (TMR1IE Bit)1 | | 001 1 0 Operation03 | Overflow Flag (TMR1IF Bit)2 | # PIC16C77X PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. Device F | -XX X<br> | /XX<br> | XXX<br>Pattern | g) | PDIP packag<br>pattern #301. | | | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--| | Device | PIC16C77X <sup>(1)</sup> , PIC16C77XT <sup>(2)</sup> ;VDD range 4.0V to 5.5V PIC16LC77X <sup>(1)</sup> , PIC16LC77XT <sup>(2)</sup> ;VDD range 2.5V to 5.5V | | | | <ul> <li>h) PIC16LC773 · 04l/SO = Industrial temp., SOIC package, 200 kHz, Extended VDD limits.</li> <li>i) PIC16C774 · 20l/P = Industrial temp., PDIP package, 20MHz, normal VDD limits.</li> </ul> | | | | Frequency Range | 04 = 4 MHz<br>20 = 20 MHz | | | Note | | CMOS<br>Low Power CMOS | | | Temperature Range | $b^{(3)} = 0^{\circ}C \text{ to } 70^{\circ}C$<br>$I = -40^{\circ}C \text{ to } +85^{\circ}C$ | (Commerci<br>(Industrial) | | | T = PLCC, | in tape and reel - SOIC, SSOP, QFP, TQFP packages only. blank | | | Package | JW = Windowed CER PQ = MQFP (Metric P PT = TOFP (Thin Que SO = SOIC SP = Skinny plastic dl P = PDIP L = PLCC SS = SSOP | QFP)<br>ad Flatpack) | | | | | | | Pattern | QTP, SQTP, Code or Special (blank otherwise) | Requirement | s | | | | | <sup>\*</sup> JW Devices are UV erasable and can be programmed to any device configuration. JW Devices meet the electrical requirement of each oscillator type (including LC devices). # **Sales and Support** # Data Sheets Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: - Your local Microchip sales office - 2. The Microchip Worldwide Site (www.microchip.com) Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. ### **New Customer Notification System** Register on our web site (www.microchip.com/cn) to receive the most current information on our products.