



Welcome to E-XFL.COM

# What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

# Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | PIC                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 20MHz                                                                   |
| Connectivity               | I²C, SPI, UART/USART                                                    |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                   |
| Number of I/O              | 33                                                                      |
| Program Memory Size        | 7KB (4K x 14)                                                           |
| Program Memory Type        | ОТР                                                                     |
| EEPROM Size                |                                                                         |
| RAM Size                   | 256 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                             |
| Data Converters            | A/D 10x12b                                                              |
| Oscillator Type            | External                                                                |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 44-TQFP                                                                 |
| Supplier Device Package    | 44-TQFP (10x10)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc774-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Pin Diagrams**



#### 2.2.2.4 PIE1 REGISTER

This register contains the individual enable bits for the peripheral interrupts.

#### FIGURE 2-6: PIE1 REGISTER (ADDRESS 8Ch)

| B/W-0                | B/W-0                                                                                                       | B/W-0                                 | B/W-0                                    | B/W-0                                     | B/W-0                             | B/W-0       | B/W-0        |                                                                                       |  |  |  |
|----------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------------------|-------------------------------------------|-----------------------------------|-------------|--------------|---------------------------------------------------------------------------------------|--|--|--|
| PSPIE <sup>(1)</sup> | ADIE                                                                                                        | RCIE                                  | TXIE                                     | SSPIE                                     | CCP1IE                            | TMR2IE      | TMR1IE       | R = Readable bit                                                                      |  |  |  |
| bit7                 | •                                                                                                           |                                       |                                          |                                           |                                   |             | bitO         | W = Writable bit<br>U = Unimplemented bit,<br>read as '0'<br>- n = Value at POR reset |  |  |  |
| bit 7:               | PSPIE <sup>(1)</sup> :<br>1 = Enabl<br>0 = Disab                                                            | Parallel S<br>es the PS<br>les the PS | lave Port<br>P read/wri<br>P read/wr     | Read/Writ<br>te interrup<br>ite interru   | e Interrupt<br>ot<br>pt           | Enable bit  |              |                                                                                       |  |  |  |
| bit 6:               | ADIE: A/D Converter Interrupt Enable bit<br>1 = Enables the A/D interrupt<br>0 = Disables the A/D interrupt |                                       |                                          |                                           |                                   |             |              |                                                                                       |  |  |  |
| bit 5:               | RCIE: US<br>1 = Enabl<br>0 = Disab                                                                          | ART Rece<br>es the US<br>les the US   | eive Interru<br>ART recei<br>SART rece   | upt Enable<br>ve interrup<br>ive interru  | e bit<br>ot<br>pt                 |             |              |                                                                                       |  |  |  |
| bit 4:               | <b>TXIE</b> : US<br>1 = Enabl<br>0 = Disab                                                                  | ART Trans<br>es the US<br>les the US  | smit Interru<br>ART trans<br>SART trans  | upt Enable<br>mit interru<br>smit interru | e bit<br>ipt<br>upt               |             |              |                                                                                       |  |  |  |
| bit 3:               | <b>SSPIE</b> : S<br>1 = Enabl<br>0 = Disab                                                                  | ynchronou<br>es the SS<br>les the SS  | is Serial P<br>P interrup<br>P interrup  | ort Interru<br>t<br>t                     | pt Enable b                       | it          |              |                                                                                       |  |  |  |
| bit 2:               | <b>CCP1IE</b> :<br>1 = Enabl<br>0 = Disab                                                                   | CCP1 Inte<br>es the CC<br>les the CC  | errupt Enal<br>P1 interru<br>2P1 interru | ble bit<br>pt<br>ıpt                      |                                   |             |              |                                                                                       |  |  |  |
| bit 1:               | TMR2IE:<br>1 = Enabl<br>0 = Disab                                                                           | TMR2 to F<br>es the TM<br>les the TM  | PR2 Match<br>R2 to PR2<br>IR2 to PR      | n Interrupt<br>2 match in<br>2 match ir   | Enable bit<br>terrupt<br>iterrupt |             |              |                                                                                       |  |  |  |
| bit 0:               | TMR1IE:<br>1 = Enabl<br>0 = Disab                                                                           | TMR1 Ove<br>es the TM<br>les the TM   | erflow Inte<br>R1 overflo<br>IR1 overflo | rrupt Enal<br>w interrup<br>w interrup    | ole bit<br>ot<br>ot               |             |              |                                                                                       |  |  |  |
| Note 1:              | PSPIE is                                                                                                    | reserved                              | on the 28-                               | pin device                                | s, always m                       | aintain thi | s bit clear. |                                                                                       |  |  |  |

Note:

Bit PEIE (INTCON<6>) must be set to enable any peripheral interrupt.

## 2.3 PCL and PCLATH

The program counter (PC) specifies the address of the instruction to fetch for execution. The PC is 13 bits wide. The low byte is called the PCL register. This register is readable and writable. The high byte is called the PCH register. This register contains the PC<12:8> bits and is not directly readable or writable. All updates to the PCH register go through the PCLATH register.

#### 2.3.1 STACK

The stack allows a combination of up to 8 program calls and interrupts to occur. The stack contains the return address from this branch in program execution.

Midrange devices have an 8 level deep x 13-bit wide hardware stack. The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not modified when the stack is PUSHed or POPed.

After the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

### 2.4 Program Memory Paging

PIC16C77X devices are capable of addressing a continuous 8K word block of program memory. The CALL and GOTO instructions provide only 11 bits of address to allow branching within any 2K program memory page. When doing a CALL or GOTO instruction the upper 2 bits of the address are provided by PCLATH<4:3>. When doing a CALL or GOTO instruction, the user must ensure that the page select bits are programmed so that the desired program memory page is addressed. If a return from a CALL instruction (or interrupt) is executed, the entire 13-bit PC is pushed onto the stack. Therefore, manipulation of the PCLATH<4:3> bits are not required for the return instructions (which POPs the address from the stack).

# 4.0 TIMER0 MODULE

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- · Readable and writable
- · Internal or external clock select
- · Edge select for external clock
- 8-bit software programmable prescaler
- Interrupt on overflow from FFh to 00h

Figure 4-1 is a simplified block diagram of the Timer0 module.

Additional information on timer modules is available in the PICmicro<sup>™</sup> Mid-Range Reference Manual, (DS33023).

### 4.1 <u>Timer0 Operation</u>

Timer0 can operate as a timer or as a counter.

Timer mode is selected by clearing bit T0CS (OPTION\_REG<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting bit T0CS (OPTION\_REG<5>). In counter mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit T0SE (OPTION\_REG<4>). Clearing bit T0SE selects the rising edge. Restrictions on the external clock input are discussed in below.

When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization. Additional information on external clock requirements is available in the PICmicro<sup>™</sup> Mid-Range Reference Manual, (DS33023).

#### 4.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 4-2). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa.

The prescaler is not readable or writable.

The PSA and PS2:PS0 bits (OPTION\_REG<3:0>) determine the prescaler assignment and prescale ratio.

Clearing bit PSA will assign the prescaler to the Timer0 module. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable.

Setting bit PSA will assign the prescaler to the Watchdog Timer (WDT). When the prescaler is assigned to the WDT, prescale values of 1:1, 1:2, ..., 1:128 are selectable.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g. CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT.

Note: Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment.



#### FIGURE 4-1: TIMER0 BLOCK DIAGRAM

#### 5.1.1 TIMER1 COUNTER OPERATION

In this mode, Timer1 is being incremented via an external source. Increments occur on a rising edge. After Timer1 is enabled in counter mode, the module must first have a falling edge before the counter begins to increment.









## 6.2 <u>Timer2 Interrupt</u>

The Timer2 module has an 8-bit period register PR2. Timer2 increments from 00h until it matches PR2 and then resets to 00h on the next increment cycle. PR2 is a readable and writable register. The PR2 register is initialized to FFh upon reset.

## 6.3 Output of TMR2

The output of TMR2 (before the postscaler) is fed to the Synchronous Serial Port module which optionally uses it to generate shift clock.

#### FIGURE 6-2: TIMER2 BLOCK DIAGRAM



# TABLE 6-1 REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER

| Address               | Name   | Bit 7                    | Bit 6       | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets |
|-----------------------|--------|--------------------------|-------------|---------|---------|---------|--------|---------|---------|--------------------------|---------------------------------|
| 0Bh,8Bh,<br>10Bh,18Bh | INTCON | GIE                      | PEIE        | TOIE    | INTE    | RBIE    | TOIF   | INTF    | RBIF    | 0000 000x                | 0000 000u                       |
| 0Ch                   | PIR1   | PSPIF <sup>(1)</sup>     | ADIF        | RCIF    | TXIF    | SSPIF   | CCP1IF | TMR2IF  | TMR1IF  | 0000 0000                | 0000 0000                       |
| 8Ch                   | PIE1   | PSPIE <sup>(1)</sup>     | ADIE        | RCIE    | TXIE    | SSPIE   | CCP1IE | TMR2IE  | TMR1IE  | 0000 0000                | 0000 0000                       |
| 11h                   | TMR2   | Timer2 module's register |             |         |         |         |        |         |         | 0000 0000                | 0000 0000                       |
| 12h                   | T2CON  |                          | TOUTPS3     | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000                | -000 0000                       |
| 92h                   | PR2    | Timer2 Peri              | od Register |         |         |         |        |         |         | 1111 1111                | 1111 1111                       |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the Timer2 module.

Note 1: These bits are reserved on the 28-pin, always maintain these bits clear.

NOTES:

# 8.0 MASTER SYNCHRONOUS SERIAL PORT (MSSP) MODULE

The Master Synchronous Serial Port (MSSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D converters, etc. The MSSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I<sup>2</sup>C<sup>™</sup>)

### FIGURE 8-8: SPI SLAVE MODE WAVEFORM (CKE = 0)





### FIGURE 8-9: SPI SLAVE MODE WAVEFORM (CKE = 1)

#### 8.1.7 SLEEP OPERATION

In master mode all module clocks are halted, and the transmission/reception will remain in that state until the device wakes from sleep. After the device returns to normal mode, the module will continue to transmit/ receive data.

In slave mode, the SPI transmit/receive shift register operates asynchronously to the device. This allows the device to be placed in sleep mode, and data to be shifted into the SPI transmit/receive shift register. When all 8-bits have been received, the MSSP interrupt flag bit will be set and if enabled will wake the device from sleep.

#### 8.1.8 EFFECTS OF A RESET

A reset disables the MSSP module and terminates the current transfer.

| Address                | Name    | Bit 7                | Bit 6        | Bit 5 | Bit 4     | Bit 3     | Bit 2  | Bit 1  | Bit 0  | POR, BOR  | MCLR, WDT |
|------------------------|---------|----------------------|--------------|-------|-----------|-----------|--------|--------|--------|-----------|-----------|
| 0Bh, 8Bh,<br>10Bh,18Bh | INTCON  | GIE                  | PEIE         | TOIE  | INTE      | RBIE      | TOIF   | INTF   | RBIF   | 0000 000x | 0000 000u |
| 0Ch                    | PIR1    | PSPIF <sup>(1)</sup> | ADIF         | RCIF  | TXIF      | SSPIF     | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 |
| 8Ch                    | PIE1    | PSPIE <sup>(1)</sup> | ADIE         | RCIE  | TXIE      | SSPIE     | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 |
| 13h                    | SSPBUF  | Synchronou           | is Serial Po |       | xxxx xxxx | uuuu uuuu |        |        |        |           |           |
| 14h                    | SSPCON  | WCOL                 | SSPOV        | SSPEN | CKP       | SSPM3     | SSPM2  | SSPM1  | SSPM0  | 0000 0000 | 0000 0000 |
| 94h                    | SSPSTAT | SMP                  | CKE          | D/A   | Р         | S         | R/W    | UA     | BF     | 0000 0000 | 0000 0000 |

#### **TABLE 8-1 REGISTERS ASSOCIATED WITH SPI OPERATION**

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the SSP in SPI mode. Note 1: These bits are reserved on the 28-pin devices, always maintain these bits clear.

#### 8.2.9 I<sup>2</sup>C MASTER MODE START CONDITION TIMING

To initiate a START condition, the user sets the start condition enable bit, SEN (SSPCON2<0>). If the SDA and SCL pins are sampled high, the baud rate generator is re-loaded with the contents of SSPADD<6:0>. and starts its count. If SCL and SDA are both sampled high when the baud rate generator times out  $(T_{BBG})$ , the SDA pin is driven low. The action of the SDA being driven low while SCL is high is the START condition, and causes the S bit (SSPSTAT<3>) to be set. Following this, the baud rate generator is reloaded with the contents of SSPADD<6:0> and resumes its count. When the baud rate generator times out (T<sub>BRG</sub>), the SEN bit (SSPCON2<0>) will be automatically cleared by hardware, the baud rate generator is suspended leaving the SDA line held low, and the START condition is complete.

Note: If at the beginning of START condition the SDA and SCL pins are already sampled low, or if during the START condition the SCL line is sampled low before the SDA line is driven low, a bus collision occurs, the Bus Collision Interrupt Flag (BCLIF) is set, the START condition is aborted, and the I<sup>2</sup>C module is reset into its IDLE state.

#### FIGURE 8-20: FIRST START BIT TIMING



If the user writes the SSPBUF when an START sequence is in progress, then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur).

Note: Because queueing of events is not allowed, writing to the lower 5 bits of SSPCON2 is disabled until the START condition is complete.



NOTES:

### 11.7 Use of the CCP Trigger

An A/D conversion can be started by the "special event trigger" of the CCP module. This requires that the CCPnM<3:0> bits be programmed as 1011b and that the A/D module is enabled (ADON is set). When the trigger occurs, the GO/DONE bit will be set on Q2 to start the A/D conversion and the Timer1 counter will be reset to zero. Timer1 is reset to automatically repeat the A/D conversion cycle, with minimal software overhead (moving the ADRESH and ADRESL to the desired location). The appropriate analog input channel must be selected before the "special event trigger" sets the GO/DONE bit (starts a conversion cycle).

If the A/D module is not enabled (ADON is cleared), then the "special event trigger" will be ignored by the A/D module, but will still reset the Timer1 counter.

#### 11.8 Effects of a RESET

A device reset forces all registers to their reset state. This forces the A/D module to be turned off, and any conversion is aborted. The value that is in the ADRESH and ADRESL registers are not modified. The ADRESH and ADRESL registers will contain unknown data after a Power-on Reset.

### 11.9 <u>Faster Conversion - Lower</u> <u>Resolution Trade-off</u>

Not all applications require a result with 12-bits of resolution, but may instead require a faster conversion time. The A/D module allows users to make the trade-off of conversion speed to resolution. Regardless of the resolution required, the acquisition time is the same. To speed up the conversion, the A/D module may be halted by clearing the GO/DONE bit after the desired number of bits in the result have been converted. Once the GO/DONE bit has been cleared, all of the remaining A/D result bits are '0'. The equation to determine the time before the GO/DONE bit can be switched is as follows:

Conversion time =  $N \bullet TAD + 1TAD$ 

Where: N = number of bits of resolution required, and 1TAD is the amplifier settling time.

Since TAD is based from the device oscillator, the user must use some method (a timer, software loop, etc.) to determine when the A/D  $GO/\overline{DONE}$  bit may be cleared. Table 11-2 shows a comparison of time required for a conversion with 4-bits of resolution, versus the normal 12-bit resolution conversion. The example is for devices operating at 20 MHz. The A/D clock is programmed for 32 Tosc.

#### TABLE 11-2 4-BIT vs. 12-BIT CONVERSION TIMES

|               | Freq. | Resol  | ution   |
|---------------|-------|--------|---------|
|               | (MHz) | 4-bit  | 12-bit  |
| Tosc          | 20    | 50 ns  | 50 ns   |
| TAD = 32 Tosc | 20    | 1.6 μs | 1.6 μs  |
| 1Tad+N•Tad    | 20    | 8 μs   | 20.8 μs |

# FIGURE 12-1: CONFIGURATION WORD

| CP1                          | CP0                                       | BORV1                                                                                                           | BORV0                                                | CP1                                                | CP0                                                    | -                                                          | BODEN                                                         | CP1                                   | CP0                                | PWRTE                                            | WDTE                                           | FOSC1                                         | FOSC0                                  | Register:                                     | CONFIG    |
|------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------|------------------------------------|--------------------------------------------------|------------------------------------------------|-----------------------------------------------|----------------------------------------|-----------------------------------------------|-----------|
| bit13                        | 12                                        | 11                                                                                                              | 10                                                   | 9                                                  | 8                                                      | 7                                                          | 6                                                             | 5                                     | 4                                  | 3                                                | 2                                              | 1                                             | bit0                                   | Address                                       | 200711    |
| bit 13<br>bit 9-8<br>bit 5-4 | -12: <b>(</b><br>3: 1<br>4: 1<br>()<br>() | <b>CP1:CP</b><br>1 = Prov<br>0 = 080<br>1 = 040<br>0 = 000<br><b>CP1:CP</b>                                     | ): Code<br>gram m<br>0h-0FF<br>0h-0FF<br>0h-0FF      | Prote<br>emory<br>Fh coo<br>Fh coo<br>Fh coo       | ction I<br>code p<br>le prote<br>le prote<br>le prote  | pits <sup>(2)</sup><br>protecti<br>ected<br>ected<br>ected | on off                                                        | <sub>د</sub> (3)                      |                                    |                                                  |                                                |                                               |                                        |                                               |           |
| DICT                         | 10. 1<br>1<br>(                           | 1 = VBC $0 = VBC$ $01 = VBC$ $00 = VBC$                                                                         | OR set to<br>OR set to<br>OR set to<br>OR set to     | 2.5V<br>2.7V<br>4.2V<br>4.5V                       | in out i                                               |                                                            |                                                               | 3                                     |                                    |                                                  |                                                |                                               |                                        |                                               |           |
| bit 7:                       | ι                                         | Jnimple                                                                                                         | menteo                                               | l, Rea                                             | d as '1'                                               |                                                            |                                                               |                                       |                                    |                                                  |                                                |                                               |                                        |                                               |           |
| bit 6:                       | E<br>1<br>0                               | BODEN: Brown-out Reset Enable bit <sup>(1)</sup><br>1 = Brown-out Reset enabled<br>0 = Brown-out Reset disabled |                                                      |                                                    |                                                        |                                                            |                                                               |                                       |                                    |                                                  |                                                |                                               |                                        |                                               |           |
| bit 3:                       | F<br>1<br>(                               | <b>PWRTE</b> : Power-up Timer Enable bit <sup>(1)</sup><br>1 = PWRT disabled<br>0 = PWRT enabled                |                                                      |                                                    |                                                        |                                                            |                                                               |                                       |                                    |                                                  |                                                |                                               |                                        |                                               |           |
| bit 2:                       | ן<br>1<br>0                               | <b>VDTE</b> : V<br>= WDT<br>) = WDT                                                                             | Vatchdo<br>enable<br>disable                         | og Tim<br>d<br>ed                                  | er Enal                                                | ole bit                                                    |                                                               |                                       |                                    |                                                  |                                                |                                               |                                        |                                               |           |
| bit 1-0                      | ): F<br>1<br>1<br>0<br>0                  | FOSC1:<br>1 = RC<br>0 = HS<br>1 = XT o<br>0 = LP o                                                              | <b>OSCO</b> :<br>oscillato<br>oscillato<br>oscillato | Oscill<br>or<br>or<br>or<br>or                     | ator Se                                                | election                                                   | bits                                                          |                                       |                                    |                                                  |                                                |                                               |                                        |                                               |           |
| Note                         | 1: E<br>E<br>2: A<br>3: T<br>s            | Enabling<br>Ensure th<br>All of the<br>These ar<br>setting m                                                    | Brown-<br>ne Powe<br>CP1:C<br>e the m<br>ay resu     | out Re<br>er-up T<br>P0 pai<br>inimur<br>Ilt in ar | eset au<br>Timer is<br>rs have<br>n trip p<br>n inadve | tomatic<br>enable<br>to be<br>oints fo<br>ertant i         | ally enab<br>ed anytim<br>given the<br>or the BO<br>nterrupt. | oles the<br>le Brov<br>same<br>R, see | e Powe<br>wn-out<br>value<br>Table | er-up Tim<br>t Reset is<br>to enable<br>15-4 for | ner (PWF<br>enabled<br>e the coo<br>the trip p | RT) regard<br>I.<br>le protect<br>point toler | dless of th<br>tion scher<br>rances. S | ne value of b<br>ne listed.<br>selection of a | it PWRTE. |

### 12.2 Oscillator Configurations

#### 12.2.1 OSCILLATOR TYPES

The PIC16C77X can be operated in four different oscillator modes. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes:

- LP Low Power Crystal
- XT Crystal/Resonator
- HS High Speed Crystal/Resonator
- RC Resistor/Capacitor

# 12.2.2 CRYSTAL OSCILLATOR/CERAMIC RESONATORS

In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 12-2). The PIC16C77X oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications.

A difference from the other mid-range devices may be noted in that the device can be driven from an external clock only when configured in HS mode (Figure 12-3).

#### 12.2.3 RC OSCILLATOR

For timing insensitive applications the "RC" device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. These factors and the variation due to tolerances of external R and C components used need to be taken into account for each application. Figure 12-4 shows how the R/C combination is connected to the PIC16C77X.





### 12.13 Power-down Mode (SLEEP)

Power-down mode is entered by executing a  ${\tt SLEEP}$  instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the  $\overline{\text{PD}}$  bit (STATUS<3>) is cleared, the  $\overline{\text{TO}}$  (STATUS<4>) bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had, before the SLEEP instruction was executed (driving high, low, or hi-impedance).

For lowest current consumption in this mode, place all I/O pins at either VDD, or Vss, ensure no external circuitry is drawing current from the I/O pin, power-down the A/D, disable external clocks. Pull all I/O pins, that are hi-impedance inputs, high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or Vss for lowest current consumption. The contribution from on-chip pull-ups on PORTB should be considered.

The MCLR pin must be at a logic high level (VIHMC).

#### 12.13.1 WAKE-UP FROM SLEEP

The device can wake up from SLEEP through one of the following events:

- 1. External reset input on MCLR pin.
- 2. Watchdog Timer Wake-up (if WDT was enabled).
- 3. Interrupt from INT pin, RB port change, or some Peripheral Interrupts.

External  $\overline{\text{MCLR}}$  Reset will cause a device reset. All other events are considered a continuation of program execution and cause a "wake-up". The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits in the STATUS register can be used to determine the cause of device reset. The  $\overline{\text{PD}}$  bit, which is set on power-up, is cleared when SLEEP is invoked. The  $\overline{\text{TO}}$  bit is cleared if a WDT time-out occurred (and caused wake-up).

The following peripheral interrupts can wake the device from SLEEP:

- 1. PSP read or write.
- 2. TMR1 interrupt. Timer1 must be operating as an asynchronous counter.
- 3. CCP capture mode interrupt.
- 4. Special event trigger (Timer1 in asynchronous mode using an external clock).
- 5. SSP (Start/Stop) bit detect interrupt.
- 6. SSP transmit or receive in slave mode (SPI/I<sup>2</sup>C).
- 7. USART RX or TX (synchronous slave mode).
- 8. A/D conversion (when A/D clock source is RC).
- 9. Low-voltage detect.

Other peripherals cannot generate interrupts since during SLEEP, no on-chip clocks are present.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction after the substruction after the substruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

#### 12.13.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bits will not be cleared.
- If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake up from sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the TO bit will be set and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the  $\overline{PD}$  bit. If the  $\overline{PD}$  bit is set, the SLEEP instruction was executed as a NOP.

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.

# TABLE 13-2 PIC16CXXX INSTRUCTION SET

| Mnemonic,                             |        | Description                  | Cycles |     | 14-Bit | Opcode | •    | Status   | Notes |
|---------------------------------------|--------|------------------------------|--------|-----|--------|--------|------|----------|-------|
| Operands                              |        |                              |        | MSb |        |        | LSb  | Affected |       |
| BYTE-ORIE                             | NTED I | FILE REGISTER OPERATIONS     |        |     |        |        |      |          |       |
| ADDWF                                 | f, d   | Add W and f                  | 1      | 00  | 0111   | dfff   | ffff | C,DC,Z   | 1,2   |
| ANDWF                                 | f, d   | AND W with f                 | 1      | 00  | 0101   | dfff   | ffff | Z        | 1,2   |
| CLRF                                  | f      | Clear f                      | 1      | 00  | 0001   | lfff   | ffff | Z        | 2     |
| CLRW                                  | -      | Clear W                      | 1      | 00  | 0001   | 0xxx   | xxxx | Z        |       |
| COMF                                  | f, d   | Complement f                 | 1      | 00  | 1001   | dfff   | ffff | Z        | 1,2   |
| DECF                                  | f, d   | Decrement f                  | 1      | 00  | 0011   | dfff   | ffff | Z        | 1,2   |
| DECFSZ                                | f, d   | Decrement f, Skip if 0       | 1(2)   | 00  | 1011   | dfff   | ffff |          | 1,2,3 |
| INCF                                  | f, d   | Increment f                  | 1      | 00  | 1010   | dfff   | ffff | Z        | 1,2   |
| INCFSZ                                | f, d   | Increment f, Skip if 0       | 1(2)   | 00  | 1111   | dfff   | ffff |          | 1,2,3 |
| IORWF                                 | f, d   | Inclusive OR W with f        | 1      | 00  | 0100   | dfff   | ffff | Z        | 1,2   |
| MOVF                                  | f, d   | Move f                       | 1      | 00  | 1000   | dfff   | ffff | Z        | 1,2   |
| MOVWF                                 | f      | Move W to f                  | 1      | 00  | 0000   | lfff   | ffff |          |       |
| NOP                                   | -      | No Operation                 | 1      | 00  | 0000   | 0xx0   | 0000 |          |       |
| RLF                                   | f, d   | Rotate Left f through Carry  | 1      | 00  | 1101   | dfff   | ffff | С        | 1,2   |
| RRF                                   | f, d   | Rotate Right f through Carry | 1      | 00  | 1100   | dfff   | ffff | С        | 1,2   |
| SUBWF                                 | f, d   | Subtract W from f            | 1      | 00  | 0010   | dfff   | ffff | C,DC,Z   | 1,2   |
| SWAPF                                 | f, d   | Swap nibbles in f            | 1      | 00  | 1110   | dfff   | ffff |          | 1,2   |
| XORWF                                 | f, d   | Exclusive OR W with f        | 1      | 00  | 0110   | dfff   | ffff | Z        | 1,2   |
| BIT-ORIENTED FILE REGISTER OPERATIONS |        |                              |        |     |        |        |      |          |       |
| BCF                                   | f, b   | Bit Clear f                  | 1      | 01  | 00bb   | bfff   | ffff |          | 1,2   |
| BSF                                   | f, b   | Bit Set f                    | 1      | 01  | 01bb   | bfff   | ffff |          | 1,2   |
| BTFSC                                 | f, b   | Bit Test f, Skip if Clear    | 1 (2)  | 01  | 10bb   | bfff   | ffff |          | 3     |
| BTFSS                                 | f, b   | Bit Test f, Skip if Set      | 1 (2)  | 01  | 11bb   | bfff   | ffff |          | 3     |
| LITERAL AND CONTROL OPERATIONS        |        |                              |        |     |        |        |      |          |       |
| ADDLW                                 | k      | Add literal and W            | 1      | 11  | 111x   | kkkk   | kkkk | C,DC,Z   |       |
| ANDLW                                 | k      | AND literal with W           | 1      | 11  | 1001   | kkkk   | kkkk | Z        |       |
| CALL                                  | k      | Call subroutine              | 2      | 10  | 0kkk   | kkkk   | kkkk |          |       |
| CLRWDT                                | -      | Clear Watchdog Timer         | 1      | 00  | 0000   | 0110   | 0100 | TO,PD    |       |
| GOTO                                  | k      | Go to address                | 2      | 10  | 1kkk   | kkkk   | kkkk |          |       |
| IORLW                                 | k      | Inclusive OR literal with W  | 1      | 11  | 1000   | kkkk   | kkkk | Z        |       |
| MOVLW                                 | k      | Move literal to W            | 1      | 11  | 00xx   | kkkk   | kkkk |          |       |
| RETFIE                                | -      | Return from interrupt        | 2      | 00  | 0000   | 0000   | 1001 |          |       |
| RETLW                                 | k      | Return with literal in W     | 2      | 11  | 01xx   | kkkk   | kkkk |          |       |
| RETURN                                | -      | Return from Subroutine       | 2      | 00  | 0000   | 0000   | 1000 |          |       |
| SLEEP                                 | -      | Go into standby mode         | 1      | 00  | 0000   | 0110   | 0011 | TO,PD    |       |
| SUBLW                                 | k      | Subtract W from literal      | 1      | 11  | 110x   | kkkk   | kkkk | C,DC,Z   |       |
| XORLW                                 | k      | Exclusive OR literal with W  | 1      | 11  | 1010   | kkkk   | kkkk | Z        |       |

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

3: If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

TABLE 14-1 DEVELOPMENT TOOLS FROM MICROCHIP

|                                                                       | PIC12C5XX | PIC14000 | PIC16C5X | PIC16CXXX | PIC16C6X | PIC16C7XX | PIC16C8X | PIC16C9XX | PIC17C4X | PIC17C7XX | 24CXX<br>25CXX<br>93CXX | HCS200<br>HCS300<br>HCS301 |
|-----------------------------------------------------------------------|-----------|----------|----------|-----------|----------|-----------|----------|-----------|----------|-----------|-------------------------|----------------------------|
| MPLAB <sup>TM-</sup> ICE                                              | >         | `        | `        | >         | >        | >         | `        | `         | >        | >         |                         |                            |
| ICEPIC™ Low-Cost<br>In-Circuit Emulator                               |           |          | ~        | ~         | >        | ^         | ~        | ~         |          |           |                         |                            |
| MPLAB™<br>Integrated<br>Development<br>Environment                    | >         | >        | `        | >         | >        | >         | >        | `         | >        | >         |                         |                            |
| B MPLAB <sup>TM</sup> C17*<br>Compiler                                |           |          |          |           |          |           |          |           | >        | ^         |                         |                            |
| <i>fuzz</i> yTECH®-MP<br>Explorer/Edition<br>Fuzzy Logic<br>Dev. Tool | >         | `        | `        | >         | >        | >         | >        | `         | `        |           |                         |                            |
| Total Endurance™<br>Software Model                                    |           |          |          |           |          |           |          |           |          |           | >                       |                            |
| PICSTART <sup>®</sup> Plus<br>Low-Cost<br>Universal Dev. Kit          | >         | ~        | ~        | >         | >        | `         | >        | >         | >        | >         |                         |                            |
| PRO MATE® II<br>Universal<br>Programmer                               | >         | >        | >        | >         | >        | >         | >        | >         | >        | >         | >                       | >                          |
| - KEELOQ <sup>®</sup><br>Programmer                                   |           |          |          |           |          |           |          |           |          |           |                         | ~                          |
| SEEVAL <sup>®</sup><br>Designers Kit                                  |           |          |          |           |          |           |          |           |          |           | >                       |                            |
| SIMICE                                                                | >         |          | >        |           |          |           |          |           |          |           |                         |                            |
| PICDEM-14A                                                            |           | `        |          |           |          |           |          |           |          |           |                         |                            |
| PICDEM-1                                                              |           |          | >        | `         |          |           | `        |           | >        |           |                         |                            |
| PICDEM-2                                                              |           |          |          |           | >        | >         |          |           |          |           |                         |                            |
| PICDEM-3                                                              |           |          |          |           |          |           |          | >         |          |           |                         |                            |
| KEELoQ <sup>®</sup><br>Evaluation Kit                                 |           |          |          |           |          |           |          |           |          |           |                         | >                          |
| KEELoo<br>Transponder Kit                                             |           |          |          |           |          |           |          |           |          |           |                         | >                          |

# 15.5 AC Characteristics: PIC16C77X (Commercial, Industrial)

## 15.5.1 TIMING PARAMETER SYMBOLOGY

The timing parameter symbols have been created following one of the following formats:



# INDEX

# A

| A/D                                               |
|---------------------------------------------------|
| A/D Converter Enable (ADIE Bit)                   |
| A/D Converter Flag (ADIF Bit)                     |
| ADCON0 Register                                   |
| ADCON1 Register 117, 118                          |
| ADRES Register                                    |
| Analog Port Pins                                  |
| Block Diagram                                     |
| Configuring Analog Port119                        |
| Conversion time                                   |
| Conversions121                                    |
| converter characteristics 156, 157, 158, 165      |
| Faster Conversion - Lower Resolution Tradeoff 125 |
| Internal Sampling Switch (Rss) Impedence          |
| Operation During Sleep126                         |
| Sampling Requirements 123                         |
| Sampling Time                                     |
| Source Impedance                                  |
| Special Event Trigger (CCP) 49                    |
| A/D Conversion Clock                              |
| ACK                                               |
| Acknowledge Data bit, AKD56                       |
| Acknowledge Pulse64                               |
| Acknowledge Sequence Enable bit, AKE56            |
| Acknowledge Status bit, AKS                       |
| ADCON0 Register                                   |
| ADCON1 Register                                   |
| ADRES                                             |
| ADRES Register                                    |
| AKD                                               |
| AKE                                               |
| AKS                                               |
| Application Note AN578, "Use of the SSP           |
| Module in the I2C Multi-Master Environment."      |
| Architecture                                      |
| PIC16C63A/PIC16C73B Block Diagram5                |
| PIC16C65B/PIC16C74B Block Diagram6                |
| Assembler                                         |
| MPASM Assembler147                                |
| P                                                 |
|                                                   |
| Banking, Data Memory 11, 16                       |

| Banking, Data Memory 11, 1                   | 16 |
|----------------------------------------------|----|
| Baud Rate Generator                          | 73 |
| BF                                           | 82 |
| Block Diagrams                               |    |
| Baud Rate Generator                          | 73 |
| I <sup>2</sup> C Master Mode                 | 71 |
| I <sup>2</sup> C Module                      | 63 |
| SSP (I <sup>2</sup> C Mode)                  | 63 |
| SSP (SPI Mode)                               | 57 |
| BOR. See Brown-out Reset                     |    |
| BRG                                          | 73 |
| Brown-out Reset (BOR) 127, 131, 132, 133, 13 | 34 |
| BOR Status (BOR Bit)                         | 23 |
| Buffer Full bit, BF                          | 64 |
| Buffer Full Status bit, BF                   | 54 |
| Bus Arbitration                              | 90 |
| Bus Collision                                |    |
| Section                                      | 90 |
| Bus Collision During a RESTART Condition     | 93 |
| Bus Collision During a Start Condition       | 91 |
| Bus Collision During a Stop Condition        | 94 |
|                                              |    |

# С

| C                                   |
|-------------------------------------|
| Capture (CCP Module) 48             |
| Block Diagram 48                    |
| CCP Pin Configuration               |
| CCPR1H:CCPR1L Registers 48          |
| Changing Between Capture Prescalers |
| Software Interrupt                  |
| Timer1 Mode Selection               |
| Capture/Compare/PWM (CCP) 47        |
| CCP1                                |
| CCP1CON Register 47                 |
| CCPR1H Register 47                  |
| CCPR1L Register 47                  |
| Enable (CCP1IE Bit) 19              |
| Flag (CCP1IF Bit)                   |
| RC2/CCP1 Pin                        |
| CCP2                                |
| CCP2CON Register 47                 |
| CCPR2H Register                     |
| CCPR2L Register 47                  |
| Enable (CCP2IE Bit)                 |
| Flag (CCP2IF Bit)                   |
| BC1/T1OSI/CCP2 Pin 7.9              |
| Interaction of Two CCP Modules 47   |
| Timer Resources 47                  |
| CCP1CON 15                          |
| CCP1CON Begister 47                 |
| CCP1M3 <sup>·</sup> CCP1M0 Bits 47  |
| CCP1X CCP1Y Bits 47                 |
| CCP2CON 15                          |
| CCP2CON Begister 47                 |
| CCP2M3:CCP2M0 Rite 47               |
| CCP2X CCP2X Bits                    |
| CCPR1H Register 13 15               |
| CCPB1L Begister 15                  |
| CCPR2H Register 13 15               |
| CCPR2I Register 13 15               |
| CKE 54                              |
| CKP 55                              |
| Cleak Delarity Select bit CKD       |
| Clock Polarity Select Dil, CKP      |
| Leading the CORRUE register         |
| Loading the SSPBUF register         |
| Code Protection                     |
| Compare (CCP Module)                |
| Biock Diagram                       |
| COPPLIE COPPLE Paristers            |
| COPHINICOPHIL REGISTERS             |
| Soπware Interrupt                   |
| Special Event Trigger 43, 49        |
| I Imer1 Mode Selection              |
| Contiguration Bits                  |
| Conversion Considerations           |
| D                                   |

# D

| D/Ā                        |        |
|----------------------------|--------|
| Data Memory                | 11     |
| Bank Select (RP1:RP0 Bits) | 11, 16 |
| General Purpose Registers  | 11     |
| Register File Map          | 12     |
| Special Function Registers | 13     |
| Data/Address bit, D/A      |        |
| DC Characteristics         |        |
| PIC16C73                   | 152    |
| PIC16C74                   | 152    |
| Development Support        | 145    |
| Development Tools          | 145    |
| Device Differences         | 187    |
| Direct Addressing          |        |
| -                          |        |