



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Last Time Buy                                                                     |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | C166SV2                                                                           |
| Core Size                  | 16-Bit                                                                            |
| Speed                      | 40MHz                                                                             |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, SPI, UART/USART                                |
| Peripherals                | PWM, WDT                                                                          |
| Number of I/O              | 103                                                                               |
| Program Memory Size        | 256КВ (256К х 8)                                                                  |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | ·                                                                                 |
| RAM Size                   | 12K x 8                                                                           |
| Voltage - Supply (Vcc/Vdd) | 2.35V ~ 2.7V                                                                      |
| Data Converters            | A/D 16x8/10b                                                                      |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 144-LQFP                                                                          |
| Supplier Device Package    | PG-TQFP-144-7                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/xc167ci32f40fbbafxuma1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# XC167CI-32F 16-Bit Single-Chip Microcontroller with C166SV2 Core

# Microcontrollers



Never stop thinking



#### **Table of Contents**

## **Table of Contents**

| 1                                                                                           | Summary of Features                                                                                                                                                                                                                                                                                                                                                                                         | 4                                                                                                                                                            |
|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>2</b><br>2.1                                                                             | General Device Information                                                                                                                                                                                                                                                                                                                                                                                  | 7<br>7<br>0                                                                                                                                                  |
| 2.2                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                                                            |
| <b>3</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8                            | Functional Description       2         Memory Subsystem and Organization       2         External Bus Controller       2         Central Processing Unit (CPU)       2         Interrupt System       2         On-Chip Debug Support (OCDS)       3         Capture/Compare Units (CAPCOM1/2)       3         The Capture/Compare Unit CAPCOM6       3         General Purpose Timer (GPT12E) Unit       3 | 21<br>22<br>24<br>26<br>28<br>33<br>34<br>37<br>88                                                                                                           |
| 3.9<br>3.10<br>3.11<br>3.12<br>3.13<br>3.14<br>3.15<br>3.16<br>3.16<br>3.17<br>3.18<br>3.19 | Real Time Clock       4         A/D Converter       4         Asynchronous/Synchronous Serial Interfaces (ASC0/ASC1)       4         High Speed Synchronous Serial Channels (SSC0/SSC1)       4         IlC Bus Module       4         Watchdog Timer       4         Clock Generation       5         Parallel Ports       5         Power Management       5         Instruction Set Summary       5      |                                                                                                                                                              |
| <b>4</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.4.1<br>4.4.2<br>4.4.3<br>4.4.3<br>4.4.4<br>4.4.5  | Electrical Parameters       5         General Parameters       5         DC Parameters       5         Analog/Digital Converter Parameters       6         AC Parameters       6         Definition of Internal Timing       6         On-chip Flash Operation       7         External Clock Drive XTAL1       7         Testing Waveforms       7         External Bus Timing       7                     | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>8<br>8<br>2<br>3<br>4<br>5<br>7<br>5<br>7<br>5<br>7<br>7<br>5<br>7<br>7<br>5<br>7<br>7<br>5<br>7<br>7<br>7<br>7<br>7 |
| <b>5</b><br>5.1<br>5.2                                                                      | Package and Reliability       8         Packaging       8         Flash Memory Parameters       8                                                                                                                                                                                                                                                                                                           | 35<br>35<br>37                                                                                                                                               |



# 16-Bit Single-Chip Microcontroller with C166SV2 Core XC166 Family

## **1** Summary of Features

- High Performance 16-bit CPU with 5-Stage Pipeline
  - 25 ns Instruction Cycle Time at 40 MHz CPU Clock (Single-Cycle Execution)
  - 1-Cycle Multiplication (16  $\times$  16 bit), Background Division (32 / 16 bit) in 21 Cycles
  - 1-Cycle Multiply-and-Accumulate (MAC) Instructions
  - Enhanced Boolean Bit Manipulation Facilities
  - Zero-Cycle Jump Execution
  - Additional Instructions to Support HLL and Operating Systems
  - Register-Based Design with Multiple Variable Register Banks
  - Fast Context Switching Support with Two Additional Local Register Banks
  - 16 Mbytes Total Linear Address Space for Code and Data
  - 1024 bytes On-Chip Special Function Register Area (C166 Family Compatible)
- 16-Priority-Level Interrupt System with 77 Sources, Sample-Rate down to 50 ns
- 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via Peripheral Event Controller (PEC), 24-Bit Pointers Cover Total Address Space
- Clock Generation via on-chip PLL (factors 1:0.15 ... 1:10), or via Prescaler (factors 1:1 ... 60:1)
- On-Chip Memory Modules
  - 2 Kbytes On-Chip Dual-Port RAM (DPRAM)
  - 4 Kbytes On-Chip Data SRAM (DSRAM)
  - 6 Kbytes On-Chip Program/Data SRAM (PSRAM)
  - 256 Kbytes On-Chip Program Memory (Flash Memory)
- On-Chip Peripheral Modules
  - 16-Channel A/D Converter with Programmable Resolution (10-bit or 8-bit) and Conversion Time (down to 2.55  $\mu s$  or 2.15  $\mu s)$
  - Two 16-Channel General Purpose Capture/Compare Units (32 Input/Output Pins)
  - Capture/Compare Unit for flexible PWM Signal Generation (CAPCOM6) (3/6 Capture/Compare Channels and 1 Compare Channel)
  - Multi-Functional General Purpose Timer Unit with 5 Timers
  - Two Synchronous/Asynchronous Serial Channels (USARTs)
  - Two High-Speed-Synchronous Serial Channels
  - On-Chip TwinCAN Interface (Rev. 2.0B active) with 32 Message Objects (Full CAN/Basic CAN) on Two CAN Nodes, and Gateway Functionality
  - IIC Bus Interface (10-bit addressing, 400 kbit/s) with 3 Channels (multiplexed)
  - On-Chip Real Time Clock, Driven by Dedicated Oscillator
- Idle, Sleep, and Power Down Modes with Flexible Power Management
- Programmable Watchdog Timer and Oscillator Watchdog



#### **General Device Information**

| Table 2     | ble 2 Pin Definitions and Functions |                |                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|-------------|-------------------------------------|----------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Sym-<br>bol | Pin<br>Num.                         | Input<br>Outp. | Function                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| P20.12      | 3                                   | IO             | For details,                                                                                      | For details, please refer to the description of P20.                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| NMI         | 4                                   | 1              | Non-Maska<br>pin causes<br>the PWRDM<br>pin must be<br>mode. If NM<br>continue to<br>If not used, | Non-Maskable Interrupt Input. A high to low transition at this<br>bin causes the CPU to vector to the NMI trap routine. When<br>he PWRDN (power down) instruction is executed, the NMI<br>bin must be low in order to force the XC167 into power down<br>mode. If NMI is high, when PWRDN is executed, the part will<br>continue to run in normal mode.<br>If not used, pin NMI should be pulled high externally. |  |  |  |  |  |  |
| P6          |                                     | IO             | Port 6 is an<br>programme<br>state) or ou<br>driver). The<br>or special).<br>The Port 6           | Port 6 is an 8-bit bidirectional I/O port. Each pin can be<br>programmed for input (output driver in high-impedance<br>state) or output (configurable as push/pull or open drain<br>driver). The input threshold of Port 6 is selectable (standard<br>pr special).                                                                                                                                                |  |  |  |  |  |  |
| P6.0        | 7                                   | 0              |                                                                                                   | CS0 Chip Select 0 Output,<br>CC0IO CAPCOM1: CC0 Capture Inp./Compare Output                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| P6.1        | 8                                   | 0              | CS1                                                                                               | Chip Select 1 Output,<br>CARCOM1: CC1 Capture Inp./Compare Output                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| P6.2        | 9                                   | 0              | $\frac{CC1}{CS2}$                                                                                 | Chip Select 2 Output,<br>CAPCOM1: CC2 Capture Inp./Compare Output                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| P6.3        | 10                                  | 0              |                                                                                                   | Chip Select 3 Output,<br>CAPCOM1: CC3 Capture Inp /Compare Output                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| P6.4        | 11                                  | 0              | CS4<br>CC410                                                                                      | CAPCOM1: CC4 Capture Inp./Compare Output                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| P6.5        | 12                                  |                | HOLD External Master Hold Request Input,                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| P6.6        | 13                                  | I/O            | HLDA                                                                                              | Hold Acknowledge Output (master mode) or<br>Input (slave mode),                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| P6.7        | 14                                  | 10<br>0<br>10  | CC6IO<br>BREQ<br>CC7IO                                                                            | CC6IOCAPCOM1: CC6 Capture Inp./Compare Output3REQBus Request Output,CC7IOCAPCOM1: CC7 Capture Inp./Compare Output                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |



#### **General Device Information**

| Table 2                                                            | Pi                                           | n Definit      | cions and Functions (cont'd)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------------------------------|----------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sym-<br>bol                                                        | Pin<br>Num.                                  | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PORT0<br>POL.0 -<br>POL.7,<br>POH.0,<br>POH.1,<br>POH.2 -<br>POH.7 | 95 -<br>102,<br>105,<br>106,<br>111 -<br>116 | 10             | <ul> <li>PORT0 consists of the two 8-bit bidirectional I/O ports POL and POH. Each pin can be programmed for input (output driver in high-impedance state) or output.</li> <li>In case of an external bus configuration, PORT0 serves as the address (A) and address/data (AD) bus in multiplexed bus modes and as the data (D) bus in demultiplexed bus modes.</li> <li><b>Demultiplexed bus modes:</b></li> <li>8-bit data bus: POH = I/O, POL = D7 - D0</li> <li>16-bit data bus: POH = D15 - D8, POL = D7 - D0</li> <li><b>Multiplexed bus modes:</b></li> <li>8-bit data bus: POH = A15 - A8, POL = AD7 - AD0</li> <li>16-bit data bus: POH = AD15 - AD8, POL = AD7 - AD0</li> <li>16-bit data bus: POH = AD15 - AD8, POL = AD7 - AD0</li> </ul> |



#### Table 4XC167 Interrupt Nodes (cont'd)

| Source of Interrupt or PEC<br>Service Request | Control<br>Register | Vector<br>Location <sup>1)</sup> | Trap<br>Number                    |
|-----------------------------------------------|---------------------|----------------------------------|-----------------------------------|
| ASC1 Autobaud                                 | ASC1_ABIC           | xx'0108 <sub>H</sub>             | 42 <sub>H</sub> / 66 <sub>D</sub> |
| End of PEC Subchannel                         | EOPIC               | xx'0130 <sub>H</sub>             | 4C <sub>H</sub> / 76 <sub>D</sub> |
| CAPCOM6 Timer T12                             | CCU6_T12IC          | xx'0134 <sub>H</sub>             | 4D <sub>H</sub> / 77 <sub>D</sub> |
| CAPCOM6 Timer T13                             | CCU6_T13IC          | xx'0138 <sub>H</sub>             | 4E <sub>H</sub> / 78 <sub>D</sub> |
| CAPCOM6 Emergency                             | CCU6_EIC            | xx'013C <sub>H</sub>             | 4F <sub>H</sub> / 79 <sub>D</sub> |
| CAPCOM6                                       | CAPCOM6             | xx'0140 <sub>H</sub>             | 50 <sub>H</sub> / 80 <sub>D</sub> |
| SSC1 Transmit                                 | SSC1_TIC            | xx'0144 <sub>H</sub>             | 51 <sub>H</sub> / 81 <sub>D</sub> |
| SSC1 Receive                                  | SSC1_RIC            | xx'0148 <sub>H</sub>             | 52 <sub>H</sub> / 82 <sub>D</sub> |
| SSC1 Error                                    | SSC1_EIC            | xx'014C <sub>H</sub>             | 53 <sub>H</sub> / 83 <sub>D</sub> |
| CAN0                                          | CAN_0IC             | xx'0150 <sub>H</sub>             | 54 <sub>H</sub> / 84 <sub>D</sub> |
| CAN1                                          | CAN_1IC             | xx'0154 <sub>H</sub>             | 55 <sub>H</sub> / 85 <sub>D</sub> |
| CAN2                                          | CAN_2IC             | xx'0158 <sub>H</sub>             | 56 <sub>H</sub> / 86 <sub>D</sub> |
| CAN3                                          | CAN_3IC             | xx'015C <sub>H</sub>             | 57 <sub>H</sub> / 87 <sub>D</sub> |
| CAN4                                          | CAN_4IC             | xx'0164 <sub>H</sub>             | 59 <sub>H</sub> / 89 <sub>D</sub> |
| CAN5                                          | CAN_5IC             | xx'0168 <sub>H</sub>             | 5A <sub>H</sub> / 90 <sub>D</sub> |
| CAN6                                          | CAN_6IC             | xx'016C <sub>H</sub>             | 5B <sub>H</sub> / 91 <sub>D</sub> |
| CAN7                                          | CAN_7IC             | xx'0170 <sub>H</sub>             | 5C <sub>H</sub> / 92 <sub>D</sub> |
| RTC                                           | RTC_IC              | xx'0174 <sub>H</sub>             | 5D <sub>H</sub> / 93 <sub>D</sub> |
| Unassigned node                               | -                   | xx'012C <sub>H</sub>             | 3F <sub>H</sub> / 63 <sub>D</sub> |
| Unassigned node                               | -                   | xx'00FC <sub>H</sub>             | 3F <sub>H</sub> / 63 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0160 <sub>H</sub>             | 58 <sub>H</sub> / 88 <sub>D</sub> |

 Register VECSEG defines the segment where the vector table is located to. Bitfield VECSC in register CPUCON1 defines the distance between two adjacent vectors. This table

represents the default setting, with a distance of 4 (two words) between two vectors.



The XC167 also provides an excellent mechanism to identify and to process exceptions or error conditions that arise during run-time, so-called 'Hardware Traps'. Hardware traps cause immediate non-maskable system reaction which is similar to a standard interrupt service (branching to a dedicated vector table location). The occurrence of a hardware trap is additionally signified by an individual bit in the trap flag register (TFR). Except when another higher prioritized trap service is in progress, a hardware trap will interrupt any actual program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts.

**Table 5** shows all of the possible exceptions or error conditions that can arise during runtime:

| Exception Condition                                                                                                                                                               | Trap<br>Flag                        | Trap<br>Vector                            | Vector<br>Location <sup>1)</sup>                                                                                     | Trap<br>Number                                                           | Trap<br>Priority           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------|
| <ul> <li>Reset Functions:</li> <li>Hardware Reset</li> <li>Software Reset</li> <li>Watchdog Timer<br/>Overflow</li> </ul>                                                         | _                                   | RESET<br>RESET<br>RESET                   | xx'0000 <sub>H</sub><br>xx'0000 <sub>H</sub><br>xx'0000 <sub>H</sub>                                                 | 00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub>                    | 111<br>111<br>111          |
| <ul> <li>Class A Hardware Traps:</li> <li>Non-Maskable Interrupt</li> <li>Stack Overflow</li> <li>Stack Underflow</li> <li>Software Break</li> </ul>                              | NMI<br>STKOF<br>STKUF<br>SOFTBRK    | NMITRAP<br>STOTRAP<br>STUTRAP<br>SBRKTRAP | xx'0008 <sub>H</sub><br>xx'0010 <sub>H</sub><br>xx'0018 <sub>H</sub><br>xx'0020 <sub>H</sub>                         | 02 <sub>H</sub><br>04 <sub>H</sub><br>06 <sub>H</sub><br>08 <sub>H</sub> | <br>  <br>  <br>           |
| <ul> <li>Class B Hardware Traps:</li> <li>Undefined Opcode</li> <li>PMI Access Error</li> <li>Protected Instruction<br/>Fault</li> <li>Illegal Word Operand<br/>Access</li> </ul> | UNDOPC<br>PACER<br>PRTFLT<br>ILLOPA | BTRAP<br>BTRAP<br>BTRAP<br>BTRAP          | xx'0028 <sub>H</sub><br>xx'0028 <sub>H</sub><br>xx'0028 <sub>H</sub><br>xx'0028 <sub>H</sub><br>xx'0028 <sub>H</sub> | 0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub> | <br> <br>                  |
| Reserved                                                                                                                                                                          | -                                   | -                                         | [2C <sub>H</sub> - 3C <sub>H</sub> ]                                                                                 | [0B <sub>H</sub> -<br>0F <sub>H</sub> ]                                  | -                          |
| Software Traps <ul> <li>TRAP Instruction</li> </ul>                                                                                                                               | _                                   | _                                         | Any<br>[xx'0000 <sub>H</sub> -<br>xx'01FC <sub>H</sub> ]<br>in steps of<br>4 <sub>H</sub>                            | Any<br>[00 <sub>H</sub> -<br>7F <sub>H</sub> ]                           | Current<br>CPU<br>Priority |

#### Table 5Hardware Trap Summary

1) Register VECSEG defines the segment where the vector table is located to.



### 3.5 On-Chip Debug Support (OCDS)

The On-Chip Debug Support system provides a broad range of debug and emulation features built into the XC167. The user software running on the XC167 can thus be debugged within the target system environment.

The OCDS is controlled by an external debugging device via the debug interface, consisting of the IEEE-1149-conforming JTAG port and a break interface. The debugger controls the OCDS via a set of dedicated registers accessible via the JTAG interface. Additionally, the OCDS system can be controlled by the CPU, e.g. by a monitor program. An injection interface allows the execution of OCDS-generated instructions by the CPU.

Multiple breakpoints can be triggered by on-chip hardware, by software, or by an external trigger input. Single stepping is supported as well as the injection of arbitrary instructions and read/write access to the complete internal address space. A breakpoint trigger can be answered with a CPU-halt, a monitor call, a data transfer, or/and the activation of an external signal.

Tracing data can be obtained via the JTAG interface or via the external bus interface for increased performance.

The debug interface uses a set of 6 interface signals (4 JTAG lines, 2 break lines) to communicate with external circuitry. These interface signals use dedicated pins.

Complete system emulation is supported by the New Emulation Technology (NET) interface.



#### 3.7 The Capture/Compare Unit CAPCOM6

The CAPCOM6 unit supports generation and control of timing sequences on up to three 16-bit capture/compare channels plus one independent 10-bit compare channel.

In compare mode the CAPCOM6 unit provides two output signals per channel which have inverted polarity and non-overlapping pulse transitions (deadtime control). The compare channel can generate a single PWM output signal and is further used to modulate the capture/compare output signals.

In capture mode the contents of compare timer T12 is stored in the capture registers upon a signal transition at pins CCx.

Compare timers T12 (16-bit) and T13 (10-bit) are free running timers which are clocked by the prescaled system clock.



#### Figure 6 CAPCOM6 Block Diagram

For motor control applications both subunits may generate versatile multichannel PWM signals which are basically either controlled by compare timer T12 or by a typical hall sensor pattern at the interrupt inputs (block commutation).



### 3.12 High Speed Synchronous Serial Channels (SSC0/SSC1)

The High Speed Synchronous Serial Channels SSC0/SSC1 support full-duplex and halfduplex synchronous communication. It may be configured so it interfaces with serially linked peripheral components, full SPI functionality is supported.

A dedicated baud rate generator allows to set up all standard baud rates without oscillator tuning. For transmission, reception and error handling three separate interrupt vectors are provided.

The SSC transmits or receives characters of 2 ... 16 bits length synchronously to a shift clock which can be generated by the SSC (master mode) or by an external master (slave mode). The SSC can start shifting with the LSB or with the MSB and allows the selection of shifting and latching clock edges as well as the clock polarity.

A number of optional hardware error detection capabilities has been included to increase the reliability of data transfers. Transmit error and receive error supervise the correct handling of the data buffer. Phase error and baudrate error detect incorrect serial data.

#### Summary of Features

- Master or Slave mode operation
- Full-duplex or Half-duplex transfers
- Baudrate generation from 20 Mbit/s to 305.18 bit/s (@ 40 MHz)
- Flexible data format
  - Programmable number of data bits: 2 to 16 bits
  - Programmable shift direction: LSB-first or MSB-first
  - Programmable clock polarity: idle low or idle high
  - Programmable clock/data phase: data shift with leading or trailing clock edge
- Loop back option available for testing purposes
- Interrupt generation on transmitter buffer empty condition, receive buffer full condition, error condition (receive, phase, baudrate, transmit error)
- Three pin interface with flexible SSC pin configuration



#### Summary of Features

- CAN functionality according to CAN specification V2.0 B active
- Data transfer rate up to 1 Mbit/s
- Flexible and powerful message transfer control and error handling capabilities
- Full-CAN functionality and Basic CAN functionality for each message object
- 32 flexible message objects
  - Assignment to one of the two CAN nodes
  - Configuration as transmit object or receive object
  - Concatenation to a 2-, 4-, 8-, 16-, or 32-message buffer with FIFO algorithm
  - Handling of frames with 11-bit or 29-bit identifiers
  - Individual programmable acceptance mask register for filtering for each object
  - Monitoring via a frame counter
  - Configuration for Remote Monitoring Mode
- Up to eight individually programmable interrupt nodes can be used
- CAN Analyzer Mode for bus monitoring is implemented

Note: When a CAN node has the interface lines assigned to Port 4, the segment address output on Port 4 must be limited. CS lines can be used to increase the total amount of addressable external memory.

#### 3.14 IIC Bus Module

The integrated IIC Bus Module handles the transmission and reception of frames over the two-line IIC bus in accordance with the IIC Bus specification. The IIC Module can operate in slave mode, in master mode or in multi-master mode. It can receive and transmit data using 7-bit or 10-bit addressing. Up to 4 send/receive data bytes can be stored in the extended buffers.

Several physical interfaces (port pins) can be established under software control. Data can be transferred at speeds up to 400 kbit/s.

Two interrupt nodes dedicated to the IIC module allow efficient interrupt service and also support operation via PEC transfers.

Note: The port pins associated with the IIC interfaces must be switched to open drain mode, as required by the IIC specification.



#### 3.19 Instruction Set Summary

 Table 8 lists the instructions of the XC167 in a condensed way.

The various addressing modes that can be used with a specific instruction, the operation of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction can be found in the "**Instruction Set Manual**".

This document also provides a detailed description of each instruction.

| Mnemonic      | Description                                                                                       | Bytes |
|---------------|---------------------------------------------------------------------------------------------------|-------|
| ADD(B)        | Add word (byte) operands                                                                          | 2/4   |
| ADDC(B)       | Add word (byte) operands with Carry                                                               | 2/4   |
| SUB(B)        | Subtract word (byte) operands                                                                     | 2/4   |
| SUBC(B)       | Subtract word (byte) operands with Carry                                                          | 2/4   |
| MUL(U)        | (Un)Signed multiply direct GPR by direct GPR (16- $\times$ 16-bit)                                | 2     |
| DIV(U)        | (Un)Signed divide register MDL by direct GPR (16-/16-bit)                                         | 2     |
| DIVL(U)       | (Un)Signed long divide reg. MD by direct GPR (32-/16-bit)                                         | 2     |
| CPL(B)        | Complement direct word (byte) GPR                                                                 | 2     |
| NEG(B)        | Negate direct word (byte) GPR                                                                     | 2     |
| AND(B)        | Bitwise AND, (word/byte operands)                                                                 | 2/4   |
| OR(B)         | Bitwise OR, (word/byte operands)                                                                  | 2/4   |
| XOR(B)        | Bitwise exclusive OR, (word/byte operands)                                                        | 2/4   |
| BCLR/BSET     | Clear/Set direct bit                                                                              | 2     |
| BMOV(N)       | Move (negated) direct bit to direct bit                                                           | 4     |
| BAND/BOR/BXOR | AND/OR/XOR direct bit with direct bit                                                             | 4     |
| BCMP          | Compare direct bit to direct bit                                                                  | 4     |
| BFLDH/BFLDL   | Bitwise modify masked high/low byte of bit-addressable direct word memory with immediate data     | 4     |
| CMP(B)        | Compare word (byte) operands                                                                      | 2/4   |
| CMPD1/2       | Compare word data to GPR and decrement GPR by 1/2                                                 | 2/4   |
| CMPI1/2       | Compare word data to GPR and increment GPR by 1/2                                                 | 2/4   |
| PRIOR         | Determine number of shift cycles to normalize direct word GPR and store result in direct word GPR | 2     |
| SHL/SHR       | Shift left/right direct word GPR                                                                  | 2     |

#### Table 8 Instruction Set Summary



| Fable 8Instruction Set Summary (cont'd) |                                     |       |  |  |
|-----------------------------------------|-------------------------------------|-------|--|--|
| Mnemonic                                | Description                         | Bytes |  |  |
| NOP                                     | Null operation                      | 2     |  |  |
| CoMUL/CoMAC                             | Multiply (and accumulate)           | 4     |  |  |
| CoADD/CoSUB                             | Add/Subtract                        | 4     |  |  |
| Co(A)SHR                                | (Arithmetic) Shift right            | 4     |  |  |
| CoSHL                                   | Shift left                          | 4     |  |  |
| CoLOAD/STORE                            | Load accumulator/Store MAC register | 4     |  |  |
| CoCMP                                   | Compare                             | 4     |  |  |
| CoMAX/MIN                               | Maximum/Minimum                     | 4     |  |  |
| CoABS/CoRND                             | Absolute value/Round accumulator    | 4     |  |  |
| CoMOV                                   | Data move                           | 4     |  |  |
| CoNEG/NOP                               | Negate accumulator/Null operation   | 4     |  |  |



- 3) The limit values for  $f_{BC}$  must not be exceeded when selecting the peripheral frequency and the ADCTC setting.
- 4) This parameter includes the sample time t<sub>S</sub>, the time for determining the digital result and the time to load the result register with the conversion result (t<sub>SYS</sub> = 1/f<sub>SYS</sub>). Values for the basic clock t<sub>BC</sub> depend on programming and can be taken from Table 15. When the post-calibration is switched off, the conversion time is reduced by 12 × t<sub>BC</sub>.
- 5) The actual duration of the reset calibration depends on the noise on the reference signal. Conversions executed during the reset calibration increase the calibration time. The TUE for those conversions may be increased.
- 6) Not subject to production test verified by design/characterization. The given parameter values cover the complete operating range. Under relaxed operating conditions (temperature, supply voltage) reduced values can be used for calculations. At room temperature and nominal supply voltage the following typical values can be used:

 $C_{AINTtyp}$  = 12 pF,  $C_{AINStyp}$  = 7 pF,  $R_{AINtyp}$  = 1.5 k $\Omega$ ,  $C_{AREFTtyp}$  = 15 pF,  $C_{AREFStyp}$  = 13 pF,  $R_{AREFtyp}$  = 0.7 k $\Omega$ .



Figure 14 Equivalent Circuitry for Analog Inputs



CPU and EBC are clocked with the CPU clock signal  $f_{CPU}$ . The CPU clock can have the same frequency as the master clock ( $f_{CPU} = f_{MC}$ ) or can be the master clock divided by two:  $f_{CPU} = f_{MC}$  / 2. This factor is selected by bit CPSYS in register SYSCON1.

The specification of the external timing (AC Characteristics) depends on the period of the CPU clock, called "TCP".

The other peripherals are supplied with the system clock signal  $f_{SYS}$  which has the same frequency as the CPU clock signal  $f_{CPU}$ .

#### **Bypass Operation**

When bypass operation is configured (PLLCTRL =  $0x_B$ ) the master clock is derived from the internal oscillator (input clock signal XTAL1) through the input- and output-prescalers:

 $f_{MC} = f_{OSC} / ((PLLIDIV + 1) \times (PLLODIV + 1)).$ 

If both divider factors are selected as '1' (PLLIDIV = PLLODIV = '0') the frequency of  $f_{MC}$  directly follows the frequency of  $f_{OSC}$  so the high and low time of  $f_{MC}$  is defined by the duty cycle of the input clock  $f_{OSC}$ .

The lowest master clock frequency is achieved by selecting the maximum values for both divider factors:

 $f_{\rm MC} = f_{\rm OSC} / ((3 + 1) \times (14 + 1)) = f_{\rm OSC} / 60.$ 

#### Phase Locked Loop (PLL)

When PLL operation is configured (PLLCTRL =  $11_B$ ) the on-chip phase locked loop is enabled and provides the master clock. The PLL multiplies the input frequency by the factor **F** ( $f_{MC} = f_{OSC} \times F$ ) which results from the input divider, the multiplication factor, and the output divider (**F** = PLLMUL+1 / (PLLIDIV+1 × PLLODIV+1)). The PLL circuit synchronizes the master clock to the input clock. This synchronization is done smoothly, i.e. the master clock frequency does not change abruptly.

Due to this adaptation to the input clock the frequency of  $f_{\rm MC}$  is constantly adjusted so it is locked to  $f_{\rm OSC}$ . The slight variation causes a jitter of  $f_{\rm MC}$  which also affects the duration of individual TCMs.

The timing listed in the AC Characteristics refers to TCPs. Because  $f_{\rm CPU}$  is derived from  $f_{\rm MC}$ , the timing must be calculated using the minimum TCP possible under the respective circumstances.

The actual minimum value for TCP depends on the jitter of the PLL. As the PLL is constantly adjusting its output frequency so it corresponds to the applied input frequency (crystal or oscillator) the relative deviation for periods of more than one TCP is lower than for one single TCP (see formula and **Figure 16**).

This is especially important for bus cycles using waitstates and e.g. for the operation of timers, serial interfaces, etc. For all slower operations and longer periods (e.g. pulse train



#### 4.4.3 External Clock Drive XTAL1

#### **Table 19External Clock Drive Characteristics** (Operating Conditions apply)

| Parameter               | Symb             | Symbol |      | Limit Values      |    |
|-------------------------|------------------|--------|------|-------------------|----|
|                         |                  |        | Min. | Max.              |    |
| Oscillator period       | t <sub>OSC</sub> | SR     | 25   | 250 <sup>1)</sup> | ns |
| High time <sup>2)</sup> | t <sub>1</sub>   | SR     | 6    | _                 | ns |
| Low time <sup>2)</sup>  | t <sub>2</sub>   | SR     | 6    | _                 | ns |
| Rise time <sup>2)</sup> | t <sub>3</sub>   | SR     | _    | 8                 | ns |
| Fall time <sup>2)</sup> | t <sub>4</sub>   | SR     | _    | 8                 | ns |

1) The maximum limit is only relevant for PLL operation to ensure the minimum input frequency for the PLL.

2) The clock input signal must reach the defined levels  $V_{\rm ILC}$  and  $V_{\rm IHC}$ .



#### Figure 17 External Clock Drive XTAL1

Note: If the on-chip oscillator is used together with a crystal or a ceramic resonator, the oscillator frequency is limited to a range of 4 MHz to 16 MHz.

It is strongly recommended to measure the oscillation allowance (negative resistance) in the final target system (layout) to determine the optimum parameters for the oscillator operation. Please refer to the limits specified by the crystal supplier.

When driven by an external clock signal it will accept the specified frequency range. Operation at lower input frequencies is possible but is verified by design only (not subject to production test).



#### 4.4.5 External Bus Timing

#### Table 20CLKOUT Reference Signal

| Parameter         | Symbol                 |    | Limits |                      | Unit |
|-------------------|------------------------|----|--------|----------------------|------|
|                   |                        |    | Min.   | Max.                 |      |
| CLKOUT cycle time | <i>tc</i> <sub>5</sub> | CC | 40/    | ′30/25 <sup>1)</sup> | ns   |
| CLKOUT high time  | tc <sub>6</sub>        | CC | 8      | _                    | ns   |
| CLKOUT low time   | <i>tc</i> <sub>7</sub> | CC | 6      | -                    | ns   |
| CLKOUT rise time  | tc <sub>8</sub>        | CC | _      | 4                    | ns   |
| CLKOUT fall time  | tc <sub>9</sub>        | CC | -      | 4                    | ns   |

1) The CLKOUT cycle time is influenced by the PLL jitter (given values apply to  $f_{CPU}$  = 25/33/40 MHz). For longer periods the relative deviation decreases (see PLL deviation formula).



Figure 20 CLKOUT Signal Timing





Figure 21 Multiplexed Bus Cycle





Figure 22 Demultiplexed Bus Cycle





Figure 24 External Bus Arbitration, Releasing the Bus

#### Notes

- 1. The XC167 will complete the currently running bus cycle before granting bus access.
- 2. This is the first possibility for  $\overline{BREQ}$  to get active.
- 3. The control outputs will be resistive high (pull-up) after being driven inactive (ALE will be low).