



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                   |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 33MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 50                                                                         |
| Program Memory Size        | 16KB (8K x 16)                                                             |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 454 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                                |
| Data Converters            | A/D 12x10b                                                                 |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 68-LCC (J-Lead)                                                            |
| Supplier Device Package    | 68-PLCC (24.23x24.23)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic17c752t-33i-l |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Pin Diagrams cont.'d



## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com/cn to receive the most current information on all of our products.

# PIC17C7XX

NOTES:

| t Wake-up from SLEEP<br>through Interrupt |
|-------------------------------------------|
| N/A                                       |
| N/A                                       |
|                                           |
| uuuu uuuu                                 |
| PC + 1 <b>(2)</b>                         |
| uuuu uuuu                                 |
| 1111 uuuu                                 |
| 0000 000-                                 |
| uu qquu                                   |
| uuuu uuuu <b>(1)</b>                      |
| N/A                                       |
| uuuu uuuu                                 |
| นนนน นนนน                                 |
| นนนน นนนน                                 |
| uuuu uuuu                                 |
| นนนน นนนน                                 |
| นนนน นนนน                                 |
| นนนน นนนน                                 |
|                                           |
| u-uu uuuu                                 |
| นนนน นนนน                                 |
| uuuu uuuu                                 |
| uuuu -uuu                                 |
| uuuu uuuu                                 |
| uuuuuu                                    |
| uuuu uuuu                                 |
| uuuu uuuu                                 |
|                                           |

 TABLE 5-4:
 INITIALIZATION CONDITIONS FOR SPECIAL FUNCTION REGISTERS

Legend: u = unchanged, x = unknown, - = unimplemented, read as '0', q = value depends on condition

Note 1: One or more bits in INTSTA, PIR1, PIR2 will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the GLINTD bit is cleared, the PC is loaded with the interrupt vector.

- 3: See Table 5-3 for RESET value of specific condition.
- 4: This is the value that will be in the port output latch.

**5:** When the device is configured for Microprocessor or Extended Microcontroller mode, the operation of this port does not rely on these registers.

6: On any device RESET, these pins are configured as inputs.

# PIC17C7XX

NOTES:

## 7.2 Data Memory Organization

Data memory is partitioned into two areas. The first is the General Purpose Registers (GPR) area, and the second is the Special Function Registers (SFR) area. The SFRs control and provide status of device operation.

Portions of data memory are banked, this occurs in both areas. The GPR area is banked to allow greater than 232 bytes of general purpose RAM.

Banking requires the use of control bits for bank selection. These control bits are located in the Bank Select Register (BSR). If an access is made to the unbanked region, the BSR bits are ignored. Figure 7-5 shows the data memory map organization.

Instructions MOVPF and MOVFP provide the means to move values from the peripheral area ("P") to any location in the register file ("F"), and vice-versa. The definition of the "P" range is from 0h to 1Fh, while the "F" range is 0h to FFh. The "P" range has six more locations than peripheral registers, which can be used as General Purpose Registers. This can be useful in some applications where variables need to be copied to other locations in the general purpose RAM (such as saving status information during an interrupt).

The entire data memory can be accessed either directly, or indirectly (through file select registers FSR0 and FSR1) (see Section 7.4). Indirect addressing uses the appropriate control bits of the BSR for access into the banked areas of data memory. The BSR is explained in greater detail in Section 7.8.

#### 7.2.1 GENERAL PURPOSE REGISTER (GPR)

All devices have some amount of GPR area. The GPRs are 8-bits wide. When the GPR area is greater than 232, it must be banked to allow access to the additional memory space.

All the PIC17C7XX devices have banked memory in the GPR area. To facilitate switching between these banks, the MOVLR bank instruction has been added to the instruction set. GPRs are not initialized by a Poweron Reset and are unchanged on all other RESETS.

# 7.2.2 SPECIAL FUNCTION REGISTERS (SFR)

The SFRs are used by the CPU and peripheral functions to control the operation of the device (Figure 7-5). These registers are static RAM.

The SFRs can be classified into two sets, those associated with the "core" function and those related to the peripheral functions. Those registers related to the "core" are described here, while those related to a peripheral feature are described in the section for each peripheral feature.

The peripheral registers are in the banked portion of memory, while the core registers are in the unbanked region. To facilitate switching between the peripheral banks, the MOVLB bank instruction has been provided.

## 7.3 Stack Operation

PIC17C7XX devices have a 16 x 16-bit hardware stack (Figure 7-1). The stack is not part of either the program or data memory space, and the stack pointer is neither readable nor writable. The PC (Program Counter) is "PUSH'd" onto the stack when a CALL or LCALL instruction is executed, or an interrupt is acknowledged. The stack is "POP'd" in the event of a RETURN, RETLW, or a RETFIE instruction execution. PCLATH is not affected by a "PUSH" or a "POP" operation.

The stack operates as a circular buffer, with the stack pointer initialized to '0' after all RESETS. There is a stack available bit (STKAV) to allow software to ensure that the stack will not overflow. The STKAV bit is set after a device RESET. When the stack pointer equals Fh, STKAV is cleared. When the stack pointer rolls over from Fh to 0h, the STKAV bit will be held clear until a device RESET.

- **Note 1:** There is not a status bit for stack underflow. The STKAV bit can be used to detect the underflow which results in the stack pointer being at the Top-of-Stack.
  - 2: There are no instruction mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions, or the vectoring to an interrupt vector.
  - 3: After a RESET, if a "POP" operation occurs before a "PUSH" operation, the STKAV bit will be cleared. This will appear as if the stack is full (underflow has occurred). If a "PUSH" operation occurs next (before another "POP"), the STKAV bit will be locked clear. Only a device RESET will cause this bit to set.

After the device is "PUSH'd" sixteen times (without a "POP"), the seventeenth push overwrites the value from the first push. The eighteenth push overwrites the second push (and so on).

### 7.4 Indirect Addressing

Indirect addressing is a mode of addressing data memory where the data memory address in the instruction is not fixed. That is, the register that is to be read or written can be modified by the program. This can be useful for data tables in the data memory. Figure 7-6 shows the operation of indirect addressing. This depicts the moving of the value to the data memory address specified by the value of the FSR register.

Example 7-1 shows the use of indirect addressing to clear RAM in a minimum number of instructions. A similar concept could be used to move a defined number of bytes (block) of data to the USART transmit register (TXREG). The starting address of the block of data to be transmitted could easily be modified by the program.

#### FIGURE 7-6: INDIRECT ADDRESSING



#### 7.4.1 INDIRECT ADDRESSING REGISTERS

The PIC17C7XX has four registers for indirect addressing. These registers are:

- INDF0 and FSR0
- INDF1 and FSR1

Registers INDF0 and INDF1 are not physically implemented. Reading or writing to these registers activates indirect addressing, with the value in the corresponding FSR register being the address of the data. The FSR is an 8-bit register and allows addressing anywhere in the 256-byte data memory address range. For banked memory, the bank of memory accessed is specified by the value in the BSR.

If file INDF0 (or INDF1) itself is read indirectly via an FSR, all '0's are read (Zero bit is set). Similarly, if INDF0 (or INDF1) is written to indirectly, the operation will be equivalent to a NOP, and the status bits are not affected.



## FIGURE 8-4: TABLED INSTRUCTION OPERATION



### 8.1 Table Writes to Internal Memory

A table write operation to internal memory causes a long write operation. The long write is necessary for programming the internal EPROM. Instruction execution is halted while in a long write cycle. The long write will be terminated by any enabled interrupt. To ensure that the EPROM location has been well programmed, a minimum programming time is required (see specification #D114). Having only one interrupt enabled to terminate the long write ensures that no unintentional interrupts will prematurely terminate the long write.

The sequence of events for programming an internal program memory location should be:

- 1. Disable all interrupt sources, except the source to terminate EPROM program write.
- 2. Raise MCLR/VPP pin to the programming voltage.
- 3. Clear the WDT.
- 4. Do the table write. The interrupt will terminate the long write.
- 5. Verify the memory location (table read).
  - Note 1: Programming requirements must be met. See timing specification in electrical specifications for the desired device. Violating these specifications (including temperature) may result in EPROM locations that are not fully programmed and may lose their state over time.
    - 2: If the VPP requirement is not met, the table write is a 2-cycle write and the program memory is unchanged.

### 8.1.1 TERMINATING LONG WRITES

An interrupt source or RESET are the only events that terminate a long write operation. Terminating the long write from an interrupt source requires that the interrupt enable and flag bits are set. The GLINTD bit only enables the vectoring to the interrupt address.

If the TOCKI, RA0/INT, or TMR0 interrupt source is used to terminate the long write, the interrupt flag of the highest priority enabled interrupt, will terminate the long write and automatically be cleared.

- **Note 1:** If an interrupt is pending, the TABLWT is aborted (a NOP is executed). The highest priority pending interrupt, from the TOCKI, RA0/INT, or TMR0 sources that is enabled, has its flag cleared.
  - 2: If the interrupt is not being used for the program write timing, the interrupt should be disabled. This will ensure that the interrupt is not lost, nor will it terminate the long write prematurely.

If a peripheral interrupt source is used to terminate the long write, the interrupt enable and flag bits must be set. The interrupt flag will not be automatically cleared upon the vectoring to the interrupt vector address.

The GLINTD bit determines whether the program will branch to the interrupt vector when the long write is terminated. If GLINTD is clear, the program will vector, if GLINTD is set, the program will not vector to the interrupt address.

| Interrupt<br>Source | GLINTD | Enable<br>Bit | Flag<br>Bit | Action                                                                                                          |
|---------------------|--------|---------------|-------------|-----------------------------------------------------------------------------------------------------------------|
| RA0/INT,            | 0      | 1             | 1           | Terminate long table write (to internal program memory),<br>branch to interrupt vector (branch clears flag bit) |
| TOCKI               | 0      | 1             | 0           | None.                                                                                                           |
| loon                | 1      | 0             | x           | None.                                                                                                           |
|                     | 1      | 1             | 1           | Terminate long table write, do not branch to interrupt vector (flag is automatically cleared).                  |
| Peripheral          | 0      | 1             | 1           | Terminate long table write, branch to interrupt vector.                                                         |
|                     | 0      | 1             | 0           | None.                                                                                                           |
|                     | 1      | 0             | x           | None.                                                                                                           |
|                     | 1      | 1             | 1           | Terminate long table write, do not branch to interrupt vector (flag remains set).                               |

#### TABLE 8-1: INTERRUPT - TABLE WRITE INTERACTION

## 10.9 PORTJ and DDRJ Registers (PIC17C76X only)

PORTJ is an 8-bit wide, bi-directional port. The corresponding data direction register is DDRJ. A '1' in DDRJ configures the corresponding port pin as an input. A '0' in the DDRJ register configures the corresponding port pin as an output. Reading PORTJ reads the status of the pins, whereas writing to PORTJ will write to the respective port latch.

PORTJ is a general purpose I/O port.

#### EXAMPLE 10-9: INITIALIZING PORTJ

| MOVLB | 8      | ;  | Select Bank 8            |
|-------|--------|----|--------------------------|
| CLRF  | PORTJ, | F; | Initialize PORTJ data    |
|       |        | ;  | latches before setting   |
|       |        | ;  | the data direction       |
|       |        | ;  | register                 |
| MOVLW | 0xCF   | ;  | Value used to initialize |
|       |        | ;  | data direction           |
| MOVWF | DDRJ   | ;  | Set RJ<3:0> as inputs    |
|       |        | ;  | RJ<5:4> as outputs       |
|       |        | ;  | RJ<7:6> as inputs        |
|       |        |    |                          |





#### 10.10.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 10-20). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should be such to allow the pin voltage to stabilize (load dependent) before executing the instruction that reads the values on that I/O port. Otherwise, the previous state of that pin may be read into the CPU, rather than the "new" state. When in doubt, it is better to separate these instructions with a NOP, or another instruction not accessing this I/O port.

Figure 10-21 shows the I/O model which causes this situation. As the effective capacitance (C) becomes larger, the rise/fall time of the I/O pin increases. As the device frequency increases, or the effective capacitance increases, the possibility of this subsequent PORTx read-modify-write instruction issue increases. This effective capacitance includes the effects of the board traces.

The best way to address this is to add a series resistor at the I/O pin. This resistor allows the I/O pin to get to the desired level before the next instruction.

The use of NOP instructions between the subsequent PORTx read-modify-write instructions, is a lower cost solution, but has the issue that the number of NOP instructions is dependent on the effective capacitance C and the frequency of the device.



## FIGURE 10-20: SUCCESSIVE I/O OPERATION

#### FIGURE 10-21: I/O CONNECTION ISSUES



| Address     | Name   | Bit 7     | Bit 6      | Bit 5      | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR, WDT |
|-------------|--------|-----------|------------|------------|--------|-------|-------|-------|-------|-------------------------|-----------|
| 16h, Bank 1 | PIR1   | RBIF      | TMR3IF     | TMR2IF     | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010               | u000 0010 |
| 17h, Bank 1 | PIE1   | RBIE      | TMR3IE     | TMR2IE     | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000               | 0000 0000 |
| 13h, Bank 0 | RCSTA1 | SPEN      | RX9        | SREN       | CREN   | _     | FERR  | OERR  | RX9D  | 0000 -00x               | 0000 -00u |
| 16h, Bank 0 | TXREG1 | TX7       | TX6        | TX5        | TX4    | TX3   | TX2   | TX1   | TX0   | xxxx xxxx               | uuuu uuuu |
| 15h, Bank 0 | TXSTA1 | CSRC      | TX9        | TXEN       | SYNC   | —     | _     | TRMT  | TX9D  | 00001x                  | 00001u    |
| 17h, Bank 0 | SPBRG1 | Baud Rate | e Generato | r Register |        |       |       |       |       | 0000 0000               | 0000 0000 |
| 10h, Bank 4 | PIR2   | SSPIF     | BCLIF      | ADIF       | _      | CA4IF | CA3IF | TX2IF | RC2IF | 000- 0010               | 000- 0010 |
| 11h, Bank 4 | PIE2   | SSPIE     | BCLIE      | ADIE       | _      | CA4IE | CA3IE | TX2IE | RC2IE | 000- 0000               | 000- 0000 |
| 13h, Bank 4 | RCSTA2 | SPEN      | RX9        | SREN       | CREN   | —     | FERR  | OERR  | RX9D  | 0000 -00x               | 0000 -00u |
| 16h, Bank 4 | TXREG2 | TX7       | TX6        | TX5        | TX4    | TX3   | TX2   | TX1   | TX0   | xxxx xxxx               | uuuu uuuu |
| 15h, Bank 4 | TXSTA2 | CSRC      | TX9        | TXEN       | SYNC   | —     | —     | TRMT  | TX9D  | 00001x                  | 00001u    |
| 17h, Bank 4 | SPBRG2 | Baud Rate | Generato   | r Register |        |       |       |       |       | 0000 0000               | 0000 0000 |

#### TABLE 14-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION

Legend: x = unknown, u = unchanged, - = unimplemented, read as a '0'. Shaded cells are not used for synchronous master transmission.

## FIGURE 14-8: SYNCHRONOUS TRANSMISSION



#### FIGURE 14-9: SYNCHRONOUS TRANSMISSION (THROUGH TXEN)



#### REGISTER 15-2: SSPCON1: SYNC SERIAL PORT CONTROL REGISTER1 (ADDRESS 11h, BANK 6)

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| WCOL  | SSPOV | SSPEN | CKP   | SSPM3 | SSPM2 | SSPM1 | SSPM0 |
| bit 7 |       |       |       |       |       |       | bit 0 |

bit 7 WCOL: Write Collision Detect bit

Master mode:

1 = A write to the SSPBUF register was attempted while the I<sup>2</sup>C conditions were not valid for a transmission to be started

0 = No collision

Slave mode:

1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software)

0 = No collision

bit 6

SSPOV: Receive Overflow Indicator bit

#### In SPI mode:

- 1 = A new byte is received while the SSPBUF register is still holding the previous data. In case of overflow, the data in SSPSR is lost. Overflow can only occur in Slave mode. In Slave mode, the user must read the SSPBUF, even if only transmitting data, to avoid setting overflow. In Master mode, the overflow bit is not set, since each new reception (and transmission) is initiated by writing to the SSPBUF register. (Must be cleared in software.)
- 0 = No overflow
- In I<sup>2</sup>C mode:
- 1 = A byte is received while the SSPBUF register is still holding the previous byte. SSPOV is a "don't care" in Transmit mode. (Must be cleared in software.)
- 0 = No overflow

#### bit 5 SSPEN: Synchronous Serial Port Enable bit

In both modes, when enabled, these pins must be properly configured as input or output.

In SPI mode:

1 = Enables serial port and configures SCK, SDO, SDI and  $\overline{SS}$  as the source of the serial port pins 0 = Disables serial port and configures these pins as I/O port pins

- In I<sup>2</sup>C mode:
- 1 = Enables the serial port and configures the SDA and SCL pins as the source of the serial port pins 0 = Disables serial port and configures these pins as I/O port pins
  - **Note:** In SPI mode, these pins must be properly configured as input or output.
- bit 4 CKP: Clock Polarity Select bit
  - In SPI mode: 1 = Idle state for clock is a high level 0 = Idle state for clock is a low level
    - In I<sup>2</sup>C Slave mode:
    - SCK release control
    - 1 = Enable clock0 = Holds clock low (clock stretch). (Used to ensure data setup time.)
    - In I<sup>2</sup>C Master mode:
    - Unused in this mode

bit 3-0 SSPM3:SSPM0: Synchronous Serial Port Mode Select bits

- 0000 = SPI Master mode, clock = Fosc/4
- 0001 = SPI Master mode, clock = Fosc/16
- 0010 = SPI Master mode, clock = Fosc/64
- 0011 = SPI Master mode, clock = TMR2 output/2
- 0100 = SPI Slave mode, clock = SCK pin,  $\overline{SS}$  pin control enabled
- 0101 = SPI Slave mode, clock = SCK pin,  $\overline{SS}$  pin control disabled,  $\overline{SS}$  can be used as I/O pin
  - $0110 = I^2C$  Slave mode, 7-bit address
  - 0111 =  $I_{2}^{2}C$  Slave mode, 10-bit address
- $1000 = I^2C$  Master mode, clock = Fosc / (4 \* (SSPADD+1))
- 1xx1 = Reserved
- lxlx = Reserved

| Legend:                  |                  |                      |                    |
|--------------------------|------------------|----------------------|--------------------|
| R = Readable bit         | W = Writable bit | U = Unimplemented bi | t, read as '0'     |
| - n = Value at POR Reset | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

# PIC17C7XX

| SWA                                                                                          | PF            | Swap f                                                    |                                                                                                                                                                   |           |         |                       |  |  |  |
|----------------------------------------------------------------------------------------------|---------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|-----------------------|--|--|--|
| Synt                                                                                         | ax:           | [label]                                                   | [label] SWAPF f,d                                                                                                                                                 |           |         |                       |  |  |  |
| Ope                                                                                          | rands:        | $0 \le f \le 255$<br>$d \in [0,1]$                        | $\begin{array}{l} 0 \leq f \leq 255 \\ d \in [0,1] \end{array}$                                                                                                   |           |         |                       |  |  |  |
| Ope                                                                                          | ration:       | $f<3:0> \rightarrow f<7:4> \rightarrow$                   | dest<7:<br>dest<3:                                                                                                                                                | 4>;<br>0> |         |                       |  |  |  |
| Statu                                                                                        | us Affected:  | None                                                      |                                                                                                                                                                   |           |         |                       |  |  |  |
| Enco                                                                                         | oding:        | 0001                                                      | 110d                                                                                                                                                              | fff       | f       | ffff                  |  |  |  |
| Desc                                                                                         | cription:     | The upper<br>'f' are excha<br>placed in W<br>placed in re | The upper and lower nibbles of register<br>'f' are exchanged. If 'd' is 0, the result is<br>placed in WREG. If 'd' is 1, the result is<br>placed in register 'f'. |           |         |                       |  |  |  |
| Wor                                                                                          | ds:           | 1                                                         | 1                                                                                                                                                                 |           |         |                       |  |  |  |
| Cycl                                                                                         | es:           | 1                                                         | 1                                                                                                                                                                 |           |         |                       |  |  |  |
| QC                                                                                           | cle Activity: |                                                           |                                                                                                                                                                   |           |         |                       |  |  |  |
|                                                                                              | Q1            | Q2                                                        | Q3                                                                                                                                                                |           | Q4      |                       |  |  |  |
|                                                                                              | Decode        | Read<br>register 'f'                                      | Proce<br>Dat                                                                                                                                                      | ess<br>a  | V<br>de | Vrite to<br>stination |  |  |  |
| Example: SWAPF REG, 0<br>Before Instruction<br>REG = 0x53<br>After Instruction<br>REG = 0x35 |               |                                                           |                                                                                                                                                                   |           |         |                       |  |  |  |

| TAB   | LRD          | Tab                                                              | le Rea                                                                                                                                                                                                     | ad             |         |                     |  |  |  |  |
|-------|--------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|---------------------|--|--|--|--|
| Synt  | ax:          | [ lab                                                            | e/] -                                                                                                                                                                                                      | TABLRD         | t,i,f   |                     |  |  |  |  |
| Ope   | rands:       | 0 ≤ :<br>i ∈ [<br>t ∈ [                                          | f ≤ 255<br>0,1]<br>0,1]                                                                                                                                                                                    | 5              |         |                     |  |  |  |  |
| Ope   | ration:      | lf t =<br>TBL<br>If t =<br>TBL<br>If i =<br>TBL<br>If i =<br>TBL | If t = 1,<br>TBLATH $\rightarrow$ f;<br>If t = 0,<br>TBLATL $\rightarrow$ f;<br>Prog Mem (TBLPTR) $\rightarrow$ TBLAT;<br>If i = 1,<br>TBLPTR + 1 $\rightarrow$ TBLPTR<br>If i = 0,<br>TBLPTR is unchanged |                |         |                     |  |  |  |  |
| Statu | us Affected  | : Non                                                            | е                                                                                                                                                                                                          |                |         |                     |  |  |  |  |
| Enco  | oding:       | 10                                                               | 010                                                                                                                                                                                                        | 10ti           | ffff    | ffff                |  |  |  |  |
| Desc  | cription:    | 1.                                                               | <ol> <li>A byte of the table latch (TBLAT)<br/>is moved to register file 'f'.<br/>If t = 1: the high byte is moved;<br/>If t = 0: the low byte is moved.</li> </ol>                                        |                |         |                     |  |  |  |  |
|       |              | 2.                                                               | <ol> <li>Then, the contents of the pro-<br/>gram memory location pointed to<br/>by the 16-bit Table Pointer<br/>(TBLPTR) are loaded into the</li> </ol>                                                    |                |         |                     |  |  |  |  |
|       |              | 3.                                                               | <ol> <li>If i = 1: TBLPTR is incremented;<br/>If i = 0: TBLPTR is not<br/>incremented</li> </ol>                                                                                                           |                |         |                     |  |  |  |  |
| Word  | ds:          | 1                                                                |                                                                                                                                                                                                            |                |         |                     |  |  |  |  |
| Cycl  | es:          | 2 (3                                                             | -cycle                                                                                                                                                                                                     | if f = PC      | L)      |                     |  |  |  |  |
| QC    | cle Activity | /:                                                               | -                                                                                                                                                                                                          |                |         |                     |  |  |  |  |
|       | Q1           | Q2                                                               | 2                                                                                                                                                                                                          | Q3             |         | Q4                  |  |  |  |  |
|       | Decode       | Rea<br>regis                                                     | d<br>ter                                                                                                                                                                                                   | Proces<br>Data | s<br>re | Write<br>gister 'f' |  |  |  |  |

| Decode    | Read                      | Process                                                                                                      | Write                                                                                                                                                                   |
|-----------|---------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | register                  | Data                                                                                                         | register 'f'                                                                                                                                                            |
|           | TBLATH or                 |                                                                                                              |                                                                                                                                                                         |
|           | TBLATL                    |                                                                                                              |                                                                                                                                                                         |
| No        | No                        | No                                                                                                           | No                                                                                                                                                                      |
| operation | operation                 | operation                                                                                                    | operation                                                                                                                                                               |
|           | (Table Pointer            |                                                                                                              | (OE goes low)                                                                                                                                                           |
|           | on Address                |                                                                                                              |                                                                                                                                                                         |
|           | bus)                      |                                                                                                              |                                                                                                                                                                         |
|           | Decode<br>No<br>operation | Decode Read<br>register<br>TBLATH or<br>TBLATL<br>No No<br>operation<br>(Table Pointer<br>on Address<br>bus) | Decode     Read<br>register     Process       TBLATH or<br>TBLATL     Data       No     No       operation     operation<br>(Table Pointer<br>on Address<br>bus)     No |

## 19.13 PICDEM 3 Low Cost PIC16CXXX Demonstration Board

The PICDEM 3 demonstration board is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with an LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM 3 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer with an adapter socket, and easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 3 demonstration board to test firmware. A prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM 3 demonstration board is a LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM 3 demonstration board provides an additional RS-232 interface and Windows software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals.

## 19.14 PICDEM 17 Demonstration Board

The PICDEM 17 demonstration board is an evaluation board that demonstrates the capabilities of several Microchip microcontrollers, including PIC17C752, PIC17C756A, PIC17C762 and PIC17C766. All necessary hardware is included to run basic demo programs, which are supplied on a 3.5-inch disk. A programmed sample is included and the user may erase it and program it with the other sample programs using the PRO MATE II device programmer, or the PICSTART Plus development programmer, and easily debug and test the sample code. In addition, the PICDEM 17 demonstration board supports downloading of programs to and executing out of external FLASH memory on board. The PICDEM 17 demonstration board is also usable with the MPLAB ICE in-circuit emulator, or the PICMASTER emulator and all of the sample programs can be run and modified using either emulator. Additionally, a generous prototype area is available for user hardware.

### 19.15 KEELOQ Evaluation and Programming Tools

KEELOQ evaluation and programming tools support Microchip's HCS Secure Data Products. The HCS evaluation kit includes a LCD display to show changing codes, a decoder to decode transmissions and a programming interface to program test transmitters.

## 20.4 Timing Diagrams and Specifications



## TABLE 20-1: EXTERNAL CLOCK TIMING REQUIREMENTS

| Param<br>No. | Sym   | Characteristic         | Min   | Тур†   | Max   | Units | Conditions                                      |
|--------------|-------|------------------------|-------|--------|-------|-------|-------------------------------------------------|
|              | Fosc  | External CLKIN         | DC    | -      | 8     | MHz   | EC osc mode - 08 devices (8 MHz devices)        |
|              |       | Frequency (Note 1)     | DC    | —      | 16    | MHz   | - 16 devices (16 MHz devices)                   |
|              |       |                        | DC    | —      | 33    | MHz   | - 33 devices (33 MHz devices)                   |
|              |       | Oscillator Frequency   | DC    | _      | 4     | MHz   | RC osc mode                                     |
|              |       | (Note 1)               | 2     | —      | 8     | MHz   | XT osc mode - 08 devices (8 MHz devices)        |
|              |       |                        | 2     | _      | 16    | MHz   | <ul> <li>16 devices (16 MHz devices)</li> </ul> |
|              |       |                        | 2     | —      | 33    | MHz   | - 33 devices (33 MHz devices)                   |
|              |       |                        | DC    | —      | 2     | MHz   | LF osc mode                                     |
| 1            | Tosc  | External CLKIN Period  | 125   | —      | —     | ns    | EC osc mode - 08 devices (8 MHz devices)        |
|              |       | (Note 1)               | 62.5  | _      | —     | ns    | <ul> <li>16 devices (16 MHz devices)</li> </ul> |
|              |       |                        | 30.3  | —      | —     | ns    | - 33 devices (33 MHz devices)                   |
|              |       | Oscillator Period      | 250   | Ι      |       | ns    | RC osc mode                                     |
|              |       | (Note 1)               | 125   | _      | 1,000 | ns    | XT osc mode - 08 devices (8 MHz devices)        |
|              |       |                        | 62.5  | —      | 1,000 | ns    | <ul> <li>16 devices (16 MHz devices)</li> </ul> |
|              |       |                        | 30.3  | —      | 1,000 | ns    | - 33 devices (33 MHz devices)                   |
|              |       |                        | 500   | -      | —     | ns    | LF osc mode                                     |
| 2            | TCY   | Instruction Cycle Time | 121.2 | 4/Fosc | DC    | ns    |                                                 |
|              |       | (Note 1)               |       |        |       |       |                                                 |
| 3            | TosL, | Clock in (OSC1)        | 10    |        |       | ns    | EC oscillator                                   |
|              | TosH  | High or Low Time       |       |        |       |       |                                                 |
| 4            | TosR, | Clock in (OSC1)        | _     | _      | 5     | ns    | EC oscillator                                   |
|              | TosF  | Rise or Fall Time      |       |        |       |       |                                                 |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated.

**Note 1:** Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices.





## TABLE 20-9: SPI MODE REQUIREMENTS (MASTER MODE, CKE = 1)

| Param.<br>No. | Symbol                | Characteristic                                             | Min         | Тур†          | Max | Units | Conditions |          |
|---------------|-----------------------|------------------------------------------------------------|-------------|---------------|-----|-------|------------|----------|
| 71            | TscH                  | SCK input high time                                        | Continuous  | 1.25Tcy + 30  | —   | -     | ns         |          |
| 71A           |                       | (Slave mode)                                               | Single Byte | 40            | —   | —     | ns         | (Note 1) |
| 72            | TscL                  | SCK input low time                                         | Continuous  | 1.25 Tcy + 30 | _   | -     | ns         |          |
| 72A           |                       | (Slave mode)                                               | Single Byte | 40            | —   | —     | ns         | (Note 1) |
| 73            | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input to                            | SCK edge    | 100           | Ι   | Ι     | ns         |          |
| 73A           | Тв2в                  | Last clock edge of Byte1 to the 1st clock edge<br>of Byte2 |             | 1.5Tcy + 40   | —   | _     | ns         | (Note 1) |
| 74            | TscH2diL,<br>TscL2diL | Hold time of SDI data input to SCK edge                    |             | 100           | _   | _     | ns         |          |
| 75            | TdoR                  | SDO data output rise time                                  |             | _             | 10  | 25    | ns         |          |
| 76            | TdoF                  | SDO data output fall time                                  |             | —             | 10  | 25    | ns         |          |
| 78            | TscR                  | SCK output rise time (Master m                             | node)       | —             | 10  | 25    | ns         |          |
| 79            | TscF                  | SCK output fall time (Master me                            | ode)        | —             | 10  | 25    | ns         |          |
| 80            | TscH2doV,<br>TscL2doV | SDO data output valid after SCK edge                       |             | —             | Ι   | 50    | ns         |          |
| 81            | TdoV2scH,<br>TdoV2scL | SDO data output setup to SCK                               | edge        | Тсу           | -   | _     | ns         |          |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated.

**Note 1:** Specification 73A is only required if specifications 71A and 72A are used.



## TABLE 20-13: I<sup>2</sup>C BUS DATA REQUIREMENTS

| Param<br>No. | Sym     | Characteristic          |                           | Min              | Max  | Units | Conditions                   |
|--------------|---------|-------------------------|---------------------------|------------------|------|-------|------------------------------|
| 100          | Thigh   | Clock high time         | 100 kHz mode              | 2(Tosc)(BRG + 1) | —    | ms    |                              |
|              |         |                         | 400 kHz mode              | 2(Tosc)(BRG + 1) | —    | ms    |                              |
|              |         |                         | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _    | ms    |                              |
| 101          | Tlow    | Clock low time          | 100 kHz mode              | 2(Tosc)(BRG + 1) | _    | ms    |                              |
|              |         |                         | 400 kHz mode              | 2(Tosc)(BRG + 1) | _    | ms    |                              |
|              |         |                         | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _    | ms    |                              |
| 102          | Tr      | SDA and SCL rise time   | 100 kHz mode              |                  | 1000 | ns    | Cb is specified to be from   |
|              |         |                         | 400 kHz mode              | 20 + 0.1Cb       | 300  | ns    | 10 to 400 pF                 |
|              |         |                         | 1 MHz mode <sup>(1)</sup> |                  | 300  | ns    |                              |
| 103          | Tf      | SDA and SCL fall time   | 100 kHz mode              |                  | 300  | ns    | Cb is specified to be from   |
|              |         |                         | 400 kHz mode              | 20 + 0.1Cb       | 300  | ns    | 10 to 400 pF                 |
|              |         |                         | 1 MHz mode <sup>(1)</sup> |                  | 10   | ns    |                              |
| 90           | Tsu:sta | START condition setup   | 100 kHz mode              | 2(Tosc)(BRG + 1) | —    | ms    | Only relevant for Repeated   |
|              |         | time                    | 400 kHz mode              | 2(Tosc)(BRG + 1) | —    | ms    | Start condition              |
|              |         |                         | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | —    | ms    |                              |
| 91           | Thd:sta | START condition hold    | 100 kHz mode              | 2(Tosc)(BRG + 1) | —    | ms    | After this period, the first |
|              |         | time                    | 400 kHz mode              | 2(Tosc)(BRG + 1) | _    | ms    | clock pulse is generated     |
|              |         |                         | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _    | ms    |                              |
| 106          | Thd:dat | Data input hold time    | 100 kHz mode              | 0                | _    | ns    |                              |
|              |         |                         | 400 kHz mode              | 0                | 0.9  | ms    |                              |
|              |         |                         | 1 MHz mode <sup>(1)</sup> | 0                | _    | ns    |                              |
| 107          | Tsu:dat | Data input setup time   | 100 kHz mode              | 250              | _    | ns    | (Note 2)                     |
|              |         |                         | 400 kHz mode              | 100              | _    | ns    |                              |
|              |         |                         | 1 MHz mode <sup>(1)</sup> | 100              | _    | ns    |                              |
| 92           | Tsu:sto | STOP condition          | 100 kHz mode              | 2(Tosc)(BRG + 1) |      | ms    |                              |
|              |         | setup time              | 400 kHz mode              | 2(Tosc)(BRG + 1) |      | ms    |                              |
|              |         |                         | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | -    | ms    |                              |
| 109          | Таа     | Output valid from clock | 100 kHz mode              |                  | 3500 | ns    |                              |
|              |         |                         | 400 kHz mode              |                  | 1000 | ns    |                              |
|              |         |                         | 1 MHz mode <sup>(1)</sup> |                  | 400  | ns    |                              |

**Note 1:** Maximum pin capacitance = 10 pF for all  $I^2C$  pins.

2: A fast mode (400 KHz) I<sup>2</sup>C bus device can be used in a standard mode I<sup>2</sup>C bus system, but the parameter # 107 ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line. Parameter #102 + #107 = 1000 + 250 = 1250 ns (for 100 kHz mode) before the SCL line is released.

**3:**  $C_b$  is specified to be from 10-400pF. The minimum specifications are characterized with  $C_b=10pF$ . The rise time spec (t<sub>r</sub>) is characterized with  $R_p=R_p$  min. The minimum fall time specification (t<sub>f</sub>) is characterized with  $C_b=10pF$ , and  $R_p=R_p$  max. These are only valid for fast mode operation (VDD=4.5-5.5V) and where the SPM bit (SSPSTAT<7>) =1.)

4: Max specifications for these parameters are valid for falling edge only. Specs are characterized with R<sub>p</sub>=R<sub>p</sub> min and C<sub>b</sub>=400pF for standard mode, 200pF for fast mode, and 10pF for 1MHz mode.

| Param<br>No. | Sym  | Characteristic         |                           | Min | Max | Units | Conditions                |
|--------------|------|------------------------|---------------------------|-----|-----|-------|---------------------------|
| 110          | Tbuf | Bus free time          | 100 kHz mode              | 4.7 | —   | ms    | Time the bus must be free |
|              |      |                        | 400 kHz mode              | 1.3 | _   | ms    | before a new transmission |
|              |      |                        | 1 MHz mode <sup>(1)</sup> | 0.5 | —   | ms    | can start                 |
| D102         | Cb   | Bus capacitive loading |                           | —   | 400 | pF    |                           |

**Note 1:** Maximum pin capacitance = 10 pF for all  $I^2C$  pins.

2: A fast mode (400 KHz) I<sup>2</sup>C bus device can be used in a standard mode I<sup>2</sup>C bus system, but the parameter # 107 ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line. Parameter #102 + #107 = 1000 + 250 = 1250 ns (for 100 kHz mode) before the SCL line is released.

**3:**  $C_b$  is specified to be from 10-400pF. The minimum specifications are characterized with  $C_b$ =10pF. The rise time spec ( $t_r$ ) is characterized with  $R_p$ = $R_p$  min. The minimum fall time specification ( $t_f$ ) is characterized with  $C_b$ =10pF,and  $R_p$ = $R_p$  max. These are only valid for fast mode operation (VDD=4.5-5.5V) and where the SPM bit (SSPSTAT<7>) =1.)

4: Max specifications for these parameters are valid for falling edge only. Specs are characterized with R<sub>p</sub>=R<sub>p</sub> min and C<sub>b</sub>=400pF for standard mode, 200pF for fast mode, and 10pF for 1MHz mode.

#### FIGURE 20-19: USART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING



#### TABLE 20-14: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS

| Param<br>No. | Sym       | Characteristic                                  |                    |   | Тур† | Max | Units | Conditions |
|--------------|-----------|-------------------------------------------------|--------------------|---|------|-----|-------|------------|
| 120          | TckH2dtV  | SYNC XMIT (MASTER & SLAVE)                      |                    |   |      |     |       |            |
|              |           | Clock high to data out valid                    | PIC17 <b>C</b> XXX | — | _    | 50  | ns    |            |
|              |           |                                                 | PIC17LCXXX         |   | _    | 75  | ns    |            |
| 121          | 121 TckRF | Clock out rise time and fall time (Master mode) | PIC17 <b>C</b> XXX | _ |      | 25  | ns    |            |
|              |           |                                                 | PIC17LCXXX         |   | _    | 40  | ns    |            |
| 122          | TdtRF     | Data out rise time and fall time                | PIC17CXXX          |   | _    | 25  | ns    |            |
|              |           |                                                 | PIC17LCXXX         | _ | —    | 40  | ns    |            |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated.

## APPENDIX C: WHAT'S NEW

This is a new Data Sheet for the Following Devices:

- PIC17C752
- PIC17C756A
- PIC17C762
- PIC17C766

This Data Sheet is based on the PIC17C75X Data Sheet (DS30246A).

## APPENDIX D: WHAT'S CHANGED

Clarified the TAD vs. device maximum operating frequency tables in Section 16.2.

Added device characteristic graphs and charts in Section 21.

Removed the "Preliminary" status from the entire document.

## **Revision C (January 2013)**

Added a note to each package outline drawing.