Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 33MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 50 | | Program Memory Size | 32KB (16K x 16) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 902 x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V | | Data Converters | A/D 12x10b | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-TQFP | | Supplier Device Package | 64-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic17c756at-33-pt | TABLE 5-4: INITIALIZATION CONDITIONS FOR SPECIAL FUNCTION REGISTERS | Register | Address | Power-on Reset<br>Brown-out Reset | MCLR Reset<br>WDT Reset | Wake-up from SLEEP through Interrupt | |------------------------|---------|-----------------------------------|-------------------------|--------------------------------------| | Unbanked | | | | | | INDF0 | 00h | N/A | N/A | N/A | | FSR0 | 01h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PCL | 02h | 0000h | 0000h | PC + 1 <sup>(2)</sup> | | PCLATH | 03h | 0000 0000 | uuuu uuuu | uuuu uuuu | | ALUSTA | 04h | 1111 xxxx | 1111 uuuu | 1111 uuuu | | TOSTA | 05h | 0000 000- | 0000 000- | 0000 000- | | CPUSTA <sup>(3)</sup> | 06h | 11 11qq | 11 qquu | uu qquu | | INTSTA | 07h | 0000 0000 | 0000 0000 | uuuu uuuu(1) | | INDF1 | 08h | N/A | N/A | N/A | | FSR1 | 09h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | WREG | 0Ah | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR0L | 0Bh | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR0H | 0Ch | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TBLPTRL | 0Dh | 0000 0000 | 0000 0000 | uuuu uuuu | | TBLPTRH | 0Eh | 0000 0000 | 0000 0000 | uuuu uuuu | | BSR | 0Fh | 0000 0000 | 0000 0000 | uuuu uuuu | | Bank 0 | | | | | | PORTA <sup>(4,6)</sup> | 10h | 0-xx 11xx | 0-uu 11uu | u-uu uuuu | | DDRB | 11h | 1111 1111 | 1111 1111 | uuuu uuuu | | PORTB <sup>(4)</sup> | 12h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RCSTA1 | 13h | 0000 -00x | 0000 -00u | uuuu -uuu | | RCREG1 | 14h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXSTA1 | 15h | 00001x | 00001u | uuuuuu | | TXREG1 | 16h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | SPBRG1 | 17h | 0000 0000 | 0000 0000 | uuuu uuuu | Legend: u = unchanged, x = unknown, - = unimplemented, read as '0', q = value depends on condition - Note 1: One or more bits in INTSTA, PIR1, PIR2 will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GLINTD bit is cleared, the PC is loaded with the interrupt vector - **3:** See Table 5-3 for RESET value of specific condition. - **4:** This is the value that will be in the port output latch. - **5:** When the device is configured for Microprocessor or Extended Microcontroller mode, the operation of this port does not rely on these registers. - 6: On any device RESET, these pins are configured as inputs. TABLE 7-1: MODE MEMORY ACCESS | Operating<br>Mode | Internal<br>Program<br>Memory | Configuration Bits,<br>Test Memory,<br>Boot ROM | |------------------------------|-------------------------------|-------------------------------------------------| | Microprocessor | No Access | No Access | | Microcontroller | Access | Access | | Extended<br>Microcontroller | Access | No Access | | Protected<br>Microcontroller | Access | Access | The PIC17C7XX can operate in modes where the program memory is off-chip. They are the Microprocessor and Extended Microcontroller modes. The Microprocessor mode is the default for an unprogrammed device. Regardless of the processor mode, data memory is always on-chip. FIGURE 7-2: MEMORY MAP IN DIFFERENT MODES ### 10.0 I/O PORTS PIC17C75X devices have seven I/O ports, PORTA through PORTG. PIC17C76X devices have nine I/O ports, PORTA through PORTJ. PORTB through PORTJ have a corresponding Data Direction Register (DDR), which is used to configure the port pins as inputs or outputs. Some of these ports pins are multiplexed with alternate functions. PORTC, PORTD, and PORTE are multiplexed with the system bus. These pins are configured as the system bus when the device's configuration bits are selected to Microprocessor or Extended Microcontroller modes. In the two other microcontroller modes, these pins are general purpose I/O. PORTA, PORTB, PORTE<3>, PORTF, PORTG and the upper four bits of PORTH are multiplexed with the peripheral features of the device. These peripheral features are: - Timer Modules - · Capture Modules - PWM Modules - USART/SCI Modules - SSP Module - A/D Module - · External Interrupt pin When some of these peripheral modules are turned on, the port pin will automatically configure to the alternate function. The modules that do this are: - PWM Module - SSP Module - USART/SCI Module When a pin is automatically configured as an output by a peripheral module, the pins data direction (DDR) bit is unknown. After disabling the peripheral module, the user should re-initialize the DDR bit to the desired configuration. The other peripheral modules (which require an input) must have their data direction bits configured appropriately. Note: A pin that is a peripheral input, can be configured as an output (DDRx<y> is cleared). The peripheral events will be determined by the action output on the port pin. When the device enters the "RESET state", the Data Direction registers (DDR) are forced set, which will make the I/O hi-impedance inputs. The RESET state of some peripheral modules may force the I/O to other operations, such as analog inputs or the system bus. #### 13.1.3.3 External Clock Source The PWMs will operate, regardless of the clock source of the timer. The use of an external clock has ramifications that must be understood. Because the external TCLK12 input is synchronized internally (sampled once per instruction cycle), the time TCLK12 changes to the time the timer increments, will vary by as much as 1TcY (one instruction cycle). This will cause jitter in the duty cycle as well as the period of the PWM output. This jitter will be $\pm 1$ TCY, unless the external clock is synchronized with the processor clock. Use of one of the PWM outputs as the clock source to the TCLK12 input, will supply a synchronized clock. In general, when using an external clock source for PWM, its frequency should be much less than the device frequency (Fosc). ### 13.1.3.4 Maximum Resolution/Frequency for External Clock Input The use of an external clock for the PWM time base (Timer1 or Timer2) limits the PWM output to a maximum resolution of 8-bits. The PWxDCL<7:6> bits must be kept cleared. Use of any other value will distort the PWM output. All resolutions are supported when internal clock mode is selected. The maximum attainable frequency is also lower. This is a result of the timing requirements of an external clock input for a timer (see the Electrical Specification section). The maximum PWM frequency, when the timers clock source is the RB4/TCLK12 pin, is shown in Table 13-4 (Standard Resolution mode). TABLE 13-5: REGISTERS/BITS ASSOCIATED WITH PWM | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |---------------|--------|------------|--------------|--------|--------|---------|--------|--------|--------|-------------------------|--------------| | 16h, Bank 3 | TCON1 | CA2ED1 | CA2ED0 | CA1ED1 | CA1ED0 | T16 | TMR3CS | TMR2CS | TMR1CS | 0000 0000 | 0000 0000 | | 17h, Bank 3 | TCON2 | CA2OVF | CA10VF | PWM2ON | PWM10N | CA1/PR3 | TMR3ON | TMR2ON | TMR10N | 0000 0000 | 0000 0000 | | 16h, Bank 7 | TCON3 | _ | CA40VF | CA3OVF | CA4ED1 | CA4ED0 | CA3ED1 | CA3ED0 | PWM3ON | -000 0000 | -000 0000 | | 10h, Bank 2 | TMR1 | Timer1's F | Register | | | | | | | xxxx xxxx | uuuu uuuu | | 11h, Bank 2 | TMR2 | Timer2's F | Register | | | | | | | xxxx xxxx | uuuu uuuu | | 16h, Bank 1 | PIR1 | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010 | u000 0010 | | 17h, Bank 1 | PIE1 | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000 | 0000 0000 | | 07h, Unbanked | INTSTA | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | TOIE | INTE | 0000 0000 | 0000 0000 | | 06h, Unbanked | CPUSTA | _ | _ | STKAV | GLINTD | TO | PD | POR | BOR | 11 11qq | 11 qquu | | 14h, Bank 2 | PR1 | Timer1 Pe | riod Registe | r | | | | | | xxxx xxxx | uuuu uuuu | | 15h, Bank 2 | PR2 | Timer2 Pe | riod Registe | r | | | | | | xxxx xxxx | uuuu uuuu | | 10h, Bank 3 | PW1DCL | DC1 | DC0 | _ | _ | _ | _ | _ | _ | xx | uu | | 11h, Bank 3 | PW2DCL | DC1 | DC0 | TM2PW2 | _ | _ | _ | _ | _ | xx0 | uu0 | | 10h, Bank 7 | PW3DCL | DC1 | DC0 | TM2PW3 | _ | _ | _ | | | xx0 | uu0 | | 12h, Bank 3 | PW1DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | | 13h, Bank 3 | PW2DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | | 11h, Bank 7 | PW3DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | $\label{eq:local_local_local_local} \begin{tabular}{ll} $x = unknown, \ u = unchanged, \ - = unimplemented, \ read as \ '0', \ q = value \ depends \ on \ conditions. \\ \end{tabular}$ Shaded cells are not used by PWM Module. ### 13.2.4 EXTERNAL CLOCK INPUT FOR TIMER3 When TMR3CS is set, the 16-bit TMR3 increments on the falling edge of clock input TCLK3. The input on the RB5/TCLK3 pin is sampled and synchronized by the internal phase clocks, twice every instruction cycle. This causes a delay from the time a falling edge appears on TCLK3 to the time TMR3 is actually incremented. For the external clock input timing requirements, see the Electrical Specification section. Figure 13-7 shows the timing diagram when operating from an external clock. #### 13.2.5 READING/WRITING TIMER3 Since Timer3 is a 16-bit timer and only 8-bits at a time can be read or written, care should be taken when reading or writing while the timer is running. The best method is to stop the timer, perform any read or write operation and then restart Timer3 (using the TMR3ON bit). However, if it is necessary to keep Timer3 freerunning, care must be taken. For writing to the 16-bit TMR3, Example 13-2 may be used. For reading the 16-bit TMR3, Example 13-3 may be used. Interrupts must be disabled during this routine. #### **EXAMPLE 13-2: WRITING TO TMR3** ``` BSF CPUSTA, GLINTD ; Disable interrupts MOVFP RAM_L, TMR3L ; MOVFP RAM_H, TMR3H ; BCF CPUSTA, GLINTD ; Done, enable interrupts ``` #### **EXAMPLE 13-3: READING FROM TMR3** ``` ; read low TMR3 MOVPF TMR3L, TMPLO MOVPF TMR3H, TMPHI ; read high TMR3 MOVFP TMPLO, WREG ; tmplo -> wreg CPFSLT TMR3L ; TMR3L < wreg? RETURN ; no then return MOVPF TMR3L, TMPLO : read low TMR3 MOVPF TMR3H, TMPHI ; read high TMR3 RETURN ; return ``` ### FIGURE 13-7: TIMER1, TIMER2 AND TIMER3 OPERATION (IN COUNTER MODE) The USART can be configured as a full duplex asynchronous system that can communicate with peripheral devices such as CRT terminals and personal computers, or it can be configured as a half duplex synchronous system that can communicate with peripheral devices such as A/D or D/A integrated circuits, Serial EEPROMs etc. The USART can be configured in the following modes: - Asynchronous (full duplex) - Synchronous Master (half duplex) - Synchronous Slave (half duplex) The SPEN (RCSTA<7>) bit has to be set in order to configure the I/O pins as the Serial Communication Interface (USART). The USART module will control the direction of the RX/DT and TX/CK pins, depending on the states of the USART configuration bits in the RCSTA and TXSTA registers. The bits that control I/O direction are: - SPEN - TXEN - SREN - CREN - CSRC ### REGISTER 14-2: RCSTA1 REGISTER (ADDRESS: 13h, BANK 0) RCSTA2 REGISTER (ADDRESS: 13h, BANK 4) | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R-0 | R-0 | R-x | |-------|-------|-------|-------|-----|------|------|-------| | SPEN | RX9 | SREN | CREN | | FERR | OERR | RX9D | | bit 7 | | | | | | | bit 0 | bit 7 SPEN: Serial Port Enable bit 1 = Configures TX/CK and RX/DT pins as serial port pins 0 = Serial port disabled bit 6 **RX9**: 9-bit Receive Select bit 1 = Selects 9-bit reception 0 = Selects 8-bit reception bit 5 SREN: Single Receive Enable bit This bit enables the reception of a single byte. After receiving the byte, this bit is automatically cleared. Synchronous mode: 1 = Enable reception 0 = Disable reception Note: This bit is ignored in synchronous slave reception. Asynchronous mode: Don't care bit 4 CREN: Continuous Receive Enable bit This bit enables the continuous reception of serial data. Asynchronous mode: 1 = Enable continuous reception 0 = Disables continuous reception Synchronous mode: 1 = Enables continuous reception until CREN is cleared (CREN overrides SREN) 0 = Disables continuous reception bit 3 Unimplemented: Read as '0' bit 2 **FERR**: Framing Error bit 1 = Framing error (updated by reading RCREG) 0 = No framing error bit 1 bit OERR: Overrun Error bit 1 = Overrun (cleared by clearing CREN) 0 = No overrun error bit 0 **RX9D**: 9th bit of Receive Data (can be the software calculated parity bit) Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR Reset '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### 14.3.2 USART SYNCHRONOUS MASTER RECEPTION Once Synchronous mode is selected, reception is enabled by setting either the SREN (RCSTA<5>) bit or the CREN (RCSTA<4>) bit. Data is sampled on the RX/ DT pin on the falling edge of the clock. If SREN is set, then only a single word is received. If CREN is set, the reception is continuous until CREN is reset. If both bits are set, then CREN takes precedence. After clocking the last bit, the received data in the Receive Shift Register (RSR) is transferred to RCREG (if it is empty). If the transfer is complete, the interrupt bit RCIF is set. The actual interrupt can be enabled/disabled by setting/clearing the RCIE bit. RCIF is a read only bit which is reset by the hardware. In this case, it is reset when RCREG has been read and is empty. RCREG is a double buffered register; i.e., it is a two deep FIFO. It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte to begin shifting into the RSR. On the clocking of the last bit of the third byte, if RCREG is still full, then the overrun error bit OERR (RCSTA<1>) is set. The word in the RSR will be lost. RCREG can be read twice to retrieve the two bytes in the FIFO. The OERR bit has to be cleared in software. This is done by clearing the CREN bit. If OERR is set, transfers from RSR to RCREG are inhibited, so it is essential to clear the OERR bit if it is set. The 9th receive bit is buffered the same way as the receive data. Reading the RCREG register will allow the RX9D and FERR bits to be loaded with values for the next received data; therefore, it is essential for the user to read the RCSTA register before reading RCREG in order not to lose the old FERR and RX9D information. Steps to follow when setting up a Synchronous Master Reception: - 1. Initialize the SPBRG register for the appropriate baud rate. See Section 14.1 for details. - Enable the synchronous master serial port by setting bits SYNC, SPEN, and CSRC. - 3. If interrupts are desired, then set the RCIE bit. - 4. If 9-bit reception is desired, then set the RX9 bit. - 5. If a single reception is required, set bit SREN. For continuous reception set bit CREN. - The RCIF bit will be set when reception is complete and an interrupt will be generated if the RCIE bit was set. - Read RCSTA to get the ninth bit (if enabled) and determine if any error occurred during reception. - 8. Read the 8-bit received data by reading RCREG. - If any error occurred, clear the error by clearing CREN. Note: To terminate a reception, either clear the SREN and CREN bits, or the SPEN bit. This will reset the receive logic so that it will be in the proper state when receive is reenabled. #### 16.4.1 A/D RESULT REGISTERS The ADRESH:ADRESL register pair is the location where the 10-bit A/D result is loaded at the completion of the A/D conversion. This register pair is 16-bits wide. The A/D module gives the flexibility to left or right justify the 10-bit result in the 16-bit result register. The A/D Format Select bit (ADFM) controls this justification. Figure 16-6 shows the operation of the A/D result justification. The extra bits are loaded with '0's'. When an A/ D result will not overwrite these locations (A/D disable), these registers may be used as two general purpose 8bit registers. #### 16.5 A/D Operation During SLEEP The A/D module can operate during SLEEP mode. This requires that the A/D clock source be set to RC (ADCS1:ADCS0 = 11). When the RC clock source is selected, the A/D module waits one instruction cycle before starting the conversion. This allows the SLEEP instruction to be executed, which eliminates all digital switching noise from the conversion. When the conversion is completed, the GO/DONE bit will be cleared, and the result loaded into the ADRES register. If the A/ D interrupt is enabled, the device will wake-up from SLEEP. If the A/D interrupt is not enabled, the A/D module will then be turned off, although the ADON bit will remain set. When the A/D clock source is another clock option (not RC), a SLEEP instruction will cause the present conversion to be aborted and the A/D module to be turned off, though the ADON bit will remain set. Turning off the A/D places the A/D module in its lowest current consumption state. Note: For the A/D module to operate in SLEEP, the A/D clock source must be set to RC (ADCS1:ADCS0 = 11). To allow the conversion to occur during SLEEP, ensure the SLEEP instruction immediately follows the instruction that sets the GO/DONE bit. #### 16.6 Effects of a RESET A device RESET forces all registers to their RESET state. This forces the A/D module to be turned off, and any conversion is aborted. The value that is in the ADRESH:ADRESL registers is modified for a Power-on Reset. ADRESH: ADRESL registers will contain unknown data after a Power-on Reset. **FIGURE 16-6:** A/D RESULT JUSTIFICATION ADDWFC ADD WREG and Carry bit to f Syntax: [ label ] ADDWFC f,d Operands: $0 \le f \le 255$ $d \in [0,1]$ Operation: $(WREG) + (f) + C \rightarrow (dest)$ Status Affected: OV, C, DC, Z Encoding: 0001 000d ffff ffff Description: Add WREG, the Carry Flag and data memory location 'f'. If 'd' is 0, the result is placed in WREG. If 'd' is 1, the result is placed in data memory location 'f'. Words: 1 Cycles: 1 Q Cycle Activity: | | Q1 | Q2 | Q3 | Q4 | | |---|--------|-------------------|-----------------|----------------------|--| | Ī | Decode | Read register 'f' | Process<br>Data | Write to destination | | Example: ADDWFC REG 0 **Before Instruction** Carry bit = 1REG = 0x02WREG = 0x4D After Instruction $\begin{array}{rcl} \text{Carry bit} & = & 0 \\ \text{REG} & = & 0x02 \\ \text{WREG} & = & 0x50 \end{array}$ ANDLW And Literal with WREG Syntax: [label] ANDLW k Operands: $0 \le k \le 255$ Operation: (WREG) .AND. (k) $\rightarrow$ (WREG) Status Affected: Z Encoding: 1011 0101 kkkk kkkk Description: The contents of WREG are AND'ed with the 8-bit literal 'k'. The result is placed in WREG. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|----------| | Decode | Read literal | Process | Write to | | | 'k' | Data | WREG | Example: ANDLW 0x5F Before Instruction WREG = 0xA3 After Instruction WREG = 0x03 COMPARE f with WREG, Skip if f = WREG Syntax: [ label ] CPFSEQ f Operands: $0 \le f \le 255$ Operation: (f) - (WREG), skip if (f) = (WREG) (unsigned comparison) Status Affected: None Encoding: 0011 0001 ffff ffff Description: Compares the contents of data memory location 'f' to the contents of WREG by performing an unsigned subtraction. If 'f' = WREG, then the fetched instruction is discarded and a NOP is executed instead, making this a two-cycle instruction. Words: 1 Cycles: 1 (2) Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | |--------|--------------|---------|-----------|--| | Decode | Read | Process | No | | | | register 'f' | Data | operation | | If skip: | Q1 | Q1 Q2 | | Q4 | | |-----------|-----------|-----------|-----------|--| | No | No | No | No | | | operation | operation | operation | operation | | Example: HERE CPFSEQ REG NEQUAL : Before Instruction PC Address = HERE WREG = ? REG = ? After Instruction If REG = WREG; PC = Address (EQUAL) If REG ≠ WREG; PC = Address (NEQUAL) Compare f with WREG, skip if f > WREG Syntax: [ label ] CPFSGT f Operands: $0 \le f \le 255$ Operation: (f) - (WREG), > skip if (f) > (WREG) (unsigned comparison) Status Affected: None **CPFSGT** Encoding: 0011 0010 ffff ffff Description: Compares the contents of data memory location 'f' to the contents of the WREG by performing an unsigned subtraction. If the contents of 'f' are greater than the contents of WREG, then the fetched instruction is discarded and a NOP is executed instead, making this a two-cycle instruction. Words: 1 Cycles: 1 (2) Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | |--------|--------------|---------|-----------|--| | Decode | Read | Process | No | | | | register 'f' | Data | operation | | If skip: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | Example: HERE CPFSGT REG NGREATER : GREATER : Before Instruction PC = Address (HERE) WREG = ? After Instruction If REG > WREG; PC = Address (GREATER) If REG £ WREG; PC = Address (NGREATER) | RETURN | Return from Subroutine | | | | | | |------------------|----------------------------------------------------------------------------------------------------------------|-------|------|------|--|--| | Syntax: | [ label ] | RETUR | N | | | | | Operands: | None | | | | | | | Operation: | $TOS \rightarrow F$ | PC; | | | | | | Status Affected: | None | | | | | | | Encoding: | 0000 | 0000 | 0000 | 0010 | | | | Description: | Return from subroutine. The stack is popped and the top of the stack (TOS) is loaded into the program counter. | | | | | | | Words: | 1 | | | | | | | Cycles: | 2 | | | | | | | Q Cycle Activity: | | | | |-------------------|-----------------|-----------------|-------------------| | Q1 | Q2 | Q3 | Q4 | | Decode | No<br>operation | Process<br>Data | POP PC from stack | No operation No operation No operation Example: RETURN After Interrupt PC = TOS No operation | RLC | F | Rotate L | Rotate Left f through Carry | | | | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------|------|-------------------|--|--| | Synt | ax: | [ label ] | RLCF 1 | f,d | | | | | Ope | rands: | $0 \le f \le 25$ $d \in [0,1]$ | 5 | | | | | | Ope | ration: | $f < 7 > \rightarrow C$ | $f < n > \rightarrow d < n+1 >;$<br>$f < 7 > \rightarrow C;$<br>$C \rightarrow d < 0 >$ | | | | | | Statu | us Affected: | С | | | | | | | Enco | oding: | 0001 | 101d | ffff | ffff | | | | Des | Description: The contents of register 'f' are rotate one bit to the left through the Carry Flag. If 'd' is 0, the result is placed in WREG. If 'd' is 1, the result is stored back in register 'f'. | | | | | | | | Wor | ds: | 1 | | | | | | | Cycl | es: | 1 | 1 | | | | | | Q C | ycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | | Decode | Read<br>register 'f' | Proces<br>Data | - | rite to stination | | | Example: RLCF REG, 0 Before Instruction REG = 1110 0110 C = 0 C = 0 After Instruction REG = 1110 0110 WREG = 1100 1100 C = 1 | Param<br>No. | Sym | Characteristic | | Min | Max | Units | Conditions | |--------------|------|------------------------|---------------------------|-----|-----|-------|---------------------------| | 110 | Tbuf | Bus free time | 100 kHz mode | 4.7 | _ | ms | Time the bus must be free | | | | | 400 kHz mode | 1.3 | _ | ms | before a new transmission | | | | | 1 MHz mode <sup>(1)</sup> | 0.5 | _ | ms | can start | | D102 | Cb | Bus capacitive loading | | | 400 | pF | | - **Note 1:** Maximum pin capacitance = 10 pF for all $I^2$ C pins. - 2: A fast mode (400 KHz) I<sup>2</sup>C bus device can be used in a standard mode I<sup>2</sup>C bus system, but the parameter #107 ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line. Parameter #102 + #107 = 1000 + 250 = 1250 ns (for 100 kHz mode) before the SCL line is released. - 3: C<sub>b</sub> is specified to be from 10-400pF. The minimum specifications are characterized with C<sub>b</sub>=10pF. The rise time spec (t<sub>t</sub>) is characterized with R<sub>p</sub>=R<sub>p</sub> min. The minimum fall time specification (t<sub>f</sub>) is characterized with C<sub>b</sub>=10pF, and R<sub>p</sub>=R<sub>p</sub> max. These are only valid for fast mode operation (VDD=4.5-5.5V) and where the SPM bit (SSPSTAT<7>) =1.) - **4:** Max specifications for these parameters are valid for falling edge only. Specs are characterized with R<sub>p</sub>=R<sub>p</sub> min and C<sub>b</sub>=400pF for standard mode, 200pF for fast mode, and 10pF for 1MHz mode. FIGURE 20-19: USART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING ### TABLE 20-14: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS | Param<br>No. | Sym | Characteristic | | | Тур† | Max | Units | Conditions | |--------------|----------|-----------------------------------|---------------------|---|------|-----|-------|------------| | 120 | TckH2dtV | SYNC XMIT (MASTER & SLAVE) | | | | | | | | | | Clock high to data out valid | PIC17 <b>C</b> XXX | | _ | 50 | ns | | | | | | PIC17 <b>LC</b> XXX | _ | _ | 75 | ns | | | 121 | TckRF | Clock out rise time and fall time | PIC17 <b>C</b> XXX | _ | _ | 25 | ns | | | | | (Master mode) | PIC17 <b>LC</b> XXX | _ | _ | 40 | ns | | | 122 | TdtRF | Data out rise time and fall time | PIC17 <b>C</b> XXX | _ | _ | 25 | ns | | | | | | PIC17 <b>LC</b> XXX | _ | _ | 40 | ns | _ | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. ### FIGURE 20-20: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING ### TABLE 20-15: USART SYNCHRONOUS RECEIVE REQUIREMENTS | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Unit<br>s | Conditions | |--------------|----------|---------------------------------------|-----|------|-----|-----------|------------| | 125 | TdtV2ckL | SYNC RCV (MASTER & SLAVE) | | | | | | | | | Data setup before CK↓ (DT setup time) | 15 | _ | _ | ns | | | 126 | TckL2dtl | Data hold after CK↓ (DT hold time) | 15 | _ | 1 | ns | | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. ### 64-Lead Plastic Thin Quad Flatpack (PT) 10x10x1 mm Body, 1.0/0.10 mm Lead Form (TQFP) Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | INCHES | | | MILLIMETERS* | | | |--------------------------|--------|--------|------|------|--------------|-------|-------| | Dimension | Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 64 | | | 64 | | | Pitch | р | | .020 | | | 0.50 | | | Pins per Side | n1 | | 16 | | | 16 | | | Overall Height | Α | .039 | .043 | .047 | 1.00 | 1.10 | 1.20 | | Molded Package Thickness | A2 | .037 | .039 | .041 | 0.95 | 1.00 | 1.05 | | Standoff § | A1 | .002 | .006 | .010 | 0.05 | 0.15 | 0.25 | | Foot Length | L | .018 | .024 | .030 | 0.45 | 0.60 | 0.75 | | Footprint (Reference) | (F) | | .039 | | | 1.00 | | | Foot Angle | ф | 0 | 3.5 | 7 | 0 | 3.5 | 7 | | Overall Width | Е | .463 | .472 | .482 | 11.75 | 12.00 | 12.25 | | Overall Length | D | .463 | .472 | .482 | 11.75 | 12.00 | 12.25 | | Molded Package Width | E1 | .390 | .394 | .398 | 9.90 | 10.00 | 10.10 | | Molded Package Length | D1 | .390 | .394 | .398 | 9.90 | 10.00 | 10.10 | | Lead Thickness | С | .005 | .007 | .009 | 0.13 | 0.18 | 0.23 | | Lead Width | В | .007 | .009 | .011 | 0.17 | 0.22 | 0.27 | | Pin 1 Corner Chamfer | CH | .025 | .035 | .045 | 0.64 | 0.89 | 1.14 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | <sup>\*</sup> Controlling Parameter ### Notes: Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-026 Drawing No. C04-085 <sup>§</sup> Significant Characteristic ### **INDEX** | A | | В | | |----------------------------------------------------|-----|--------------------------------------------------|-------| | A/D | | Bank Select Register (BSR) | 57 | | Accuracy/Error | 189 | Banking4 | 6, 57 | | ADCON0 Register | 179 | Baud Rate Formula | . 120 | | ADCON1 Register | 180 | Baud Rate Generator | . 153 | | ADIF bit | 181 | Baud Rate Generator (BRG) | . 120 | | Analog Input Model Block Diagram | 184 | Baud Rates | | | Analog-to-Digital Converter | 179 | Asynchronous Mode | . 122 | | Block Diagram | | Synchronous Mode | | | Configuring Analog Port Pins | | BCF | | | Configuring the Interrupt | | BCLIE | 36 | | Configuring the Module | | BCLIF | | | Connection Considerations | | BF | | | Conversion Clock | | Bit Manipulation | , | | Conversions | | Block Diagrams | | | Converter Characteristics | | A/D | 101 | | Delays | | Analog Input Model | _ | | Effects of a RESET | | Baud Rate Generator | | | Equations | | BSR Operation | | | Flow Chart of A/D Operation | | External Brown-out Protection Circuit (Case1) | | | GO/DONE bit | | External Power-on Reset Circuit (Case ) | | | Internal Sampling Switch (Rss) Impedence | | | | | | | External Program Memory Connection | | | Operation During SLEEP | | I <sup>2</sup> C Master Mode | | | Sampling Requirements | | I <sup>2</sup> C Module | | | Sampling Time | | Indirect Addressing | | | Source Impedence | | On-chip Reset Circuit | | | Time Delays | | PORTD | | | Transfer Function | | PORTE 82, 9 | | | A/D Interrupt | | Program Counter Operation | | | A/D Interrupt Flag bit, ADIF | | PWM | | | A/D Module Interrupt Enable, ADIE | | RA0 and RA1 | | | ACK | | RA2 | | | Acknowledge Data bit, AKD | | RA3 | _ | | Acknowledge Pulse | | RA4 and RA5 | 73 | | Acknowledge Sequence Enable bit, AKE | | RB3:RB2 Port Pins | 75 | | Acknowledge Status bit, AKS | | RB7:RB4 and RB1:RB0 Port Pins | 74 | | ADCON0 | 49 | RC7:RC0 Port Pins | | | ADCON1 | 49 | SSP (I <sup>2</sup> C Mode) | | | ADDLW | 202 | SSP (SPI Mode) | . 137 | | ADDWF | 202 | SSP Module (I <sup>2</sup> C Master Mode) | . 133 | | ADDWFC | 203 | SSP Module (I <sup>2</sup> C Slave Mode) | . 133 | | ADIE | 36 | SSP Module (SPI Mode) | . 133 | | ADIF | 38 | Timer3 with One Capture and One Period Register. | | | ADRES Register | 179 | TMR1 and TMR2 in 16-bit Timer/Counter Mode | | | ADRESH | | TMR1 and TMR2 in Two 8-bit Timer/Counter Mode | 104 | | ADRESL | 49 | TMR3 with Two Capture Registers | . 112 | | AKD | | Using CALL, GOTO | | | AKE | | WDT | | | AKS | | BODEN | | | ALU | , | Borrow | | | ALUSTA | | BRG | | | ALUSTA Register | | Brown-out Protection | • | | ANDLW | | Brown-out Reset (BOR) | | | ANDWF | | BSF | | | | 204 | BSR | | | Application Note AN552, 'Implementing Wake-up | 74 | BSR Operation | | | on Keystroke.' | /4 | • | | | Application Note AN578, "Use of the SSP Module | 4.0 | BTFSC | | | in the I <sup>2</sup> C Multi-Master Environment." | 143 | BTFSS | | | Assembler | | BTG | | | MPASM Assembler | | Buffer Full bit, BF | | | Asynchronous Master Transmission | | Buffer Full Status bit, BF | | | Asynchronous Transmitter | 123 | Bus Arbitration | . 170 | | | | Bus Collision | | | | | Section | . 170 | | F | | Bus Collision | 170 | |-------------------------------------------------|-----|--------------------------------------------------|-----------| | Family of Devices | | Acknowledge | 170 | | PIC17C75X | 8 | RESTART Condition | 173 | | FERR | 125 | RESTART Condition Timing (Case1) | 173 | | Flowcharts | | RESTART Condition Timing (Case2) | 173 | | Acknowledge | 166 | START Condition | 171 | | Master Receiver | 163 | START Condition Timing | 171, 172 | | Master Transmit | 160 | STOP Condition | 174 | | RESTART Condition | | STOP Condition Timing (Case1) | 174 | | Start Condition | | STOP Condition Timing (Case2) | | | STOP Condition | | Transmit Timing | | | FOSC0 | | Bus Collision Timing | | | FOSC1 | | Clock Arbitration | | | FS0 | | Clock Arbitration Timing (Master Transmit) | | | FS1 | | Conditions to not give ACK Pulse | | | FS2 | | General Call Address Support | | | | | Master Mode | | | FS3 | | Master Mode 7-bit Reception timing | | | FSR0 | | Master Mode Operation | | | FSR1 | 54 | Master Mode Start Condition | | | G | | Master Mode Start Condition | | | GCE | | | | | General Call Address Sequence | 149 | Master Mode Transmit Sequence | | | General Call Address Support | 149 | Master Transmit Flowchart | | | General Call Enable bit, GCE | 136 | Multi-Master Communication | | | General Format for Instructions | 198 | Multi-master Mode | | | General Purpose RAM | | Operation | | | General Purpose RAM Bank | | Repeat Start Condition timing | | | General Purpose Register (GPR) | | RESTART Condition Flowchart | 157 | | GLINTD39, 52, | | Slave Mode | 144 | | Global Interrupt Disable bit, GLINTD | | Slave Reception | 145 | | GOTO | | Slave Transmission | 146 | | | | SSPBUF | 144 | | GPR (General Purpose Register) | | Start Condition Flowchart | 155 | | GPR Banks | 57 | Stop Condition Flowchart | 168 | | Graphs | _, | Stop Condition Receive or Transmit timing | | | RC Oscillator Frequency vs. VDD (CEXT = 100 p | | Stop Condition timing | | | RC Oscillator Frequency vs. VDD (CEXT = 22 pF | • | Waveforms for 7-bit Reception | | | RC Oscillator Frequency vs. VDD (CEXT = 300 p | | Waveforms for 7-bit Transmission | | | Transconductance of LF Oscillator vs.VDD | | I <sup>2</sup> C Module Address Register, SSPADD | | | Transconductance of XT Oscillator vs. VDD | 270 | I <sup>2</sup> C Slave Mode | | | Typical RC Oscillator vs. Temperature | 267 | INCF | | | H | | INCFSNZ | | | Hardware Multiplier | 67 | | | | 1 | | INCFSZ | | | I/O Ports | | In-Circuit Serial Programming | | | Bi-directional | 93 | INDF0 | | | I/O Ports | 71 | INDF1 | 54 | | Programming Considerations | | Indirect Addressing | | | Read-Modify-Write Instructions | | Indirect Addressing | | | Successive Operations | | Operation | | | 1 <sup>2</sup> C | 142 | Registers | 54 | | | | Initializing PORTB | | | I2C Input | | Initializing PORTC | 78 | | <sup>12</sup> C Master Mode Receiver Flow Chart | | Initializing PORTD | 80 | | <sup>12</sup> C Master Mode Reception | | Initializing PORTE82 | 2, 84, 86 | | <sup>12</sup> C Master Mode RESTART Condition | | INSTA | 48 | | I <sup>2</sup> C Mode Selection | 143 | Instruction Flow/Pipelining | | | I <sup>2</sup> C Module | | Instruction Set | | | Acknowledge Flow Chart | 166 | ADDLW | 202 | | Acknowledge Sequence Timing | 165 | ADDWF | | | Addressing | 145 | ADDWF | | | Baud Rate Generator | 153 | ANDLW | | | Block Diagram | 151 | ANDWF | | | BRG Block Diagram | | | | | BRG Reset due to SDA Collision | | BCF | | | BRG Timing | | BSF | | | Bus Arbitration | | BTFSC | | | | • | BTFSS | 206 | | BTG | 206 | Capture4 Interrupt | 38 | |--------------------------------------------|----------|------------------------------------------------------|---------| | CALL | 207 | Context Saving | 39 | | CLRF | 207 | Flag bits | | | CLRWDT | 208 | TMR1IE | 30 | | COMF | | TMR1IF | | | CPFSEQ | | TMR2IE | 3 | | CPFSGT | | TMR2IF | | | CPFSLT | | TMR3IE | | | DAW | | TMR3IF | | | DECF | | Global Interrupt Disable | | | DECFSNZ | | | | | | | Interrupts | | | DECFSZ | | Logic | | | GOTO | | Operation | | | INCF | | Peripheral Interrupt Enable | | | INCFSNZ | | Peripheral Interrupt Request | | | INCFSZ | 213 | PIE2 Register | | | IORLW | 214 | PIR1 Register | | | IORWF | 215 | PIR2 Register | 38 | | LCALL | 215 | PORTB Interrupt on Change | 37 | | MOVFP | 216 | PWM | 108 | | MOVLB | 216 | RA0/INT | 39 | | MOVLR | 217 | Status Register | 34 | | MOVLW | 217 | Synchronous Serial Port Interrupt | | | MOVPF | | T0CKI Interrupt | | | MOVWF | _ | Timing | | | MULLW | | TMR1 Overflow Interrupt | | | MULWF | | TMR2 Overflow Interrupt | | | NEGW | | TMR3 Overflow Interrupt | | | | | | | | NOP | | USART1 Receive Interrupt | | | RETFIE | | USART1 Transmit Interrupt | | | RETLW | | USART2 Receive Interrupt | 38 | | RETURN | | Vectors | | | RLCF | | Peripheral Interrupt | | | RLNCF | | Program Memory Locations | | | RRCF | 223 | RA0/INT Interrupt | | | RRNCF | 224 | T0CKI Interrupt | | | SETF | 224 | Vectors/Priorities | 39 | | SLEEP | 225 | Wake-up from SLEEP | 194 | | SUBLW | 225 | INTF | 34 | | SUBWF | 226 | INTSTA Register | 34 | | SUBWFB | 226 | IORLW | | | SWAPF | 227 | IORWF | | | TABLRD | | IRBPU VS. VDD | 274 | | TABLWT | | K | | | TLRD | , | KeeLoq Evaluation and Programming Tools | 000 | | TLWT | - | ReeLog Evaluation and Programming Tools | 230 | | TSTFSZ | | L | | | | | LCALL | 54, 215 | | XORLW | | M | | | XORWF | | Maps | | | nstruction Set Summary | 197 | Register File Map | 47 | | nstructions | | Memory | | | TABLRD | 64 | External Interface | 45 | | TLRD | 64 | External Memory Waveforms | | | NT Pin | 40 | Memory Map (Different Modes) | | | NTE | 34 | Mode Memory Access | | | NTEDG | 53, 97 | Organization | | | nter-Integrated Circuit (I <sup>2</sup> C) | 133 | | | | nternal Sampling Switch (Rss) Impedence | | Program Memory | | | nterrupt on Change Feature | | Program Memory Map | | | nterrupt Status Register (INTSTA) | | Microcontroller | | | nterrupts | | Microprocessor | | | · | 20 | Minimizing Current Consumption | | | A/D Interrupt | | MOVFP | | | Bus Collision Interrupt | | | 40 | | · · · · · · · · · · · · · · · · · · · | | Moving Data Between Data and Program Memories | 40 | | Capture1 Interrupt | 37 | Moving Data Between Data and Program Memories MOVLB | | | · · · · · · · · · · · · · · · · · · · | 37<br>37 | · · · · · · · · · · · · · · · · · · · | 46, 216 | | R | | PR1 | 49 | |----------------------------------------|-----------------------------------------|------------------------------------|-----------------------------------------| | R/W | 134 | PR2 | 49 | | R/W bit | 145 | PR3H/CA1H | 49 | | R/W bit | 145 | PR3L/CA1L | 49 | | RA1/T0CKI pin | 97 | PRODH | 50 | | RBIE | | PRODL | 50 | | RBIF | | PW1DCH | 49 | | RBPU | | PW1DCL | 49 | | RC Oscillator | | PW2/DCL | | | RC Oscillator Frequencies | | PW2DCH | - | | RC1IE | | PW3DCH | - | | | | PW3DCL | | | RC1IF | | RCREG1 | | | RC2IE | | RCREG2 | _ | | RC2IF | | RCSTA1 | - | | RCE, Receive Enable bit, RCE | | RCSTA2 | • • • • • • • • • • • • • • • • • • • • | | RCREG | | SPBRG1 | _ | | RCREG1 | , | SPBRG2 | _ | | RCREG2 | • | SSPADD | | | RCSTA | , , | | | | RCSTA1 | 27, 48 | SSPBUF | | | RCSTA2 | | SSPCON1 | | | Read/Write bit, R/W | 134 | SSPCON2 | | | Reading 16-bit Value | 99 | SSPSTAT | • | | Receive Overflow Indicator bit, SSPOV. | 135 | T0STA | | | Receive Status and Control Register | 117 | TBLPTRH | _ | | Register File Map | 47 | TBLPTRL | | | Registers | | TCON1 | 49, 101 | | ADCON0 | 49 | TCON2 | | | ADCON1 | 49 | TCON3 | 50, 103 | | ADRESH | | TMR0H | 48 | | ADRESL | | TMR1 | 49 | | ALUSTA | | TMR2 | 49 | | BRG | · · · | TMR3H | 49 | | BSR | | TMR3L | 49 | | CA2H | • | TXREG1 | 48 | | CA2L | | TXREG2 | 49 | | CA3H | | TXSTA1 | 48 | | CA3L | | TXSTA2 | 49 | | | | WREG | 39, 48 | | CA4H | | Regsters | • | | CA4L | | TMR0L | 48 | | CPUSTA | -, - | Reset | | | DDRB | - | Section | 23 | | DDRC | | Status Bits and Their Significance | | | DDRD | - | Time-Out in Various Situations | | | DDRE | | Time-Out Sequence | | | DDRF | ••••••••••••••••••••••••••••••••••••••• | Restart Condition Enabled bit, RSE | | | DDRG | | RETFIE | | | FSR0 | , | RETLW | | | FSR1 | , | RETURN | | | INDF0 | | | | | INDF1 | 48, 54 | RLCF | | | INSTA | 48 | RLNCF | | | INTSTA | 34 | RRCF | | | PCL | 48 | RRNCF | | | PCLATH | 48 | RSE | | | PIE1 | 35, 48 | RX Pin Sampling Scheme | 125 | | PIE2 | 36, 49 | S | | | PIR1 | | S | 134 | | PIR2 | 38, 49 | SAE | 136 | | PORTA | • | Sampling | 125 | | PORTB | | Saving STATUS and WREG in RAM | 42 | | PORTC | | SCK | | | PORTD | | SCL | | | PORTE | | SDA | | | PORTF | | SDI | | | PORTG | | SDO | | | | | | | | SEEVAL Evaluation and Programming System | 236 | SSPIE | 36 | |------------------------------------------------|---------------------------------------|----------------------------------------------|---------------| | Serial Clock, SCK | | SSPIF | 38, 145 | | Serial Clock, SCL | 144 | SSPM3:SSPM0 | 135 | | Serial Data Address, SDA | 144 | SSPOV | 135, 144, 162 | | Serial Data In, SDI | 137 | SSPSTAT | 50, 134, 144 | | Serial Data Out, SDO | 137 | ST Input | 278 | | SETF | 224 | Stack | | | SFR | 198 | Operation | 54 | | SFR (Special Function Registers) | | Pointer | | | SFR As Source/Destination | | Stack | 43 | | Signed Math | | START bit (S) | 134 | | Slave Select Synchronization | | START Condition Enabled bit, SAE | | | Slave Select, SS | | STKAV | | | SLEEP | | STOP bit (P) | • | | SLEEP Mode, All Peripherals Disabled | * | STOP Condition Enable bit | | | SLEEP Mode, BOR Enabled | | SUBLW | | | SMP | | SUBWF | | | Software Simulator (MPLAB SIM) | | SUBWFB | 226 | | SPBRG | | SWAPF | | | SPBRG1 | | Synchronous Master Mode | | | SPBRG2 | , - | Synchronous Master Reception | | | SPE | , | Synchronous Master Transmission | | | Special Features of the CPU | | Synchronous Serial Port | | | Special Function Registers | | Synchronous Serial Port Enable bit, SSPEN | | | Summary | | Synchronous Serial Port Interrupt | | | Special Function Registers, File Map | | Synchronous Serial Port Interrupt Enable, SS | | | SPI | 47 | Synchronous Serial Port Mode Select bits, | | | Master Mode | 139 | SSPM3:SSPM0 | 135 | | Serial Clock | | Synchronous Slave Mode | | | Serial Data In | _ | T | | | Serial Data Out | | TOCKI | 20 | | Serial Peripheral Interface (SPI) | | TOCKI | | | Slave Select | | TOCKI FIII | | | SPI clock | | TOCKIE | | | SPI Mode | | TOCS | | | SPI Clock Edge Select, CKE | | | | | SPI Data Input Sample Phase Select, SMP | | T0IE<br>T0IF | | | SPI Master/Slave Connection | | | _ | | SPI Module | 100 | TOSE | , | | Master/Slave Connection | 138 | T0STA<br>T16 | | | Slave Mode | | | | | Slave Select Synchronization | | Table Latch | | | Slave Synch Timing | | Table Pointer | 55 | | SS | | Table Read | 0.4 | | SSP | | Example | | | Block Diagram (SPI Mode) | | . 45.5 | | | SPI Mode | | TLRD | 64 | | SSPADD | | Table Write | 00 | | SSPBUF | | Code | | | SSPCON1 | • | Timing | | | SSPCON2 | | To External Memory | | | SSPSR | | TABLED | , | | SSPSTAT | , | TABLWT | | | SSP I <sup>2</sup> C | 104, 144 | TAD | | | SSP I <sup>2</sup> C Operation | 1/12 | TBLATH | | | SSP 1 C Operation | 143 | TBLATL | | | SPI Master Mode | 120 | TBLPTRH | | | SPI Master Mode | | TBLPTRL | | | SPI Slave Mode | | TCLK12 | | | | | TCLK3 | | | SSPCON1 RegisterSSP Overflow Detect bit, SSPOV | | TCON1 | , | | SSPADD | | TCON2 | | | | | TCON2,TCON3 | | | SSPBUF | , | TCON3 | | | SSPCON1 | , , , , , , , , , , , , , , , , , , , | Time-Out Sequence | | | SSPEN | | Timer Resources | 95 | | OO: LIN | | | | ### **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this Data Sheet. | To: | Technical Publications Manager | Total Pages Sent | |------|-----------------------------------------------|--------------------------------------------------| | RE: | : Reader Response | | | Froi | om: Name | | | | Company | | | | | | | | | | | _ | Telephone: () | FAX: () | | | plication (optional): | | | Wo | ould you like a reply?YN | | | Dev | vice: PIC17C7XX Literature | Number: DS30289C | | Que | estions: | | | 1. | What are the best features of this document | t? | | | | _ | | 2. | How does this document meet your hardwa | re and software development needs? | | | | | | 3. | Do you find the organization of this data she | eet easy to follow? If not, why? | | | | | | 4. | What additions to the data sheet do you thin | nk would enhance the structure and subject? | | | | | | 5. | What deletions from the data sheet could be | e made without affecting the overall usefulness? | | | | | | 6. | Is there any incorrect or misleading informa | tion (what and where)? | | | | | | 7. | How would you improve this document? | | | | | | | 8. | How would you improve our software, syste | ms, and silicon products? | | | | | | | | |