

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                    |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 33MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                           |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 66                                                                          |
| Program Memory Size        | 16KB (8K x 16)                                                              |
| Program Memory Type        | ОТР                                                                         |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 678 × 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                                 |
| Data Converters            | A/D 16x10b                                                                  |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 80-TQFP                                                                     |
| Supplier Device Package    | 80-TQFP (12x12)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic17c762t-33i-pt |
|                            |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Pin Diagrams cont.'d



| TABLE 3-1:  | PINC       | DUT DE      | SCRIP       | TIONS       |            | T                  |                |                                                                                                                                                                                                                                                           |
|-------------|------------|-------------|-------------|-------------|------------|--------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | F          | PIC17C7     | 5X          | PIC17       | 7C76X      |                    |                |                                                                                                                                                                                                                                                           |
| Name        | DIP<br>No. | PLCC<br>No. | TQFP<br>No. | PLCC<br>No. | QFP<br>No. | I/O/P<br>Type      | Buffer<br>Type | Description                                                                                                                                                                                                                                               |
| OSC1/CLKIN  | 47         | 50          | 39          | 62          | 49         | Ι                  | ST             | Oscillator input in Crystal/Resonator or RC Oscillator<br>mode. External clock input in External Clock mode.                                                                                                                                              |
| OSC2/CLKOUT | 48         | 51          | 40          | 63          | 50         | 0                  |                | Oscillator output. Connects to crystal or resonator in<br>Crystal Oscillator mode. In RC Oscillator or External<br>Clock modes, OSC2 pin outputs CLKOUT which has<br>one fourth the frequency (Fosc/4) of OSC1 and<br>denotes the instruction cycle rate. |
| MCLR/Vpp    | 15         | 16          | 7           | 20          | 9          | I/P                | ST             | Master clear (RESET) input or Programming Voltage (VPP) input. This is the active low RESET input to the device.                                                                                                                                          |
|             |            |             |             |             |            |                    |                | PORTA pins have individual differentiations that are listed in the following descriptions:                                                                                                                                                                |
| RA0/INT     | 56         | 60          | 48          | 72          | 58         | I                  | ST             | RA0 can also be selected as an external inter-<br>rupt input. Interrupt can be configured to be on<br>positive or negative edge. Input only pin.                                                                                                          |
| RA1/T0CKI   | 41         | 44          | 33          | 56          | 43         | I                  | ST             | RA1 can also be selected as an external inter-<br>rupt input and the interrupt can be configured to<br>be on positive or negative edge. RA1 can also<br>be selected to be the clock input to the Timer0<br>timer/counter. Input only pin.                 |
| RA2/SS/SCL  | 42         | 45          | 34          | 57          | 44         | I/O <sup>(2)</sup> | ST             | RA2 can also be used as the slave select input<br>for the SPI or the clock input for the I <sup>2</sup> C bus.<br>High voltage, high current, open drain port pin.                                                                                        |
| RA3/SDI/SDA | 43         | 46          | 35          | 58          | 45         | I/O <sup>(2)</sup> | ST             | RA3 can also be used as the data input for the SPI or the data for the I <sup>2</sup> C bus.<br>High voltage, high current, open drain port pin.                                                                                                          |
| RA4/RX1/DT1 | 40         | 43          | 32          | 51          | 38         | I/O <sup>(1)</sup> | ST             | RA4 can also be selected as the USART1 (SCI)<br>Asynchronous Receive or USART1 (SCI)<br>Synchronous Data.<br>Output available from USART only.                                                                                                            |
| RA5/TX1/CK1 | 39         | 42          | 31          | 50          | 37         | I/O <sup>(1)</sup> | ST             | RA5 can also be selected as the USART1 (SCI)<br>Asynchronous Transmit or USART1 (SCI)<br>Synchronous Clock.<br>Output available from USART only.                                                                                                          |
|             |            |             |             |             |            |                    |                | PORTB is a bi-directional I/O Port with software<br>configurable weak pull-ups.                                                                                                                                                                           |
| RB0/CAP1    | 55         | 59          | 47          | 71          | 57         | I/O                | ST             | RB0 can also be the Capture1 input pin.                                                                                                                                                                                                                   |
| RB1/CAP2    | 54         | 58          | 46          | 70          | 56         | I/O                | ST             | RB1 can also be the Capture2 input pin.                                                                                                                                                                                                                   |
| RB2/PWM1    | 50         | 54          | 42          | 66          | 52         | I/O                | ST             | RB2 can also be the PWM1 output pin.                                                                                                                                                                                                                      |
| RB3/PWM2    | 53         | 57          | 45          | 69          | 55         | I/O                | ST             | RB3 can also be the PWM2 output pin.                                                                                                                                                                                                                      |
| RB4/TCLK12  | 52         | 56          | 44          | 68          | 54         | I/O                | ST             | RB4 can also be the external clock input to Timer1 and Timer2.                                                                                                                                                                                            |
| RB5/TCLK3   | 51         | 55          | 43          | 67          | 53         | I/O                | ST             | RB5 can also be the external clock input to Timer3.                                                                                                                                                                                                       |
| RB6/SCK     | 44         | 47          | 36          | 59          | 46         | I/O                | ST             | RB6 can also be used as the master/slave clock for the SPI.                                                                                                                                                                                               |
| RB7/SDO     | 45         | 48          | 37          | 60          | 47         | I/O                | ST             | RB7 can also be used as the data output for the SPI.                                                                                                                                                                                                      |

#### 

Legend: I = Input only; O = Output only; I/O = Input/Output; P = Power; — = Not Used; TTL = TTL input;

ST = Schmitt Trigger input

**Note 1:** The output is only available by the peripheral operation.

2: Open drain input/output pin. Pin forced to input upon any device RESET.

DS30289C-page 14

# 5.0 RESET

The PIC17CXXX differentiates between various kinds of RESET:

- Power-on Reset (POR)
- Brown-out Reset
- MCLR Reset
- WDT Reset

Some registers are not affected in any RESET condition, their status is unknown on POR and unchanged in any other RESET. Most other registers are forced to a "RESET state". The TO and PD bits are set or cleared differently in different RESET situations, as indicated in Table 5-3. These bits, in conjunction with the POR and BOR bits, are used in software to determine the nature of the RESET. See Table 5-4 for a full description of the RESET states of all registers.

When the device enters the "RESET state", the Data Direction registers (DDR) are forced set, which will make the I/O hi-impedance inputs. The RESET state of some peripheral modules may force the I/O to other operations, such as analog inputs or the system bus.

**Note:** While the device is in a RESET state, the internal phase clock is held in the Q1 state. Any processor mode that allows external execution will force the RE0/ALE pin as a low output and the RE1/OE and RE2/WR pins as high outputs.

A simplified block diagram of the On-Chip Reset Circuit is shown in Figure 5-1.



# FIGURE 5-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT

# 6.2 Peripheral Interrupt Enable Register1 (PIE1) and Register2 (PIE2)

These registers contains the individual enable bits for the peripheral interrupts.

# REGISTER 6-2: PIE1 REGISTER (ADDRESS: 17h, BANK 1)

|       |             | •                               |            | ,            | ,            |              |                 |       |
|-------|-------------|---------------------------------|------------|--------------|--------------|--------------|-----------------|-------|
|       | R/W-0       | R/W-0                           | R/W-0      | R/W-0        | R/W-0        | R/W-0        | R/W-0           | R/W-0 |
|       | RBIE        | TMR3IE                          | TMR2IE     | TMR1IE       | CA2IE        | CA1IE        | TX1IE           | RC1IE |
|       | bit 7       |                                 |            |              |              |              |                 | bit 0 |
|       |             |                                 |            |              |              |              |                 |       |
| bit 7 |             | RTB Interrupt                   | •          |              |              |              |                 |       |
|       |             | e PORTB inte<br>e PORTB inte    |            |              |              |              |                 |       |
| bit 6 |             | MR3 Interrup                    | •          | •            |              |              |                 |       |
| bit 0 |             | • TMR3 interr                   |            |              |              |              |                 |       |
|       | 0 = Disable | e TMR3 inter                    | rupt       |              |              |              |                 |       |
| bit 5 |             | MR2 Interrup                    |            |              |              |              |                 |       |
|       |             | e TMR2 interr<br>e TMR2 inter   | •          |              |              |              |                 |       |
| bit 4 |             | MR1 Interrup                    | •          |              |              |              |                 |       |
| DIL 4 |             | • TMR1 interr                   |            |              |              |              |                 |       |
|       |             | e TMR1 inter                    | •          |              |              |              |                 |       |
| bit 3 |             | pture2 Interr                   |            | oit          |              |              |                 |       |
|       |             | e Capture2 in<br>e Capture2 ir  |            |              |              |              |                 |       |
| bit 2 |             | e Capture2 in<br>apture1 Interr | •          | vit          |              |              |                 |       |
|       |             | e Capture1 in                   |            | ni -         |              |              |                 |       |
|       |             | e Capture1 ir                   |            |              |              |              |                 |       |
| bit 1 |             | ART1 Transr                     |            |              |              |              |                 |       |
|       |             | e USART1 Tra<br>e USART1 Tr     |            |              |              |              |                 |       |
| bit 0 |             | SART1 Recei                     |            |              | ταρι         |              |                 |       |
| DILO  |             | USART1 Re                       |            |              |              |              |                 |       |
|       |             | e USART1 R                      |            |              |              |              |                 |       |
|       |             |                                 |            |              |              |              |                 |       |
|       | Legend:     |                                 |            |              |              |              |                 |       |
|       | R = Reada   | ble bit                         | W = W      | /ritable bit | U = Unim     | plemented bi | it, read as '0' |       |
|       | - n = Value | at POR Res                      | et '1' = B | it is set    | '0' = Bit is | s cleared    | x = Bit is un   | known |
|       |             |                                 |            |              |              |              |                 |       |

# 6.4 Interrupt Operation

Global Interrupt Disable bit, GLINTD (CPUSTA<4>), enables all unmasked interrupts (if clear), or disables all interrupts (if set). Individual interrupts can be disabled through their corresponding enable bits in the INTSTA register. Peripheral interrupts need either the global peripheral enable PEIE bit disabled, or the specific peripheral enable bit disabled. Disabling the peripherals via the global peripheral enable bit, disables all peripheral interrupts. GLINTD is set on RESET (interrupts disabled).

The RETFIE instruction clears the GLINTD bit while forcing the Program Counter (PC) to the value loaded at the Top-of-Stack.

When an interrupt is responded to, the GLINTD bit is automatically set to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with the interrupt vector. There are four interrupt vectors which help reduce interrupt latency.

The peripheral interrupt vector has multiple interrupt sources. Once in the peripheral Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The peripheral interrupt flag bit(s) must be cleared in software before reenabling interrupts to avoid continuous interrupts.

The PIC17C7XX devices have four interrupt vectors. These vectors and their hardware priority are shown in Table 6-1. If two enabled interrupts occur "at the same time", the interrupt of the highest priority will be serviced first. This means that the vector address of that interrupt will be loaded into the program counter (PC).

#### TABLE 6-1: INTERRUPT VECTORS/ PRIORITIES

| Address | Vector                                       | Priority    |
|---------|----------------------------------------------|-------------|
| 0008h   | External Interrupt on RA0/<br>INT pin (INTF) | 1 (Highest) |
| 0010h   | TMR0 Overflow Interrupt<br>(T0IF)            | 2           |
| 0018h   | External Interrupt on T0CKI<br>(T0CKIF)      | 3           |
| 0020h   | Peripherals (PEIF)                           | 4 (Lowest)  |

- Note 1: Individual interrupt flag bits are set, regardless of the status of their corresponding mask bit or the GLINTD bit.
  - 2: Before disabling any of the INTSTA enable bits, the GLINTD bit should be set (disabled).

# 6.5 RA0/INT Interrupt

The external interrupt on the RA0/INT pin is edge triggered. Either the rising edge if the INTEDG bit (T0STA<7>) is set, or the falling edge if the INTEDG bit is clear. When a valid edge appears on the RA0/INT pin, the INTF bit (INTSTA<4>) is set. This interrupt can be disabled by clearing the INTE control bit (INTSTA<0>). The INT interrupt can wake the processor from SLEEP. See Section 17.4 for details on SLEEP operation.

# 6.6 T0CKI Interrupt

The external interrupt on the RA1/T0CKI pin is edge triggered. Either the rising edge if the T0SE bit (T0STA<6>) is set, or the falling edge if the T0SE bit is clear. When a valid edge appears on the RA1/T0CKI pin, the T0CKIF bit (INTSTA<6>) is set. This interrupt can be disabled by clearing the T0CKIE control bit (INTSTA<2>). The T0CKI interrupt can wake up the processor from SLEEP. See Section 17.4 for details on SLEEP operation.

# 6.7 Peripheral Interrupt

The peripheral interrupt flag indicates that at least one of the peripheral interrupts occurred (PEIF is set). The PEIF bit is a read only bit and is a bit wise OR of all the flag bits in the PIR registers AND'd with the corresponding enable bits in the PIE registers. Some of the peripheral interrupts can wake the processor from SLEEP. See Section 17.4 for details on SLEEP operation.

# 6.8 Context Saving During Interrupts

During an interrupt, only the returned PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt; e.g. WREG, ALUSTA and the BSR registers. This requires implementation in software.

Example 6-2 shows the saving and restoring of information for an Interrupt Service Routine. This is for a simple interrupt scheme, where only one interrupt may occur at a time (no interrupt nesting). The SFRs are stored in the non-banked GPR area.

Example 6-2 shows the saving and restoring of information for a more complex Interrupt Service Routine. This is useful where nesting of interrupts is required. A maximum of 6 levels can be done by this example. The BSR is stored in the non-banked GPR area, while the other registers would be stored in a particular bank. Therefore, 6 saves may be done with this routine (since there are 6 non-banked GPR registers). These routines require a dedicated indirect addressing register, FSR0, to be selected for this.

The PUSH and POP code segments could either be in each Interrupt Service Routine, or could be subroutines that were called. Depending on the application, other registers may also need to be saved.

# 7.1.2 EXTERNAL MEMORY INTERFACE

When either Microprocessor or Extended Microcontroller mode is selected, PORTC, PORTD and PORTE are configured as the system bus. PORTC and PORTD are the multiplexed address/data bus and PORTE<2:0> is for the control signals. External components are needed to demultiplex the address and data. This can be done as shown in Figure 7-4. The waveforms of address and data are shown in Figure 7-3. For complete timings, please refer to the electrical specification section.

# FIGURE 7-3: EXTERNAL PROGRAM MEMORY ACCESS

| VA                         | VEFORMS                |
|----------------------------|------------------------|
| Q1   Q2   Q3   Q4          | Q1   Q2   Q3   Q4   Q1 |
| AD(                        |                        |
| <15:0> Address out Data in | Address out Data out   |
| ALE                        |                        |
| OE                         | 1 <u> </u>             |
| WR                         | ·                      |
| Read Cycle                 | Write Cycle            |
|                            |                        |

The system bus requires that there is no bus conflict (minimal leakage), so the output value (address) will be capacitively held at the desired value.

As the speed of the processor increases, external EPROM memory with faster access time must be used. Table 7-2 lists external memory speed requirements for a given PIC17C7XX device frequency.

In Extended Microcontroller mode, when the device is executing out of internal memory, the control signals will continue to be active. That is, they indicate the action that is occurring in the internal memory. The external memory access is ignored.

The following selection is for use with Microchip EPROMs. For interfacing to other manufacturers memory, please refer to the electrical specifications of the desired PIC17C7XX device, as well as the desired memory device to ensure compatibility.

# TABLE 7-2:EPROM MEMORY ACCESSTIME ORDERING SUFFIX

| PIC17C7XX<br>Oscillator<br>Frequency | Instruction<br>Cycle Time<br>(TCY) | EPROM Suffix |
|--------------------------------------|------------------------------------|--------------|
| 8 MHz                                | 500 ns                             | -25          |
| 16 MHz                               | 250 ns                             | -15          |
| 20 MHz                               | 200 ns                             | -10          |
| 25 MHz                               | 160 ns                             | -70          |

**Note:** The access times for this requires the use of fast SRAMs.

The electrical specifications now include timing specifications for the memory interface with PIC17LCXXX devices. These specifications reflect the capability of the device by characterization. Please validate your design with these timings.



## 7.2.2.2 CPU Status Register (CPUSTA)

The CPUSTA register contains the status and control bits for the CPU. This register has a bit that is used to globally enable/disable interrupts. If only a specific interrupt is desired to be enabled/disabled, please refer to the Interrupt Status (INTSTA) register and the Peripheral Interrupt Enable (PIE) registers. The CPUSTA register also indicates if the stack is available and contains the Power-down (PD) and Time-out (TO) bits. The TO, PD, and STKAV bits are not writable. These bits are set and cleared according to device

logic. Therefore, the result of an instruction with the CPUSTA register as destination may be different than intended.

The  $\overrightarrow{\text{POR}}$  bit allows the differentiation between a Power-on Reset, external  $\overrightarrow{\text{MCLR}}$  Reset, or a WDT Reset. The BOR bit indicates if a Brown-out Reset occurred.

**Note 1:** The BOR status bit is a don't care and is not necessarily predictable if the Brown-out circuit is disabled (when the BODEN bit in the Configuration word is programmed).

### REGISTER 7-2: CPUSTA REGISTER (ADDRESS: 06h, UNBANKED)

| _ | U-0   | U-0 | R-1   | R/W-1  | R-1 | R-1 | R/W-0 | R/W-1 |
|---|-------|-----|-------|--------|-----|-----|-------|-------|
|   | _     |     | STKAV | GLINTD | TO  | PD  | POR   | BOR   |
|   | bit 7 |     |       |        |     |     |       | bit 0 |

| bit 7-6 | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                           |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 5   | <ul> <li>STKAV: Stack Available bit</li> <li>This bit indicates that the 4-bit stack pointer value is Fh, or has rolled over from Fh → 0h (stack overflow).</li> <li>1 = Stack is available</li> <li>0 = Stack is full, or a stack overflow may have occurred (once this bit has been cleared by a stack overflow, only a device RESET will set this bit)</li> </ul> |
| bit 4   | <ul> <li>GLINTD: Global Interrupt Disable bit</li> <li>This bit disables all interrupts. When enabling interrupts, only the sources with their enable bits set can cause an interrupt.</li> <li>1 = Disable all interrupts</li> <li>0 = Enables all unmasked interrupts</li> </ul>                                                                                   |
| bit 3   | TO: WDT Time-out Status bit<br>1 = After power-up, by a CLRWDT instruction, or by a SLEEP instruction<br>0 = A Watchdog Timer time-out occurred                                                                                                                                                                                                                      |
| bit 2   | <b>PD</b> : Power-down Status bit<br>1 = After power-up or by the CLRWDT instruction<br>0 = By execution of the SLEEP instruction                                                                                                                                                                                                                                    |
| bit 1   | <b>POR</b> : Power-on Reset Status bit<br>1 = No Power-on Reset occurred<br>0 = A Power-on Reset occurred (must be set by software)                                                                                                                                                                                                                                  |
| bit 0   | BOR: Brown-out Reset Status bit                                                                                                                                                                                                                                                                                                                                      |
|         | When BODEN Configuration bit is set (enabled):<br>1 = No Brown-out Reset occurred<br>0 = A Brown-out Reset occurred (must be set by software)                                                                                                                                                                                                                        |
|         | When BODEN Configuration bit is clear (disabled):<br>Don't care                                                                                                                                                                                                                                                                                                      |
|         |                                                                                                                                                                                                                                                                                                                                                                      |
|         | Legend:                                                                                                                                                                                                                                                                                                                                                              |

| Legend:                  |                  |                      |                    |
|--------------------------|------------------|----------------------|--------------------|
| R = Readable bit         | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR Reset | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

NOTES:

# 8.0 TABLE READS AND TABLE WRITES

The PIC17C7XX has four instructions that allow the processor to move data from the data memory space to the program memory space, and vice versa. Since the program memory space is 16-bits wide and the data memory space is 8-bits wide, two operations are required to move 16-bit values to/from the data memory.

The TLWT t, f and TABLWT t, i, f instructions are used to write data from the data memory space to the program memory space. The TLRD t, f and TABLRD t, i, f instructions are used to write data from the program memory space to the data memory space.

The program memory can be internal or external. For the program memory access to be external, the device needs to be operating in Microprocessor or Extended Microcontroller mode.

Figure 8-1 through Figure 8-4 show the operation of these four instructions. The steps show the sequence of operation.

# FIGURE 8-1: TLWT INSTRUCTION OPERATION



## FIGURE 8-2: TABLWT INSTRUCTION OPERATION



# 12.1 Timer0 Operation

When the TOCS (T0STA<5>) bit is set, TMR0 increments on the internal clock. When TOCS is clear, TMR0 increments on the external clock (RA1/T0CKI pin). The external clock edge can be selected in software. When the T0SE (T0STA<6>) bit is set, the timer will increment on the rising edge of the RA1/T0CKI pin. When T0SE is clear, the timer will increment on the falling edge of the RA1/T0CKI pin. The prescaler can be programmed to introduce a prescale of 1:1 to 1:256. The timer increments from 0000h to FFFFh and rolls over to 0000h. On overflow, the TMR0 Interrupt Flag bit (T0IF) is set. The TMR0 interrupt can be masked by clearing the corresponding TMR0 Interrupt Enable bit (T0IE). The TMR0 Interrupt Flag bit (T0IF) is automatically cleared when vectoring to the TMR0 interrupt vector.

# 12.2 Using Timer0 with External Clock

When an external clock input is used for Timer0, it is synchronized with the internal phase clocks. Figure 12-2 shows the synchronization of the external clock. This synchronization is done after the prescaler. The output of the prescaler (PSOUT) is sampled twice in every instruction cycle to detect a rising or a falling edge. The timing requirements for the external clock are detailed in the electrical specification section.

#### 12.2.1 DELAY FROM EXTERNAL CLOCK EDGE

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time TMR0 is actually incremented. Figure 12-2 shows that this delay is between 3Tosc and 7Tosc. Thus, for example, measuring the interval between two edges (e.g. period) will be accurate within  $\pm$ 4Tosc ( $\pm$ 121 ns @ 33 MHz).



### FIGURE 12-1: TIMER0 MODULE BLOCK DIAGRAM





# 14.2 USART Asynchronous Mode

In this mode, the USART uses standard nonreturn-tozero (NRZ) format (one START bit, eight or nine data bits, and one STOP bit). The most common data format is 8-bits. An on-chip dedicated 8-bit baud rate generator can be used to derive standard baud rate frequencies from the oscillator. The USART's transmitter and receiver are functionally independent but use the same data format and baud rate. The baud rate generator produces a clock x64 of the bit shift rate. Parity is not supported by the hardware, but can be implemented in software (and stored as the ninth data bit). Asynchronous mode is stopped during SLEEP.

The Asynchronous mode is selected by clearing the SYNC bit (TXSTA<4>).

The USART Asynchronous module consists of the following components:

- Baud Rate Generator
- Sampling Circuit
- Asynchronous Transmitter
- Asynchronous Receiver

### 14.2.1 USART ASYNCHRONOUS TRANSMITTER

The USART transmitter block diagram is shown in Figure 14-1. The heart of the transmitter is the transmit shift register (TSR). The shift register obtains its data from the read/write transmit buffer (TXREG). TXREG is loaded with data in software. The TSR is not loaded until the STOP bit has been transmitted from the previous load. As soon as the STOP bit is transmitted, the TSR is loaded with new data from the TXREG (if available). Once TXREG transfers the data to the TSR (occurs in one TCY at the end of the current BRG cvcle), the TXREG is empty and an interrupt bit, TXIF, is set. This interrupt can be enabled/disabled by setting/clearing the TXIE bit. TXIF will be set, regardless of TXIE and cannot be reset in software. It will reset only when new data is loaded into TXREG. While TXIF indicates the status of the TXREG, the TRMT (TXSTA<1>) bit shows the status of the TSR.

TRMT is a read only bit which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR is empty.

| Note: | The TSR is not mapped in data memory, |
|-------|---------------------------------------|
|       | so it is not available to the user.   |

Transmission is enabled bv settina the TXEN (TXSTA<5>) bit. The actual transmission will not occur until TXREG has been loaded with data and the baud rate generator (BRG) has produced a shift clock (Figure 14-3). The transmission can also be started by first loading TXREG and then setting TXEN. Normally, when transmission is first started, the TSR is empty, so a transfer to TXREG will result in an immediate transfer to TSR, resulting in an empty TXREG. A back-to-back transfer is thus possible (Figure 14-4). Clearing TXEN during a transmission will cause the transmission to be aborted. This will reset the transmitter and the TX/CK pin will revert to hi-impedance.

In order to select 9-bit transmission, the TX9 (TXSTA<6>) bit should be set and the ninth bit value should be written to TX9D (TXSTA<0>). The ninth bit value must be written before writing the 8-bit data to the TXREG. This is because a data write to TXREG can result in an immediate transfer of the data to the TSR (if the TSR is empty).

Steps to follow when setting up an Asynchronous Transmission:

- 1. Initialize the SPBRG register for the appropriate baud rate.
- 2. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit.
- 3. If interrupts are desired, then set the TXIE bit.
- 4. If 9-bit transmission is desired, then set the TX9 bit.
- 5. If 9-bit transmission is selected, the ninth bit should be loaded in TX9D.
- 6. Load data to the TXREG register.
- 7. Enable the transmission by setting TXEN (starts transmission).

# FIGURE 14-3: ASYNCHRONOUS MASTER TRANSMISSION



# 14.3 USART Synchronous Master Mode

In Master Synchronous mode, the data is transmitted in a half-duplex manner; i.e., transmission and reception do not occur at the same time: when transmitting data, the reception is inhibited and vice versa. The synchronous mode is entered by setting the SYNC (TXSTA<4>) bit. In addition, the SPEN (RCSTA<7>) bit is set in order to configure the I/O pins to CK (clock) and DT (data) lines, respectively. The Master mode indicates that the processor transmits the master clock on the CK line. The Master mode is entered by setting the CSRC (TXSTA<7>) bit.

#### 14.3.1 USART SYNCHRONOUS MASTER TRANSMISSION

The USART transmitter block diagram is shown in Figure 14-1. The heart of the transmitter is the transmit (serial) shift register (TSR). The shift register obtains its data from the read/write transmit buffer TXREG. TXREG is loaded with data in software. The TSR is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from TXREG (if available). Once TXREG transfers the data to the TSR (occurs in one TCY at the end of the current BRG cycle), TXREG is empty and the TXIF bit is set. This interrupt can be enabled/disabled by setting/clearing the TXIE bit. TXIF will be set regardless of the state of bit TXIE and cannot be cleared in software. It will reset only when new data is loaded into TXREG. While TXIF indicates the status of TXREG, TRMT (TXSTA<1>) shows the status of the TSR. TRMT is a read only bit which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR is empty. The TSR is not mapped in data memory, so it is not available to the user.

Transmission is enabled by setting the TXEN (TXSTA<5>) bit. The actual transmission will not occur until TXREG has been loaded with data. The first data bit will be shifted out on the next available rising edge of the clock on the TX/CK pin. Data out is stable around the falling edge of the synchronous clock (Figure 14-9). The transmission can also be started by first loading TXREG and then setting TXEN. This is advantageous when slow baud rates are selected, since BRG is kept in RESET when the TXEN, CREN, and SREN bits are clear. Setting the TXEN bit will start the BRG, creating a shift clock immediately. Normally when transmission is first started, the TSR is empty, so a transfer to TXREG will result in an immediate transfer to the TSR, resulting in an empty TXREG. Back-to-back transfers are possible.

Clearing TXEN during a transmission will cause the transmission to be aborted and will reset the transmitter. The RX/DT and TX/CK pins will revert to hi-impedance. If either CREN or SREN are set during a transmission, the transmission is aborted and the RX/ DT pin reverts to a hi-impedance state (for a reception). The TX/CK pin will remain an output if the CSRC bit is set (internal clock). The transmitter logic is not reset, although it is disconnected from the pins. In order to reset the transmitter, the user has to clear the TXEN bit. If the SREN bit is set (to interrupt an ongoing transmission and receive a single word), then after the single word is received, SREN will be cleared and the serial port will revert back to transmitting, since the TXEN bit is still set. The DT line will immediately switch from hiimpedance Receive mode to transmit and start driving. To avoid this, TXEN should be cleared.

In order to select 9-bit transmission, the TX9 (TXSTA<6>) bit should be set and the ninth bit should be written to TX9D (TXSTA<0>). The ninth bit must be written before writing the 8-bit data to TXREG. This is because a data write to TXREG can result in an immediate transfer of the data to the TSR (if the TSR is empty). If the TSR was empty and TXREG was written before writing the "new" TX9D, the "present" value of TX9D is loaded.

Steps to follow when setting up a Synchronous Master Transmission:

- 1. Initialize the SPBRG register for the appropriate baud rate (see Baud Rate Generator Section for details).
- 2. Enable the synchronous master serial port by setting the SYNC, SPEN, and CSRC bits.
- 3. Ensure that the CREN and SREN bits are clear (these bits override transmission when set).
- If interrupts are desired, then set the TXIE bit (the GLINTD bit must be clear and the PEIE bit must be set).
- 5. If 9-bit transmission is desired, then set the TX9 bit.
- 6. If 9-bit transmission is selected, the ninth bit should be loaded in TX9D.
- 7. Start transmission by loading data to the TXREG register.
- 8. Enable the transmission by setting TXEN.

Writing the transmit data to the TXREG, then enabling the transmit (setting TXEN), allows transmission to start sooner than doing these two events in the reverse order.

Note: To terminate a transmission, either clear the SPEN bit, or the TXEN bit. This will reset the transmit logic, so that it will be in the proper state when transmit is reenabled.

# 15.2.12 I<sup>2</sup>C MASTER MODE RECEPTION

Master mode reception is enabled by programming the receive enable bit, RCEN (SSPCON2<3>).

| Note: | The SSP Module must be in an IDLE        |
|-------|------------------------------------------|
|       | STATE before the RCEN bit is set, or the |
|       | RCEN bit will be disregarded.            |

The baud rate generator begins counting and on each rollover, the state of the SCL pin changes (high to low/ low to high) and data is shifted into the SSPSR. After the falling edge of the eighth clock, the receive enable flag is automatically cleared, the contents of the SSPSR are loaded into the SSPBUF, the BF flag is set, the SSPIF is set and the baud rate generator is suspended from counting, holding SCL low. The SSP is now in IDLE state, awaiting the next command. When the buffer is read by the CPU, the BF flag is automatically cleared. The user can then send an acknowledge bit at the end of reception, by setting the acknowledge sequence enable bit, ACKEN (SSPCON2<4>).

# 15.2.12.1 BF Status Flag

In receive operation, BF is set when an address or data byte is loaded into SSPBUF from SSPSR. It is cleared when SSPBUF is read.

#### 15.2.12.2 SSPOV Status Flag

In receive operation, SSPOV is set when 8 bits are received into the SSPSR, and the BF flag is already set from a previous reception.

#### 15.2.12.3 WCOL Status Flag

If the user writes the SSPBUF when a receive is already in progress (i.e., SSPSR is still shifting in a data byte), then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur).

# 15.2.15 CLOCK ARBITRATION

Clock arbitration occurs when the master, during any receive, transmit, or Repeated Start/Stop condition, deasserts the SCL pin (SCL allowed to float high). When the SCL pin is allowed to float high, the baud rate generator (BRG) is suspended from counting until the SCL pin is actually sampled high. When the SCL pin is sampled high, the baud rate generator is reloaded with the contents of SSPADD<6:0> and begins counting. This ensures that the SCL high time will always be at least one BRG rollover count, in the event that the clock is held low by an external device (Figure 15-33).

#### 15.2.16 SLEEP OPERATION

While in SLEEP mode, the I<sup>2</sup>C module can receive addresses or data and when an address match or complete byte transfer occurs, wake the processor from SLEEP (if the SSP interrupt is enabled).

#### 15.2.17 EFFECTS OF A RESET

A RESET disables the SSP module and terminates the current transfer.

### FIGURE 15-33: CLOCK ARBITRATION TIMING IN MASTER TRANSMIT MODE



| MO    | VLR                            | Move Lite<br>BSR                                                           | eral to hi                                                                                                                                                                                                                                                                  | igh nibb | le in                           |  |  |  |
|-------|--------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------|--|--|--|
| Synt  | ax:                            | [ label ]                                                                  | MOVLR                                                                                                                                                                                                                                                                       | k        |                                 |  |  |  |
| Ope   | rands:                         | $0 \le k \le 15$                                                           |                                                                                                                                                                                                                                                                             |          |                                 |  |  |  |
| Ope   | ration:                        | $k \rightarrow (BSR)$                                                      | <7:4>)                                                                                                                                                                                                                                                                      |          |                                 |  |  |  |
| Statu | us Affected:                   | None                                                                       |                                                                                                                                                                                                                                                                             |          |                                 |  |  |  |
| Enc   | oding:                         | 1011                                                                       | 101x                                                                                                                                                                                                                                                                        | kkkk     | uuuu                            |  |  |  |
| Des   | cription:                      | most signifi<br>Select Regi<br>4-bits of the<br>are affected<br>BSR is unc | The 4-bit literal 'k' is loaded into the<br>most significant 4-bits of the Bank<br>Select Register (BSR). Only the high<br>4-bits of the Bank Select Register<br>are affected. The lower half of the<br>BSR is unchanged. The assembler<br>will encode the "u" fields as 0. |          |                                 |  |  |  |
| Wor   | ds:                            | 1                                                                          | 1                                                                                                                                                                                                                                                                           |          |                                 |  |  |  |
| Cyc   | les:                           | 1                                                                          |                                                                                                                                                                                                                                                                             |          |                                 |  |  |  |
| QC    | ycle Activity:                 |                                                                            |                                                                                                                                                                                                                                                                             |          |                                 |  |  |  |
|       | Q1                             | Q2                                                                         | Q3                                                                                                                                                                                                                                                                          |          | Q4                              |  |  |  |
|       | Decode                         | Read literal<br>'k'                                                        | Proce:<br>Data                                                                                                                                                                                                                                                              | a lite   | Write<br>eral 'k' to<br>SR<7:4> |  |  |  |
|       | <u>mple</u> :<br>Before Instru | MOVLR 5                                                                    | i                                                                                                                                                                                                                                                                           | ·        |                                 |  |  |  |
|       | BSR regi                       | ster = 0x                                                                  | 22                                                                                                                                                                                                                                                                          |          |                                 |  |  |  |
|       | After Instruct<br>BSR regi     |                                                                            | 52                                                                                                                                                                                                                                                                          |          |                                 |  |  |  |

| MO\              | /LW           | Move Lit             | eral to V              | VREG            | 6   |                  |  |
|------------------|---------------|----------------------|------------------------|-----------------|-----|------------------|--|
| Synt             | ax:           | [ label ]            | MOVLW                  | / k             |     |                  |  |
| Ope              | rands:        | $0 \le k \le 2$      | $0 \le k \le 255$      |                 |     |                  |  |
| Operation:       |               | $k \rightarrow (WR)$ | $k \rightarrow (WREG)$ |                 |     |                  |  |
| Status Affected: |               | None                 |                        |                 |     |                  |  |
| Enco             | oding:        | 1011                 | 0000                   | kkk             | k   | kkkk             |  |
| Description:     |               | The eight-<br>WREG.  | bit literal '          | k' is lo        | ade | d into           |  |
| Wor              | ds:           | 1                    |                        |                 |     |                  |  |
| Cycl             | es:           | 1                    |                        |                 |     |                  |  |
| QC               | cle Activity: |                      |                        |                 |     |                  |  |
|                  | Q1            | Q2                   | Q                      | Q3              |     | Q4               |  |
| Decode           |               | Read<br>literal 'k'  |                        | Process<br>Data |     | Vrite to<br>VREG |  |
|                  |               |                      |                        |                 |     |                  |  |
| Example:         |               | MOVLW                | 0x5A                   |                 |     |                  |  |

After Instruction WREG = 0x5A

© 1998-2013 Microchip Technology Inc.

| NEG         | W                     | Negate W                                                                | 1                                  |                             |                                                        |
|-------------|-----------------------|-------------------------------------------------------------------------|------------------------------------|-----------------------------|--------------------------------------------------------|
| Synt        | ax:                   | [ <i>label</i> ] N                                                      | EGW                                | f,s                         |                                                        |
| Ope         | rands:                | $0 \le f \le 255$<br>s $\in [0,1]$                                      | 5                                  |                             |                                                        |
| Ope         | ration:               | WREG + 2<br>WREG + 2                                                    |                                    |                             |                                                        |
| Statu       | us Affected:          | OV, C, DC                                                               | ;, Z                               |                             |                                                        |
| Enco        | oding:                | 0010                                                                    | 110s                               | ffff                        | ffff                                                   |
| Deso        | cription:             | WREG is ne<br>ment. If 's' i<br>WREG and<br>'s' is 1, the<br>memory loc | s 0, the r<br>data me<br>result is | result is pla<br>emory loca | aced in<br>tion 'f'. If                                |
| Wore        | ds:                   | 1                                                                       |                                    |                             |                                                        |
| Cycl        | es:                   | 1                                                                       |                                    |                             |                                                        |
| QC          | cle Activity:         |                                                                         |                                    |                             |                                                        |
|             | Q1                    | Q2                                                                      | Q3                                 | 3                           | Q4                                                     |
|             | Decode                | Read<br>register 'f'                                                    | Proce<br>Dat                       | a re<br>ar                  | Write<br>gister 'f'<br>nd other<br>pecified<br>egister |
|             |                       |                                                                         | •                                  | •                           |                                                        |
| <u>Exar</u> | <u>mple</u> :         | NEGW R                                                                  | EG,0                               |                             |                                                        |
|             | Before Instru<br>WREG | = 0011 1                                                                | .010 <b>[0x</b> :                  |                             |                                                        |

| NOF   | )              | No Opera        | ation       |     |    |                |
|-------|----------------|-----------------|-------------|-----|----|----------------|
| Synt  | ax:            | [ label ]       | NOP         |     |    |                |
| Ope   | rands:         | None            |             |     |    |                |
| Ope   | ration:        | No opera        | tion        |     |    |                |
| Statu | us Affected:   | None            |             |     |    |                |
| Enco  | oding:         | 0000            | 0000        | 000 | 0  | 0000           |
| Des   | cription:      | No operati      | on.         |     |    |                |
| Wor   | ds:            | 1               |             |     |    |                |
| Cycl  | es:            | 1               |             |     |    |                |
| QC    | vcle Activity: |                 |             |     |    |                |
|       | Q1             | Q2              | Q           | 3   |    | Q4             |
|       | Decode         | No<br>operation | No<br>opera |     | ор | No<br>peration |

### Example:

None.

| WREG           | =    | 0011 | 1010 <b>[0x3A]</b> , |
|----------------|------|------|----------------------|
| REG            | =    | 1010 | 1011 <b>[0xAB]</b>   |
| After Instruct | tion |      |                      |
| WREG           | =    | 1100 | 0110 <b>[0xC6]</b>   |
| REG            | =    | 1100 | 0110 <b>[0xC6]</b>   |

| TABLWT            | Table Write    | e    |                |          |
|-------------------|----------------|------|----------------|----------|
| Example1:         | TABLWT 1       | , 1, | REG            |          |
| Before Instruc    | tion           |      |                |          |
| REG               |                | =    | 0x53           |          |
| TBLATH            |                | =    | 0xAA           |          |
| TBLATL            |                | =    | 0x55           | <u>~</u> |
| TBLPTR            | חדם וסד)       | =    | 0xA35<br>0xFFF | -        |
| MEMORY(           | ,              | =    | •••••          | -        |
| After Instruction | on (table writ | e co |                | n)       |
| REG               |                | =    | 0x53           |          |
| TBLATH            |                | =    | 0x53           |          |
| TBLATL            |                | =    | 0x55           |          |
| TBLPTR            |                | =    | 0xA35          |          |
| MEMORY(           | TBLPTR - 1)    | =    | 0x535          | 5        |
| Example 2:        | TABLWT 0       | , 0, | REG            |          |
| Before Instruc    | tion           |      |                |          |
| REG               |                | =    | 0x53           |          |
| TBLATH            |                | =    | 0xAA           |          |
| TBLATL            |                | =    | 0x55           |          |
| TBLPTR            |                | =    | 0xA35          | 6        |
| MEMORY(           | TBLPTR)        | =    | 0xFFF          | F        |
| After Instruction | on (table writ | e co | mpletic        | n)       |
| REG               |                | =    | 0x53           |          |
| TBLATH            |                | =    | 0xAA           |          |
| TBLATL            |                | =    | 0x53           |          |
| TBLPTR            |                | =    | 0xA35          | 6        |
| MEMORY(           | TBLPTR)        | =    | 0xAA5          | 3        |
|                   |                |      |                |          |
|                   | 1              |      |                |          |
| Program<br>Memory | 15             |      | 0              | Data     |



| TLRD              | Table Late                                     | ch Read                                                                                                                                                               |                       |  |  |  |
|-------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|--|
| Syntax:           | [label] T                                      | LRD t,f                                                                                                                                                               |                       |  |  |  |
| Operands:         | 0 ≤ f ≤ 255<br>t ∈ [0,1]                       | i                                                                                                                                                                     |                       |  |  |  |
| Operation:        | If t = 0,<br>TBLATL →<br>If t = 1,             | → f;                                                                                                                                                                  |                       |  |  |  |
|                   | TBLATH –                                       | → f                                                                                                                                                                   |                       |  |  |  |
| Status Affected:  | None                                           |                                                                                                                                                                       |                       |  |  |  |
| Encoding:         | 1010                                           | 00tx fff                                                                                                                                                              | f ffff                |  |  |  |
| Description:      | (TBLAT) into<br>is unaffecte<br>If t = 1; high | Read data from 16-bit table latch<br>(TBLAT) into file register 'f'. Table Latch<br>is unaffected.<br>If $t = 1$ ; high byte is read<br>If $t = 0$ ; low byte is read |                       |  |  |  |
|                   | This instruc<br>with TABLR                     | tion is used in<br>D to transfer d<br>pry to data me                                                                                                                  | ata from pro-         |  |  |  |
| Words:            | 1                                              |                                                                                                                                                                       |                       |  |  |  |
| Cycles:           | 1                                              |                                                                                                                                                                       |                       |  |  |  |
| Q Cycle Activity: |                                                |                                                                                                                                                                       |                       |  |  |  |
| Q1                | Q2                                             | Q3                                                                                                                                                                    | Q4                    |  |  |  |
| Decode            | Read<br>register<br>TBLATH or<br>TBLATL        | Process<br>Data                                                                                                                                                       | Write<br>register 'f' |  |  |  |
| Example:          | TLRD t                                         | , RAM                                                                                                                                                                 |                       |  |  |  |
| Before Instr      |                                                |                                                                                                                                                                       |                       |  |  |  |
| t<br>RAM<br>TBLAT | = 0<br>= ?<br>= 0x00AF                         | (TBLATH =<br>(TBLATL =                                                                                                                                                | ,                     |  |  |  |
| After Instruc     | tion                                           |                                                                                                                                                                       |                       |  |  |  |
| RAM<br>TBLAT      | = 0xAF<br>= 0x00AF                             | (TBLATH =<br>(TBLATL =                                                                                                                                                |                       |  |  |  |
| Before Instr      |                                                |                                                                                                                                                                       |                       |  |  |  |
| t<br>RAM<br>TBLAT | = 1<br>= ?<br>= 0x00AF                         | (TBLATH =<br>(TBLATL =                                                                                                                                                |                       |  |  |  |
| After Instruc     | tion                                           |                                                                                                                                                                       |                       |  |  |  |
| RAM<br>TBLAT      | = 0x00<br>= 0x00AF                             | (TBLATH =<br>(TBLATL =                                                                                                                                                | ,                     |  |  |  |
| Program<br>Memory | 15                                             | 0                                                                                                                                                                     | Data<br>Memory        |  |  |  |
|                   |                                                |                                                                                                                                                                       | ·····                 |  |  |  |
| 16 bits           |                                                | BLAT                                                                                                                                                                  | 8 bits                |  |  |  |

© 1998-2013 Microchip Technology Inc.

# 19.8 MPLAB ICD In-Circuit Debugger

Microchip's In-Circuit Debugger, MPLAB ICD, is a powerful, low cost, run-time development tool. This tool is based on the FLASH PIC16F87X and can be used to develop for this and other PIC microcontrollers from the PIC16CXXX family. The MPLAB ICD utilizes the in-circuit debugging capability built into the PIC16F87X. This feature, along with Microchip's In-Circuit Serial Programming<sup>™</sup> protocol, offers cost-effective in-circuit FLASH debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by watching variables, single-stepping and setting break points. Running at full speed enables testing hardware in real-time.

# 19.9 PRO MATE II Universal Device Programmer

The PRO MATE II universal device programmer is a full-featured programmer, capable of operating in stand-alone mode, as well as PC-hosted mode. The PRO MATE II device programmer is CE compliant.

The PRO MATE II device programmer has programmable VDD and VPP supplies, which allow it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for instructions and error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In stand-alone mode, the PRO MATE II device programmer can read, verify, or program PIC MCU devices. It can also set code protection in this mode.

# 19.10 PICSTART Plus Entry Level Development Programmer

The PICSTART Plus development programmer is an easy-to-use, low cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient.

The PICSTART Plus development programmer supports all PIC devices with up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus development programmer is CE compliant.

# 19.11 PICDEM 1 Low Cost PIC MCU Demonstration Board

The PICDEM 1 demonstration board is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A). PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The user can program the sample microcontrollers provided with the PICDEM 1 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer, and easily test firmware. The user can also connect the PICDEM 1 demonstration board to the MPLAB ICE incircuit emulator and download the firmware to the emulator for testing. A prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push button switches and eight LEDs connected to PORTB.

# 19.12 PICDEM 2 Low Cost PIC16CXX Demonstration Board

The PICDEM 2 demonstration board is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM 2 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer, and easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 2 demonstration board to test firmware. A prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push button switches, a potentiometer for simulated analog input, a serial EEPROM to demonstrate usage of the I<sup>2</sup>C<sup>™</sup> bus and separate headers for connection to an LCD module and a keypad.

20.2

#### PIC17C7XX-16 (Commercial, Industrial, Extended) **DC Characteristics:** PIC17C7XX-33 (Commercial, Industrial, Extended) PIC17LC7XX-08 (Commercial, Industrial)

|               |        |                                | Standard Operating ter |        |                       | (unles                               | s otherwise stated)                                                                      |
|---------------|--------|--------------------------------|------------------------|--------|-----------------------|--------------------------------------|------------------------------------------------------------------------------------------|
| DC CHAI       | RACTER | ISTICS                         |                        |        | -40°C<br>-40°C<br>0°C | $\leq$ TA $\leq$<br>$\leq$ TA $\leq$ | +125°C for extended<br>+85°C for industrial<br>+70°C for commercial<br>d in Section 20.1 |
| Param.<br>No. | Sym    | Characteristic                 | Min                    | Тур†   | Мах                   | Units                                | Conditions                                                                               |
|               |        | Input Low Voltage              |                        |        |                       |                                      |                                                                                          |
|               | VIL    | I/O ports                      |                        |        |                       |                                      |                                                                                          |
| D030          |        | with TTL buffer (Note 6)       | Vss                    | -      | 0.8                   | V                                    | $4.5V \leq V\text{DD} \leq 5.5V$                                                         |
|               |        |                                | Vss                    | -      | 0.2Vdd                | V                                    | $3.0V \leq V\text{DD} \leq 4.5V$                                                         |
| D031          |        | with Schmitt Trigger buffer    |                        |        |                       |                                      |                                                                                          |
|               |        | RA2, RA3                       | Vss                    | -      | 0.3Vdd                | V                                    | I <sup>2</sup> C compliant                                                               |
|               |        | All others                     | Vss                    | -      | 0.2Vdd                | V                                    |                                                                                          |
| D032          |        | MCLR, OSC1 (in EC and RC mode) | Vss                    | -      | 0.2Vdd                | V                                    | (Note 1)                                                                                 |
| D033          |        | OSC1 (in XT, and LF mode)      | -                      | 0.5Vdd | -                     | V                                    |                                                                                          |
|               |        | Input High Voltage             |                        |        |                       |                                      |                                                                                          |
|               | Vін    | I/O ports                      |                        |        |                       |                                      |                                                                                          |
| D040          |        | with TTL buffer (Note 6)       | 2.0                    | _      | Vdd                   | V                                    | $4.5V \le V \text{DD} \le 5.5V$                                                          |
|               |        |                                | 1+0.2VDD               | -      | Vdd                   | V                                    | $3.0V \leq V\text{DD} \leq 4.5V$                                                         |
| D041          |        | with Schmitt Trigger buffer    |                        |        |                       |                                      |                                                                                          |
|               |        | RA2, RA3                       | 0.7Vdd                 | -      | Vdd                   | V                                    | I <sup>2</sup> C compliant                                                               |
|               |        | All others                     | 0.8Vdd                 | -      | Vdd                   | V                                    |                                                                                          |
| D042          |        | MCLR                           | 0.8Vdd                 | -      | Vdd                   | V                                    | (Note 1)                                                                                 |
| D043          |        | OSC1 (XT, and LF mode)         | -                      | 0.5Vdd | -                     | V                                    |                                                                                          |
| D050          | VHYS   | Hysteresis of                  | 0.15Vdd                | -      | -                     | V                                    |                                                                                          |
|               |        | Schmitt Trigger Inputs         |                        |        |                       |                                      |                                                                                          |

Data in "Typ" column is at 5V, 25°C unless otherwise stated.

t Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC17CXXX devices be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as current sourced by the pin.

4: These specifications are for the programming of the on-chip program memory EPROM through the use of the table write instructions. The complete programming specifications can be found in: PIC17C7XX Programming Specifications (Literature number DS TBD).

5: The MCLR/VPP pin may be kept in this range at times other than programming, but is not recommended.

6: For TTL buffers, the better of the two specifications may be used.

| SEEVAL Evaluation and Programming System236 |
|---------------------------------------------|
| Serial Clock, SCK                           |
| Serial Clock, SCL                           |
| Serial Data Address, SDA                    |
| Serial Data In, SDI                         |
| Serial Data Out, SDO 137                    |
| SETF                                        |
| SFR198                                      |
| SFR (Special Function Registers)43          |
| SFR As Source/Destination                   |
| Signed Math 11                              |
| Slave Select Synchronization                |
| Slave Select, SS                            |
| SLEEP                                       |
| SLEEP Mode, All Peripherals Disabled        |
| SLEEP Mode, BOR Enabled                     |
| SMP                                         |
| Software Simulator (MPLAB SIM)              |
| SPBRG                                       |
| SPBRG1                                      |
| SPBRG2                                      |
| SPE                                         |
| Special Features of the CPU                 |
|                                             |
| Summary                                     |
| SPI                                         |
| Master Mode 139                             |
| Serial Clock                                |
| Serial Data In                              |
| Serial Data Out                             |
| Serial Peripheral Interface (SPI)           |
| Slave Select                                |
| SPI clock                                   |
| SPI Mode                                    |
| SPI Clock Edge Select, CKE                  |
| SPI Data Input Sample Phase Select, SMP 134 |
| SPI Master/Slave Connection                 |
| SPI Module                                  |
| Master/Slave Connection                     |
| Slave Mode140                               |
| Slave Select Synchronization140             |
| Slave Synch Timing 140                      |
| <u>SS</u> 137                               |
| SSP133                                      |
| Block Diagram (SPI Mode)137                 |
| SPI Mode 137                                |
| SSPADD 144, 145                             |
| SSPBUF                                      |
| SSPCON1                                     |
| SSPCON2                                     |
| SSPSR                                       |
| SSPSTAT                                     |
|                                             |
| SSP I <sup>2</sup> C Operation              |
| SSP Module<br>SPI Master Mode               |
| SPI Master Mode                             |
| SPI Master/Slave Connection                 |
|                                             |
| SSPCON1 Register                            |
| SSP Overliow Detect bit, SSPOV              |
| SSFADD                                      |
| SSFB0F                                      |
| SSPCON1                                     |
| SSPEN                                       |
|                                             |

| SSPIE                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| SSPIF                                                                                                                                                                                                                                                                                                                                                                                                                       | . 38, 145                                                                                                                      |
| SSPM3:SSPM0                                                                                                                                                                                                                                                                                                                                                                                                                 | 135                                                                                                                            |
| SSPOV 135,                                                                                                                                                                                                                                                                                                                                                                                                                  | 144, 162                                                                                                                       |
| SSPSTAT                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                |
| ST Input                                                                                                                                                                                                                                                                                                                                                                                                                    | 278                                                                                                                            |
| Stack                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                |
| Operation                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                |
| Pointer                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                |
| Stack                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                |
| START bit (S)                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                |
| START Condition Enabled bit, SAE                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                |
| STKAV                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                |
| STOP bit (P)                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                |
| STOP Condition Enable bit                                                                                                                                                                                                                                                                                                                                                                                                   | 136                                                                                                                            |
| SUBLW                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                |
| SUBWF                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                |
| SUBWFB                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                |
| SWAPF                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                |
| Synchronous Master Mode                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                |
| Synchronous Master Reception                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                |
| Synchronous Master Transmission                                                                                                                                                                                                                                                                                                                                                                                             | 107                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                |
| Synchronous Serial Port                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                |
| Synchronous Serial Port Enable bit, SSPEN                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                |
| Synchronous Serial Port Interrupt                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                |
| Synchronous Serial Port Interrupt Enable, SSPIE                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                |
| Synchronous Serial Port Mode Select bits,                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                |
| SSPM3:SSPM0                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                |
| Synchronous Slave Mode                                                                                                                                                                                                                                                                                                                                                                                                      | 131                                                                                                                            |
| Т                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                |
| TOCKI                                                                                                                                                                                                                                                                                                                                                                                                                       | 39                                                                                                                             |
| T0CKI Pin                                                                                                                                                                                                                                                                                                                                                                                                                   | 40                                                                                                                             |
| T0CKIE                                                                                                                                                                                                                                                                                                                                                                                                                      | 34                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                             | ••••••                                                                                                                         |
| TOCKIF                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                |
| TOCKIF                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                             | 34<br>53, 97                                                                                                                   |
| TOCS                                                                                                                                                                                                                                                                                                                                                                                                                        | 34<br>53, 97<br>34                                                                                                             |
| TOCS<br>TOIE                                                                                                                                                                                                                                                                                                                                                                                                                | 34<br>53, 97<br>34<br>34                                                                                                       |
| T0CS<br>T0IE<br>T0IF                                                                                                                                                                                                                                                                                                                                                                                                        | 34<br>53, 97<br>34<br>34<br>53, 97                                                                                             |
| T0CS                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                |
| TOCS                                                                                                                                                                                                                                                                                                                                                                                                                        | 34<br>53, 97<br>34<br>34<br>53, 97<br>53<br>101                                                                                |
| TOCS                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                |
| TOCS           TOIE           TOIF           TOSE           TOSTA           T16           Table Latch           Table Pointer                                                                                                                                                                                                                                                                                               |                                                                                                                                |
| TOCS         TOIE         TOIF         TOSE         TOSTA         T16         Table Latch         Table Pointer         Table Read                                                                                                                                                                                                                                                                                          |                                                                                                                                |
| TOCS         TOIE         TOIF         TOSE         TOSTA         T16         Table Latch         Table Pointer         Table Read         Example                                                                                                                                                                                                                                                                          | 34<br>53, 97<br>34<br>34<br>53, 97<br>53<br>101<br>55<br>55<br>64                                                              |
| TOCS<br>TOIE<br>TOIF<br>TOSE<br>TOSTA<br>Table Latch<br>Table Pointer<br>Table Read<br>Example<br>Table Reads Section                                                                                                                                                                                                                                                                                                       | 34<br>53, 97<br>34<br>53, 97<br>53<br>101<br>55<br>55<br>64<br>64                                                              |
| TOCS                                                                                                                                                                                                                                                                                                                                                                                                                        | 34<br>53, 97<br>34<br>53, 97<br>53<br>101<br>55<br>55<br>64<br>64                                                              |
| TOCS                                                                                                                                                                                                                                                                                                                                                                                                                        | 34<br>                                                                                                                         |
| TOCS                                                                                                                                                                                                                                                                                                                                                                                                                        | 34<br>                                                                                                                         |
| TOCS         TOIE         TOIF         TOSE         TOSTA         Table Latch         Table Pointer         Table Read         Example         Table Reads Section         TLRD         Table Write         Code         Timing                                                                                                                                                                                             | 34<br>53, 97<br>34<br>53, 97<br>53<br>101<br>55<br>55<br>64<br>64<br>64<br>62<br>62                                            |
| TOCS                                                                                                                                                                                                                                                                                                                                                                                                                        | 34<br>                                                                                                                         |
| TOCS                                                                                                                                                                                                                                                                                                                                                                                                                        | 34<br>                                                                                                                         |
| TOCS                                                                                                                                                                                                                                                                                                                                                                                                                        | 34<br>53, 97<br>34<br>53, 97<br>53<br>101<br>55<br>55<br>64<br>64<br>64<br>64<br>62<br>62<br>62<br>227, 228<br>228, 229        |
| TOCS                                                                                                                                                                                                                                                                                                                                                                                                                        | 34<br>53, 97<br>34<br>53, 97<br>53<br>101<br>55<br>55<br>64<br>64<br>64<br>64<br>62<br>62<br>62<br>227, 228<br>228, 229<br>185 |
| TOCS         TOIE         TOIF         TOSE         TOSTA         T16         Table Latch         Table Pointer         Table Read         Example         Table Reads Section         TLRD         Table Write         Code         Timing         To External Memory         TABLRD         TABLWT         TAD         TBLATH                                                                                             | 34<br>                                                                                                                         |
| TOCS         TOIE         TOIF         TOSE         TOSTA         T16         Table Latch         Table Pointer         Table Read         Example         Table Reads Section         TLRD         Table Write         Code         Timing         To External Memory         TABLRD         TABLWT         TAD         TBLATH                                                                                             | 34<br>                                                                                                                         |
| TOCS         TOIE         TOIF         TOSE         TOSTA         T16         Table Latch         Table Pointer         Table Read         Example         Table Reads Section         TLRD         Table Write         Code         Timing         To External Memory         TABLRD         TABLWT         TAD         TBLATH         TBLATH         TBLATL                                                               | 34<br>                                                                                                                         |
| TOCS         TOIE         TOIF         TOSE         TOSTA         T16         Table Latch         Table Pointer         Table Read         Example         Table Reads Section         TLRD         Table Write         Code         Timing         To External Memory         TABLRD         TABLWT         TAD         TBLATH         TBLATH         TBLATL         TBLPTRH                                               | 34<br>                                                                                                                         |
| TOCS         TOIE         TOIF         TOSE         TOSTA         T16         Table Latch         Table Pointer         Table Read         Example         Table Reads Section         TLRD         Table Write         Code         Timing         To External Memory         TABLRD         TABLWT         TAD         TBLATH         TBLATH         TBLATL         TBLPTRH         TBLPTRL         TCLK12                | 34<br>                                                                                                                         |
| TOCS         TOIE         TOIF         TOSE         TOSTA         T16         Table Latch         Table Pointer         Table Read         Example         Table Reads Section         TLRD         Table Write         Code         Timing         To External Memory         TABLRD         TABLWT         TAD         TBLATH         TBLATH         TBLPTRH         TCLK12         TCLK3                                 | 34<br>                                                                                                                         |
| TOCS         TOIE         TOIF         TOSE         TOSTA         T16         Table Latch         Table Pointer         Table Read         Example         Table Reads Section         TLRD         Table Write         Code         Timing         To External Memory         TABLRD         TABLWT         TAD         TBLATH         TBLATH         TBLPTRH         TBLPTRH         TCLK12         TCON1                 | 34<br>                                                                                                                         |
| TOCS         TOIE         TOIF         TOSE         TOSTA         Table Latch         Table Pointer         Table Read         Example         Table Reads Section         TLRD         Table Write         Code         Timing         To External Memory         TABLRD         TABLWT         TAD         TAL         TBLATH         TBLATH         TBLPTRH         TCLK12         TCON1         TCON2                   | 34<br>                                                                                                                         |
| TOCS         TOIE         TOSE         TOSTA         T16         Table Latch         Table Pointer         Table Read         Example         Table Reads Section         TLRD         Table Write         Code         Timing         To External Memory         TABLRD         TABLRD         TABLATL         TBLATH         TBLPTRH         TCLK12         TCON1         TCON2         TCON2,TCON3                       | 34<br>                                                                                                                         |
| TOCS         TOIE         TOIF         TOSE         TOSTA         Table Latch         Table Pointer         Table Read         Example         Table Reads Section         TLRD         Table Write         Code         Timing         To External Memory         TABLRD         TABLWT         TAD         TBLATH         TBLATH         TBLPTRH         TBLPTRL         TCLK12         TCON1         TCON2         TCON3 | 34<br>                                                                                                                         |
| TOCS         TOIE         TOSE         TOSTA         T16         Table Latch         Table Pointer         Table Read         Example         Table Reads Section         TLRD         Table Write         Code         Timing         To External Memory         TABLRD         TABLRD         TABLATL         TBLATH         TBLPTRH         TCLK12         TCON1         TCON2         TCON2,TCON3                       | 34<br>                                                                                                                         |

 $\odot$  1998-2013 Microchip Technology Inc.