



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| 2 0 0 0 0 0                |                                                                        |
|----------------------------|------------------------------------------------------------------------|
| Product Status             | Active                                                                 |
| Core Processor             | ARM® Cortex®-M3                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 72MHz                                                                  |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB           |
| Peripherals                | DMA, Motor Control PWM, PDR, POR, PVD, PWM, Temp Sensor, WDT           |
| Number of I/O              | 51                                                                     |
| Program Memory Size        | 16KB (16K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 6K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                              |
| Data Converters            | A/D 16x12b                                                             |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 64-LQFP                                                                |
| Supplier Device Package    | -                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f103r4t6a |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| 8 | Revis | ion hist | ory                                     | 96   |
|---|-------|----------|-----------------------------------------|------|
| 7 | Order | ing info | rmation scheme                          | 95   |
|   |       | 6.6.2    | Selecting the product temperature range | . 93 |
|   |       | 6.6.1    | Reference document                      | . 92 |
|   | 6.6   | Thermal  | characteristics                         | 92   |
|   | 6.5   | LQFP48   | QFP48 package information               |      |



| Table 44.<br>Table 45. | USB DC electrical characteristics                                         |
|------------------------|---------------------------------------------------------------------------|
| Table 46.              | ADC characteristics                                                       |
| Table 47.              | $R_{AIN}$ max for $f_{ADC} = 14$ MHz                                      |
| Table 48.              | ADC accuracy - limited test conditions                                    |
| Table 49.              | ADC accuracy                                                              |
| Table 50.              | TS characteristics                                                        |
| Table 51.              | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch      |
|                        | quad flat package mechanical data                                         |
| Table 52.              | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |
|                        | package mechanical data                                                   |
| Table 53.              | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat                         |
|                        | package mechanical data                                                   |
| Table 54.              | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball   |
|                        | grid array package mechanical data85                                      |
| Table 55.              | TFBGA64 recommended PCB design rules (0.5 mm pitch BGA)                   |
| Table 56.              | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package                   |
|                        | mechanical data                                                           |
| Table 57.              | Package thermal characteristics                                           |
| Table 58.              | Ordering information scheme                                               |
| Table 59.              | Document revision history                                                 |



| Figure 41. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |    |
|------------|---------------------------------------------------------------------------|----|
| -          | package outline                                                           | 79 |
| Figure 42. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |    |
|            | package recommended footprint                                             | 30 |
| Figure 43. | UFQFPN48 marking example (package view                                    | 31 |
| Figure 44. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline         | 32 |
| Figure 45. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package                 |    |
|            | recommended footprint                                                     | 33 |
| Figure 46. | LQFP64 marking example (package view                                      | 34 |
| Figure 47. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch thin profile fine pitch ball    |    |
|            | grid array package outline                                                | 35 |
| Figure 48. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball   |    |
|            | grid array, recommended footprint                                         | 36 |
| Figure 49. | TFBGA64 marking example (package view                                     |    |
| Figure 50. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline           |    |
| Figure 51. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package                   |    |
| -          | recommended footprint                                                     | 90 |
| Figure 52. | LQFP48 marking example (package view                                      |    |
| Figure 53. | LQFP64 P <sub>D</sub> max vs. T <sub>A</sub>                              |    |





Figure 1. STM32F103xx performance line block diagram

1.  $T_A = -40$  °C to +105 °C (junction temperature up to 125 °C).

2. AF = alternate function on I/O port pin.



in reset mode when  $V_{DD}$  is below a specified threshold,  $V_{POR/PDR}$ , without the need for an external reset circuit.

The device features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}/V_{DDA}$  power supply and compares it to the  $V_{PVD}$  threshold. An interrupt can be generated when  $V_{DD}/V_{DDA}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}/V_{DDA}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

Refer to Table 11: Embedded reset and power control block characteristics for the values of  $V_{POR/PDR}$  and  $V_{PVD}$ .

#### 2.3.11 Voltage regulator

The regulator has three operation modes: main (MR), low power (LPR) and power down.

- MR is used in the nominal regulation mode (Run)
- LPR is used in the Stop mode
- Power down is used in Standby mode: the regulator output is in high impedance: the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost)

This regulator is always enabled after reset. It is disabled in Standby mode, providing high impedance output.

#### 2.3.12 Low-power modes

The STM32F103xx performance line supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

• Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

• Stop mode

The Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode.

The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm or the USB wakeup.

• Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry.

The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs.

The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode.



Note:

DocID15060 Rev 7

#### Advanced-control timer (TIM1)

The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable inserted dead-times. It can also be seen as a complete general-purpose timer. The 4 independent channels can be used for

- Input capture
- Output compare
- PWM generation (edge- or center-aligned modes)
- One-pulse mode output

If configured as a general-purpose 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switch driven by these outputs.

Many features are shared with those of the general-purpose TIM timers which have the same architecture. The advanced-control timer can therefore work together with the TIM timers via the Timer Link feature for synchronization or event chaining.

#### General-purpose timers (TIMx)

There are up to two synchronizable general-purpose timers embedded in the STM32F103xx performance line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages.

The general-purpose timers can work together with the advanced-control timer via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. They all have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

#### Independent watchdog

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently of the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes. The counter can be frozen in debug mode.

#### Window watchdog

The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.





# 5.1.6 Power supply scheme





**Caution:** In *Figure 11*, the 4.7  $\mu$ F capacitor must be connected to V<sub>DD3</sub>.



| Symbol                               | Ratings                                                                                  | Max.  | Unit |  |
|--------------------------------------|------------------------------------------------------------------------------------------|-------|------|--|
| I <sub>VDD</sub>                     | Total current into V <sub>DD</sub> /V <sub>DDA</sub> power lines (source) <sup>(1)</sup> |       |      |  |
| I <sub>VSS</sub>                     | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(1)</sup>                  |       |      |  |
| I                                    | Output current sunk by any I/O and control pin                                           | 25    |      |  |
| IIO                                  | Output current source by any I/Os and control pin                                        | -25   | mA   |  |
| ı (2)                                | Injected current on five volt tolerant pins <sup>(3)</sup>                               | -5/+0 |      |  |
| I <sub>INJ(PIN)</sub> <sup>(2)</sup> | Injected current on any other pin <sup>(4)</sup>                                         | ± 5   |      |  |
| $\Sigma I_{INJ(PIN)}$                | Total injected current (sum of all I/O and control pins) <sup>(5)</sup>                  | ± 25  |      |  |

#### Table 7. Current characteristics

1. All main power ( $V_{DD}$ ,  $V_{DDA}$ ) and ground ( $V_{SS}$ ,  $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range.

2. Negative injection disturbs the analog performance of the device. See note 2. on page 71.

 Positive injection is not possible on these I/Os. A negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 6: Voltage characteristics* for the maximum allowed input voltage values.

 A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 6: Voltage characteristics* for the maximum allowed input voltage values.

5. When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents (instantaneous values).

| Symbol           | Ratings                      | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | -65 to +150 | °C   |
| TJ               | Maximum junction temperature | 150         | °C   |

# 5.3 Operating conditions

#### 5.3.1 General operating conditions

#### Table 9. General operating conditions

| Symbol                          | Parameter                                  | Conditions                        | Min | Max | Unit |
|---------------------------------|--------------------------------------------|-----------------------------------|-----|-----|------|
| f <sub>HCLK</sub>               | Internal AHB clock frequency               | -                                 | 0   | 72  |      |
| f <sub>PCLK1</sub>              | Internal APB1 clock frequency              | -                                 | 0   | 36  | MHz  |
| f <sub>PCLK2</sub>              | Internal APB2 clock frequency              | -                                 | 0   | 72  |      |
| V <sub>DD</sub>                 | Standard operating voltage                 | -                                 | 2   | 3.6 |      |
| V <sub>DDA</sub> <sup>(1)</sup> | Analog operating voltage<br>(ADC not used) | Must be the same potential        | 2   | 3.6 | V    |
| VDDA`                           | Analog operating voltage<br>(ADC used)     | as V <sub>DD</sub> <sup>(2)</sup> | 2.4 | 3.6 | V    |
| V <sub>BAT</sub>                | Backup operating voltage                   | -                                 | 1.8 | 3.6 |      |





Figure 16. Typical current consumption in Stop mode with regulator in Run mode versus temperature at  $V_{DD}$  = 3.3 V and 3.6 V

Figure 17. Typical current consumption in Stop mode with regulator in Low-power mode versus temperature at  $V_{DD}$  = 3.3 V and 3.6 V







Figure 18. Typical current consumption in Standby mode versus temperature at  $V_{DD}$  = 3.3 V and 3.6 V

#### **Typical current consumption**

The MCU is placed under the following conditions:

- All I/O pins are in input mode with a static value at  $V_{DD}$  or  $V_{SS}$  (no load).
- All peripherals are disabled except if it is explicitly mentioned.
- The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above).
- Ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 9*.
- Prefetch is ON (Reminder: this bit must be set before clock setting and bus prescaling)
- When the peripherals are enabled  $f_{PCLK1} = f_{HCLK}/4$ ,  $f_{PCLK2} = f_{HCLK}/2$ ,  $f_{ADCCLK} = f_{PCLK2}/4$



|                 |                                  | Conditions                                                                                         | fhclk   | Ту                                        |                             |      |
|-----------------|----------------------------------|----------------------------------------------------------------------------------------------------|---------|-------------------------------------------|-----------------------------|------|
| Symbol          | Parameter                        |                                                                                                    |         | All peripherals<br>enabled <sup>(2)</sup> | All peripherals<br>disabled | Unit |
|                 |                                  |                                                                                                    | 72 MHz  | 31.3                                      | 24.5                        |      |
|                 |                                  |                                                                                                    | 48 MHz  | 21.9                                      | 17.4                        |      |
|                 |                                  |                                                                                                    | 36 MHz  | 17.2                                      | 13.8                        |      |
|                 |                                  |                                                                                                    | 24 MHz  | 11.2                                      | 8.9                         |      |
|                 |                                  |                                                                                                    | 16 MHz  | 8.1                                       | 6.6                         |      |
|                 |                                  | External clock <sup>(3)</sup>                                                                      | 8 MHz   | 5                                         | 4.2                         | mA   |
|                 |                                  |                                                                                                    | 4 MHz   | 3                                         | 2.6                         |      |
|                 |                                  |                                                                                                    | 2 MHz   | 2                                         | 1.8                         |      |
|                 |                                  |                                                                                                    | 1 MHz   | 1.5                                       | 1.4                         |      |
|                 | Supply<br>current in<br>Run mode |                                                                                                    | 500 kHz | 1.2                                       | 1.2                         |      |
|                 |                                  |                                                                                                    | 125 kHz | 1.05                                      | 1                           |      |
| I <sub>DD</sub> |                                  | Running on high<br>speed internal RC<br>(HSI), AHB<br>prescaler used to<br>reduce the<br>frequency | 64 MHz  | 27.6                                      | 21.6                        |      |
|                 |                                  |                                                                                                    | 48 MHz  | 21.2                                      | 16.7                        |      |
|                 |                                  |                                                                                                    | 36 MHz  | 16.5                                      | 13.1                        |      |
|                 |                                  |                                                                                                    | 24 MHz  | 10.5                                      | 8.2                         |      |
|                 |                                  |                                                                                                    | 16 MHz  | 7.4                                       | 5.9                         |      |
|                 |                                  |                                                                                                    | 8 MHz   | 4.3                                       | 3.6                         | mA   |
|                 |                                  |                                                                                                    | 4 MHz   | 2.4                                       | 2                           |      |
|                 |                                  |                                                                                                    | 2 MHz   | 1.5                                       | 1.3                         |      |
|                 |                                  |                                                                                                    | 1 MHz   | 1                                         | 0.9                         |      |
|                 |                                  |                                                                                                    | 500 kHz | 0.7                                       | 0.65                        | 7    |
|                 |                                  |                                                                                                    | 125 kHz | 0.5                                       | 0.45                        |      |

| Table 17. Typical current consumption in Run mode, code with data processing |  |  |  |
|------------------------------------------------------------------------------|--|--|--|
| running from Flash                                                           |  |  |  |

1. Typical values are measures at  $T_{A}$  = 25 °C,  $V_{DD}$  = 3.3 V.

2. Add an additional power consumption of 0.8 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is on (ADON bit is set in the ADC\_CR2 register).

3. External clock is 8 MHz and PLL is on when  $f_{HCLK}$  > 8 MHz.



| Symbol                 | Parameter                                                                                     | Conditions                                               | Min | Тур | Max | Unit |
|------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|-----|------|
| f <sub>OSC_IN</sub>    | Oscillator frequency                                                                          | -                                                        | 4   | 8   | 16  | MHz  |
| R <sub>F</sub>         | Feedback resistor                                                                             | -                                                        | -   | 200 | -   | kΩ   |
| С                      | Recommended load capacitance versus equivalent serial resistance of the crystal $(R_S)^{(3)}$ | R <sub>S</sub> = 30 Ω                                    | -   | 30  | -   | pF   |
| i <sub>2</sub>         | HSE driving current                                                                           | $V_{DD}$ = 3.3 V, $V_{IN}$ = $V_{SS}$<br>with 30 pF load | -   | -   | 1   | mA   |
| 9 <sub>m</sub>         | Oscillator transconductance                                                                   | Startup                                                  | 25  | -   | -   | mA/V |
| $t_{\rm SU(HSE}^{(4)}$ | startup time                                                                                  | V <sub>DD</sub> is stabilized                            | -   | 2   | -   | ms   |

| Table 22. HSE 4-16 MHz oscillato | r characteristics <sup>(1) (2)</sup> |
|----------------------------------|--------------------------------------|
|----------------------------------|--------------------------------------|

1. Resonator characteristics given by the crystal/ceramic resonator manufacturer.

2. Based on characterization, not tested in production.

3. The relatively low value of the RF resistor offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the MCU is used in tough humidity conditions.

 t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 21*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ . Refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.





1. R<sub>EXT</sub> value depends on the crystal characteristics.

#### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 23*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization



| Symbol            | Parameter           | Conditions                                                                             | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit |
|-------------------|---------------------|----------------------------------------------------------------------------------------|--------------------|-----|--------------------|------|
| I <sub>DD</sub>   | Supply current      | Read mode<br>f <sub>HCLK</sub> = 72 MHz with 2 wait<br>states, V <sub>DD</sub> = 3.3 V | -                  | -   | 20                 | mA   |
|                   |                     | Write / Erase modes<br>f <sub>HCLK</sub> = 72 MHz, V <sub>DD</sub> = 3.3 V             | -                  | -   | 5                  | mA   |
|                   |                     | Power-down mode / Halt,<br>$V_{DD} = 3.0$ to 3.6 V                                     | -                  | -   | 50                 | μA   |
| V <sub>prog</sub> | Programming voltage | -                                                                                      | 2                  | -   | 3.6                | V    |

1. Guaranteed by design, not tested in production.

| Symbol           | Parameter | Conditions                                                                              | Value              |     |     | Unit    |
|------------------|-----------|-----------------------------------------------------------------------------------------|--------------------|-----|-----|---------|
| Symbol           |           | Conditions                                                                              | Min <sup>(1)</sup> | Тур | Max | Unit    |
| N <sub>END</sub> | Endurance | $T_A = -40$ to +85 °C (6 suffix versions)<br>$T_A = -40$ to +105 °C (7 suffix versions) | 10                 | -   | -   | kcycles |
|                  |           | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C                                       | 30                 | -   | -   |         |
| t <sub>RET</sub> |           | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C                                      | 10                 | -   | -   | Years   |
|                  |           | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C                                     | 20                 | -   | -   |         |

#### Table 29. Flash memory endurance and data retention

1. Based on characterization, not tested in production.

2. Cycling performed over the whole temperature range.

# 5.3.10 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

#### Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 30*. They are based on the EMS levels and classes defined in application note AN1709.



### 5.3.12 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DD}$  (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

#### Functional susceptibilty to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of spec current injection on adjacent pins or other functional failure (for example reset, oscillator frequency deviation).

The test results are given in Table 34

|                  |                                                            | Functional s       |                    |      |  |
|------------------|------------------------------------------------------------|--------------------|--------------------|------|--|
| Symbol           | Description                                                | Negative injection | Positive injection | Unit |  |
|                  | Injected current on OSC_IN32,<br>OSC_OUT32, PA4, PA5, PC13 | -0                 | +0                 |      |  |
| I <sub>INJ</sub> | Injected current on all FT pins                            | -5                 | +0                 | mA   |  |
|                  | Injected current on any other pin                          |                    | +5                 |      |  |

#### Table 34. I/O current injection susceptibility



#### **Output driving current**

The GPIOs (general-purpose inputs/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 20$  mA (with a relaxed V<sub>OL</sub>/V<sub>OH</sub>) except PC13, PC14 and PC15 which can sink or source up to  $\pm /-3$ mA. When using the GPIOs PC13 to PC15 in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 5.2*:

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 7*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS</sub> (see *Table 7*).

#### Output voltage levels

Unless otherwise specified, the parameters given in *Table 36* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 9*. All I/Os are CMOS and TTL compliant.

| Symbol                            | Parameter                                                                     | Conditions                                             | Min                  | Max | Unit |  |
|-----------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------|----------------------|-----|------|--|
| V <sub>OL</sub> <sup>(1)</sup>    | Output low level voltage for an I/O pin when 8 pins are sunk at same time     | CMOS port <sup>(2)</sup> ,<br>I <sub>IO</sub> = +8 mA  | -                    | 0.4 | V    |  |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage for an I/O pin when 8 pins are sourced at same time | $2.7 \text{ V} < \text{V}_{\text{DD}} < 3.6 \text{ V}$ | V <sub>DD</sub> 0.4  | -   | v    |  |
| V <sub>OL</sub> <sup>(1)</sup>    | Output low level voltage for an I/O pin when 8 pins are sunk at same time     | TTL port <sup>(2)</sup><br>I <sub>IO</sub> =+ 8mA      | -                    | 0.4 | V    |  |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage for an I/O pin when 8 pins are sourced at same time | $2.7 \text{ V} < \text{V}_{\text{DD}} < 3.6 \text{ V}$ | 2.4                  | -   | v    |  |
| V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time     | l <sub>IO</sub> = +20 mA                               | -                    | 1.3 | V    |  |
| V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2.7 V < V <sub>DD</sub> < 3.6 V                        | V <sub>DD</sub> -1.3 | -   | v    |  |
| V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time     | I <sub>IO</sub> = +6 mA                                | -                    | 0.4 | V    |  |
| V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2 V < V <sub>DD</sub> < 2.7 V                          | V <sub>DD</sub> 0.4  | -   | v    |  |

#### Table 36. Output voltage characteristics

1. The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 7* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

3. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in Table 7 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>.

4. Based on characterization data, not tested in production.



# 5.3.16 Communications interfaces

# I<sup>2</sup>C interface characteristics

The STM32F103xx performance line  $I^2C$  interface meets the requirements of the standard  $I^2C$  communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and V<sub>DD</sub> is disabled, but is still present.

The I<sup>2</sup>C characteristics are described in *Table 40*. Refer also to *Section 5.3.12: I/O current injection characteristics* for more details on the input/output alternate function characteristics (SDA and SCL).

| Symbol                                     | Parameter                               | Standard mode<br>I <sup>2</sup> C <sup>(1)(2)</sup> |                     | Fast mode I <sup>2</sup> C <sup>(1)(2)</sup> |                    | Unit |  |
|--------------------------------------------|-----------------------------------------|-----------------------------------------------------|---------------------|----------------------------------------------|--------------------|------|--|
|                                            |                                         | Min                                                 | Max                 | Min                                          | Max                |      |  |
| t <sub>w(SCLL)</sub>                       | SCL clock low time                      | 4.7                                                 | -                   | 1.3                                          | -                  |      |  |
| t <sub>w(SCLH)</sub>                       | SCL clock high time                     | 4.0                                                 | -                   | 0.6                                          | -                  | μs   |  |
| t <sub>su(SDA)</sub>                       | SDA setup time                          | 250                                                 | -                   | 100                                          | -                  |      |  |
| t <sub>h(SDA)</sub>                        | SDA data hold time                      | -                                                   | 3450 <sup>(3)</sup> | -                                            | 900 <sup>(3)</sup> |      |  |
| t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub> | SDA and SCL rise time                   | -                                                   | 1000                | -                                            | 300                | ns   |  |
| t <sub>f(SDA)</sub><br>t <sub>f(SCL)</sub> | SDA and SCL fall time                   | -                                                   | 300                 | -                                            | 300                |      |  |
| t <sub>h(STA)</sub>                        | Start condition hold time               | 4.0                                                 | -                   | 0.6                                          | -                  |      |  |
| t <sub>su(STA)</sub>                       | Repeated Start condition setup time     | 4.7                                                 | -                   | 0.6                                          | -                  | μs   |  |
| t <sub>su(STO)</sub>                       | Stop condition setup time               | 4.0                                                 | -                   | 0.6                                          | -                  | μs   |  |
| t <sub>w(STO:STA)</sub>                    | Stop to Start condition time (bus free) | 4.7                                                 | -                   | 1.3                                          | -                  | μs   |  |
| Cb                                         | Capacitive load for each bus line       | -                                                   | 400                 | -                                            | 400                | pF   |  |

| Table 40. I <sup>2</sup> C | characteristics |
|----------------------------|-----------------|
|----------------------------|-----------------|

1. Guaranteed by design, not tested in production.

f<sub>PCLK1</sub> must be at least 2 MHz to achieve standard mode I<sup>2</sup>C frequencies. It must be at least 4 MHz to achieve fast mode I<sup>2</sup>C frequencies. It must be a multiple of 10 MHz to reach the 400 kHz maximum I2C fast mode clock.

3. The maximum Data hold time has only to be met if the interface does not stretch the low period of SCL signal.





Figure 35. Typical connection diagram using the ADC

1. Refer to Table 46 for the values of  $R_{AIN}$ ,  $R_{ADC}$  and  $C_{ADC}$ .

 C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.

#### **General PCB design guidelines**

Power supply decoupling should be performed as shown in *Figure 36* or *Figure 37*, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip.





1. The  $V_{\mathsf{REF}+}$  input is available only on the TFBGA64 package.



# 6 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

# 6.1 VFQFPN36 Package

Figure 38. VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad flat package outline



1. Drawing is not to scale.



| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|--------|-------------|-------|-------|-----------------------|--------|--------|--|
| Symbol | Min         | Тур   | Мах   | Min                   | Тур    | Max    |  |
| А      | 0.800       | 0.900 | 1.000 | 0.0315                | 0.0354 | 0.0394 |  |
| A1     | -           | 0.020 | 0.050 | -                     | 0.0008 | 0.0020 |  |
| A2     | -           | 0.650 | 1.000 | -                     | 0.0256 | 0.0394 |  |
| A3     | -           | 0.200 | -     | -                     | 0.0079 | -      |  |
| b      | 0.180       | 0.230 | 0.300 | 0.0071                | 0.0091 | 0.0118 |  |
| D      | 5.875       | 6.000 | 6.125 | 0.2313                | 0.2362 | 0.2411 |  |
| D2     | 1.750       | 3.700 | 4.250 | 0.0689                | 0.1457 | 0.1673 |  |
| E      | 5.875       | 6.000 | 6.125 | 0.2313                | 0.2362 | 0.2411 |  |
| E2     | 1.750       | 3.700 | 4.250 | 0.0689                | 0.1457 | 0.1673 |  |
| е      | 0.450       | 0.500 | 0.550 | 0.0177                | 0.0197 | 0.0217 |  |
| L      | 0.350       | 0.550 | 0.750 | 0.0138                | 0.0217 | 0.0295 |  |
| К      | 0.250       | -     | -     | 0.0098                | -      | -      |  |
| ddd    | -           | -     | 0.080 | -                     | -      | 0.0031 |  |

# Table 51. VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitchquad flat package mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.





# 6.6 Thermal characteristics

The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 9: General operating conditions on page 33.* 

The maximum chip-junction temperature,  $T_J$  max, in degrees Celsius, may be calculated using the following equation:

 $T_J \max = T_A \max + (P_D \max \times \Theta_{JA})$ 

Where:

- T<sub>A</sub> max is the maximum ambient temperature in °C,
- $\Theta_{JA}$  is the package junction-to-ambient thermal resistance, in ° C/W,
- P<sub>D</sub> max is the sum of P<sub>INT</sub> max and P<sub>I/O</sub> max (P<sub>D</sub> max = P<sub>INT</sub> max + P<sub>I/O</sub>max),
- P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.

 $\mathsf{P}_{I\!/\!O}$  max represents the maximum power dissipation on output pins where:

 $\mathsf{P}_{\mathsf{I}/\mathsf{O}} \max = \Sigma ~(\mathsf{V}_{\mathsf{OL}} \times \mathsf{I}_{\mathsf{OL}}) + \Sigma ((\mathsf{V}_{\mathsf{DD}} - \mathsf{V}_{\mathsf{OH}}) \times \mathsf{I}_{\mathsf{OH}}),$ 

taking into account the actual V\_OL / I\_OL and V\_OH / I\_OH of the I/Os at low and high level in the application.

| Symbol          | Parameter                                                                         | Value | Unit |
|-----------------|-----------------------------------------------------------------------------------|-------|------|
|                 | Thermal resistance junction-ambient<br>TFBGA64 - 5 × 5 mm / 0.5 mm pitch          | 65    |      |
|                 | <b>Thermal resistance junction-ambient</b><br>LQFP64 - 10 x 10 mm / 0.5 mm pitch  | 45    |      |
| Θ <sub>JA</sub> | <b>Thermal resistance junction-ambient</b><br>LQFP48 - 7 × 7 mm / 0.5 mm pitch    | 55    | °C/W |
|                 | <b>Thermal resistance junction-ambient</b><br>UFQFPN 48 -7 × 7 mm / 0.5 mm pitch  | 32    |      |
|                 | <b>Thermal resistance junction-ambient</b><br>VFQFPN 36 - 6 × 6 mm / 0.5 mm pitch | 18    |      |

| Table 57. | Package  | thermal | characteristics |
|-----------|----------|---------|-----------------|
|           | I uonugo | unorman | onaraotoristios |

#### 6.6.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org.

