Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 72MHz | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB | | Peripherals | DMA, Motor Control PWM, PDR, POR, PVD, PWM, Temp Sensor, WDT | | Number of I/O | 51 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 10K x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 16x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-TFBGA | | Supplier Device Package | 64-TFBGA (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f103r6h6a | | _ | <b></b> | ممام امما | | 20 | |---|---------|-----------|--------------------------------------------------------|----| | 5 | | | racteristics | | | | 5.1 | | ter conditions | | | | | 5.1.1 | Minimum and maximum values | | | | | 5.1.2 | Typical values | | | | | 5.1.3 | Typical curves | | | | | 5.1.4 | Loading capacitor | | | | | 5.1.5 | Pin input voltage | | | | | 5.1.6 | Power supply scheme | | | | | 5.1.7 | Current consumption measurement | 32 | | | 5.2 | Absolute | e maximum ratings | 32 | | | 5.3 | Operatir | ng conditions | 33 | | | | 5.3.1 | General operating conditions | 33 | | | | 5.3.2 | Operating conditions at power-up / power-down | 34 | | | | 5.3.3 | Embedded reset and power control block characteristics | 34 | | | | 5.3.4 | Embedded reference voltage | 36 | | | | 5.3.5 | Supply current characteristics | 36 | | | | 5.3.6 | External clock source characteristics | 46 | | | | 5.3.7 | Internal clock source characteristics | 50 | | | | 5.3.8 | PLL characteristics | 52 | | | | 5.3.9 | Memory characteristics | 52 | | | | 5.3.10 | EMC characteristics | 53 | | | | 5.3.11 | Absolute maximum ratings (electrical sensitivity) | 55 | | | | 5.3.12 | I/O current injection characteristics | 56 | | | | 5.3.13 | I/O port characteristics | 57 | | | | 5.3.14 | NRST pin characteristics | 62 | | | | 5.3.15 | TIM timer characteristics | 63 | | | | 5.3.16 | Communications interfaces | 64 | | | | 5.3.17 | CAN (controller area network) interface | 69 | | | | 5.3.18 | 12-bit ADC characteristics | 70 | | | | 5.3.19 | Temperature sensor characteristics | 74 | | 6 | Packa | ige info | rmation | 75 | | | 6.1 | VFQFP | N36 Package | 75 | | | 6.2 | UFQFPI | N48 package information | 79 | | | 6.3 | | package information | | | | 6.4 | | 64 package information | | | | 0.4 | IFDGA | package inicitiation | 00 | | _ | | | | _ | |----|----|----|----|---| | Ca | วท | te | nt | S | # STM32F103x4, STM32F103x6 | 8 | Revis | ion hist | orv | 96 | |---|-------|----------|-----------------------------------------|----| | 7 | Order | ing info | rmation scheme | 95 | | | | 6.6.2 | Selecting the product temperature range | 93 | | | | 6.6.1 | Reference document | 92 | | | 6.6 | Thermal | characteristics | 92 | | | 6.5 | LQFP48 | package information | 88 | | | | | | | | LISB DC electrical characteristics | 60 | |----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | ADC accuracy - limited test conditions | 71 | | ADC accuracy | 72 | | | | | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch | | | | 76 | | | | | | 80 | | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat | | | package mechanical data | 82 | | | | | | 85 | | | | | | | | | 89 | | | | | | | | Document revision history | | | | package mechanical data. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball grid array package mechanical data. TFBGA64 recommended PCB design rules (0.5 mm pitch BGA). LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data. Package thermal characteristics. Ordering information scheme. | # List of figures | Figure 1. | STM32F103xx performance line block diagram | . 12 | |------------|----------------------------------------------------------------------------------------------|------| | Figure 2. | Clock tree | | | Figure 3. | STM32F103xx performance line LQFP64 pinout | . 22 | | Figure 4. | STM32F103xx performance line TFBGA64 ballout | . 23 | | Figure 5. | STM32F103xx performance line LQFP48 pinout | . 24 | | Figure 6. | STM32F103xx performance line UFQFPN48 pinout | . 24 | | Figure 7. | STM32F103xx performance line VFQFPN36 pinout | | | Figure 8. | Memory map | | | Figure 9. | Pin loading conditions | . 31 | | Figure 10. | Pin input voltage | . 31 | | Figure 11. | Power supply scheme | . 31 | | Figure 12. | Current consumption measurement scheme | . 32 | | Figure 13. | Typical current consumption in Run mode versus frequency (at 3.6 V) - | | | _ | code with data processing running from RAM, peripherals enabled | . 38 | | Figure 14. | Typical current consumption in Run mode versus frequency (at 3.6 V) - | | | | code with data processing running from RAM, peripherals disabled | . 38 | | Figure 15. | Typical current consumption on V <sub>BAT</sub> with RTC on versus temperature at different | | | | V <sub>BAT</sub> values | . 40 | | Figure 16. | Typical current consumption in Stop mode with regulator in Run mode versus | | | | temperature at V <sub>DD</sub> = 3.3 V and 3.6 V | . 41 | | Figure 17. | Typical current consumption in Stop mode with regulator in Low-power mode versus | | | | temperature at V <sub>DD</sub> = 3.3 V and 3.6 V | . 41 | | Figure 18. | Typical current consumption in Standby mode versus temperature at | | | | V <sub>DD</sub> = 3.3 V and 3.6 V | . 42 | | Figure 19. | High-speed external clock source AC timing diagram | . 47 | | Figure 20. | Low-speed external clock source AC timing diagram | . 47 | | Figure 21. | Typical application with an 8 MHz crystal | . 48 | | Figure 22. | Typical application with a 32.768 kHz crystal | . 50 | | Figure 23. | Standard I/O input characteristics - CMOS port | | | Figure 24. | Standard I/O input characteristics - TTL port | . 58 | | Figure 25. | 5 V tolerant I/O input characteristics - CMOS port | . 59 | | Figure 26. | 5 V tolerant I/O input characteristics - TTL port | . 59 | | Figure 27. | I/O AC characteristics definition | . 62 | | Figure 28. | Recommended NRST pin protection | . 63 | | Figure 29. | I <sup>2</sup> C bus AC waveforms and measurement circuit | . 65 | | Figure 30. | SPI timing diagram - slave mode and CPHA = 0 | . 67 | | Figure 31. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | . 67 | | Figure 32. | SPI timing diagram - master mode <sup>(1)</sup> | . 68 | | Figure 33. | USB timings: definition of data signal rise and fall time | . 69 | | Figure 34. | ADC accuracy characteristics | . 72 | | Figure 35. | Typical connection diagram using the ADC | | | Figure 36. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | . 73 | | Figure 37. | Power supply and reference decoupling(V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | . 74 | | Figure 38. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch | | | | quad flat package outline | . 75 | | Figure 39. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch | | | | quad flat package recommended footprint | | | Figure 40. | VFQFPN36 marking example (package view) | . 78 | # 2.3.21 GPIOs (general-purpose inputs/outputs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current-capable. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. I/Os on APB2 with up to 18 MHz toggling speed. #### 2.3.22 ADC (analog-to-digital converter) Two 12-bit analog-to-digital converters are embedded into STM32F103xx performance line devices and each ADC shares up to 16 external channels, performing conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. Additional logic functions embedded in the ADC interface allow: - Simultaneous sample and hold - Interleaved sample and hold - Single shunt The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. The events generated by the general-purpose timers (TIMx) and the advanced-control timer (TIM1) can be internally connected to the ADC start trigger, injection trigger, and DMA trigger respectively, to allow the application to synchronize A/D conversion and timers. ### 2.3.23 Temperature sensor The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 2 V < V<sub>DDA</sub> < 3.6 V. The temperature sensor is internally connected to the ADC12\_IN16 input channel which is used to convert the sensor output voltage into a digital value. #### 2.3.24 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP Interface is embedded. and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. #### Pinouts and pin description 3 Figure 3. STM32F103xx performance line LQFP64 pinout Table 5. Low-density STM32F103xx pin definitions | | Pin | s | | 10.010 01 =0 | | | y STM32F1033 | Alternate functions <sup>(4)</sup> | | | |---------------------|--------|---------|----------|------------------------------------|-----|---|---------------------|-----------------------------------------------------------------|--------------------|--| | LQFP48/<br>UFQFPN48 | LQFP64 | TFBGA64 | VFQFPN36 | Pin name | | | Default | Remap | | | | 1 | 1 | B2 | - | $V_{BAT}$ | S | - | $V_{BAT}$ | - | - | | | 2 | 2 | A2 | - | PC13-TAMPER-<br>RTC <sup>(5)</sup> | I/O | - | PC13 <sup>(6)</sup> | TAMPER-RTC | - | | | 3 | 3 | A1 | - | PC14-<br>OSC32_IN <sup>(5)</sup> | I/O | - | PC14 <sup>(6)</sup> | OSC32_IN | - | | | 4 | 4 | B1 | 1 | PC15-<br>OSC32_OUT <sup>(5)</sup> | I/O | 1 | PC15 <sup>(6)</sup> | OSC32_OUT | - | | | 5 | 5 | C1 | 2 | OSC_IN | I | - | OSC_IN | - | PD0 <sup>(7)</sup> | | | 6 | 6 | D1 | 3 | OSC_OUT | 0 | - | OSC_OUT | - | PD1 <sup>(7)</sup> | | | 7 | 7 | E1 | 4 | NRST | I/O | - | NRST | | - | | | - | 8 | E3 | - | PC0 | I/O | - | PC0 | ADC12_IN10 | - | | | - | 9 | E2 | • | PC1 | I/O | - | PC1 | ADC12_IN11 | - | | | - | 10 | F2 | - | PC2 | I/O | - | PC2 | ADC12_IN12 | - | | | - | 11 | - | - | PC3 | I/O | - | PC3 | ADC12_IN13 | - | | | - | - | G1 | • | V <sub>REF+</sub> (8) | S | - | V <sub>REF+</sub> | - | - | | | 8 | 12 | F1 | 5 | V <sub>SSA</sub> | S | - | V <sub>SSA</sub> | - | - | | | 9 | 13 | H1 | 6 | $V_{DDA}$ | S | - | $V_{DDA}$ | - | - | | | 10 | 14 | G2 | 7 | PA0-WKUP | I/O | - | PA0 | WKUP/USART2_CTS/<br>ADC12_IN0/<br>TIM2_CH1_ETR <sup>(9)</sup> | - | | | 11 | 15 | H2 | 8 | PA1 | I/O | 1 | PA1 | USART2_RTS/<br>ADC12_IN1/ TIM2_CH2 <sup>(9)</sup> | - | | | 12 | 16 | F3 | 9 | PA2 | I/O | - | PA2 | USART2_TX/<br>ADC12_IN2/ TIM2_CH3 <sup>(9)</sup> | - | | | 13 | 17 | G3 | 10 | PA3 | I/O | - | PA3 | USART2_RX/<br>ADC12_IN3/TIM2_CH4 <sup>(9)</sup> | - | | | - | 18 | C2 | - | V <sub>SS_4</sub> | S | - | V <sub>SS_4</sub> | - | - | | | - | 19 | D2 | ı | V <sub>DD_4</sub> | S | - | V <sub>DD_4</sub> | - | - | | | 14 | 20 | НЗ | 11 | PA4 | I/O | - | PA4 | SPI1_NSS <sup>(9)</sup> /<br>USART2_CK/ADC12_IN4 | - | | | 15 | 21 | F4 | 12 | PA5 | I/O | - | PA5 | SPI1_SCK <sup>(9)</sup> / ADC12_IN5 | - | | | 16 | 22 | G4 | 13 | PA6 | I/O | - | PA6 | SPI1_MISO <sup>(9)</sup> /<br>ADC12_IN6/TIM3_CH1 <sup>(9)</sup> | TIM1_BKIN | | | 17 | 23 | H4 | 14 | PA7 | I/O | - | PA7 | SPI1_MOSI <sup>(9)</sup> /<br>ADC12_IN7/TIM3_CH2 <sup>(9)</sup> | TIM1_CH1N | | | - | 24 | H5 | - | PC4 | I/O | - | PC4 | ADC12_IN14 | - | | | - | 25 | H6 | - | PC5 | I/O | - | PC5 | ADC12_IN15 | - | | # 4 Memory mapping The memory map is shown in Figure 8. Figure 8. Memory map # 5 Electrical characteristics #### 5.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 5.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±30). # 5.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = 3.3 V (for the 2 V $\leq$ V $_{DD}$ $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean±2 $\sigma$ ). ### 5.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 5.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 9. #### 5.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 10*. 5// **Symbol Conditions** Min Max Unit **Parameter** $V_{DD}$ + Standard IO -0.3 0.3 $2 \text{ V} < \text{V}_{DD} \le 3.6 \text{ V}$ -0.35.5 $V_{IN}$ I/O input voltage FT IO<sup>(3)</sup> $V_{DD} = 2 V$ -0.35.2 BOOT0 0 5.5 TFBGA64 308 LQFP64 444 Power dissipation at T<sub>A</sub> = 85 °C for suffix 6 or T<sub>A</sub> = LQFP48 mW $P_{\mathsf{D}}$ 363 105 °C for suffix 7<sup>(4)</sup> UFQFPN48 624 1000 VFQFPN36 Maximum power dissipation -4085 Ambient temperature for 6 suffix version Low power dissipation<sup>(5)</sup> -40 105 TA Maximum power dissipation -40105 Ambient temperature for 7 °C suffix version Low power dissipation<sup>(5)</sup> -40 125 6 suffix version -40105 TJ Junction temperature range 7 suffix version -40 125 Table 9. General operating conditions (continued) ### 5.3.2 Operating conditions at power-up / power-down Subject to general operating conditions for T<sub>A</sub>. Table 10. Operating conditions at power-up / power-down | Symbol | Parameter Conditions | | Min | Max | Unit | | |------------------|--------------------------------|---|-----|-----|------|--| | 4 | V <sub>DD</sub> rise time rate | | 0 | ¥ | μs/V | | | t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | - | 20 | ¥ | | | #### 5.3.3 Embedded reset and power control block characteristics The parameters given in *Table 11* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 9*. <sup>1.</sup> When the ADC is used, refer to Table 46: ADC characteristics. <sup>2.</sup> It is recommended to power $V_{DD}$ and $V_{DDA}$ from the same source. A maximum difference of 300 mV between $V_{DD}$ and $V_{DDA}$ can be tolerated during power-up and operation. <sup>3.</sup> To sustain a voltage higher than V<sub>DD</sub>+0.3 V, the internal pull-up/pull-down resistors must be disabled. If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Table 6.6: Thermal characteristics on page 92). In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Table 6.6: Thermal characteristics on page 92). Table 15. Maximum current consumption in Sleep mode, code running from Flash or RAM | Cumbal | Doromotor | Conditions | | Max | Unit | | |-----------------|-------------------|-------------------------------------|-------------------|------------------------|-------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | 72 MHz | 26 | 27 | | | | | | 48 MHz | 17 | 18 | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 14 | 15 | | | | | peripherals enabled | 24 MHz | 10 | 11 | | | | | | 16 MHz | 7 | 8 | | | | Supply current in | | 8 MHz | 4 | 5 | mA | | I <sub>DD</sub> | Sleep mode | | 72 MHz | 7.5 | 8 | IIIA | | | | | 48 MHz | 6 | 6.5 | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 5 | 5.5 | | | | | peripherals disabled | 24 MHz | 4.5 | 5 | | | | | | 16 MHz | 4 | 4.5 | | | | | | 8 MHz | 3 | 4 | | <sup>1.</sup> based on characterization, tested in production at $V_{DD\;max}$ , $f_{HCLK}$ max with peripherals enabled. <sup>2.</sup> External clock is 8 MHz and PLL is on when $f_{\mbox{\scriptsize HCLK}}$ > 8 MHz. Table 17. Typical current consumption in Run mode, code with data processing running from Flash | | | | | Ту | | | |-----------------|----------------------------------|-------------------------------|-------------------|-------------------------------------------|--------------------------|------| | Symbol Para | Parameter | Conditions | f <sub>HCLK</sub> | All peripherals<br>enabled <sup>(2)</sup> | All peripherals disabled | Unit | | | | | 72 MHz | 31.3 | 24.5 | | | | | | 48 MHz | 21.9 | 17.4 | | | | | | 36 MHz | 17.2 | 13.8 | | | | | | 24 MHz | 11.2 | 8.9 | | | | | | 16 MHz | 8.1 | 6.6 | | | | | External clock <sup>(3)</sup> | 8 MHz | 5 | 4.2 | mA | | | Supply<br>current in<br>Run mode | Running on high | 4 MHz | 3 | 2.6 | | | | | | 2 MHz | 2 | 1.8 | | | | | | 1 MHz | 1.5 | 1.4 | | | | | | 500 kHz | 1.2 | 1.2 | | | | | | 125 kHz | 1.05 | 1 | | | I <sub>DD</sub> | | | 64 MHz | 27.6 | 21.6 | | | | | | 48 MHz | 21.2 | 16.7 | | | | | | 36 MHz | 16.5 | 13.1 | | | | | | 24 MHz | 10.5 | 8.2 | | | | | speed internal RC | 16 MHz | 7.4 | 5.9 | | | | | (HSI), AHB prescaler used to | 8 MHz | 4.3 | 3.6 | mA | | | | reduce the | 4 MHz | 2.4 | 2 | | | | | frequency | 2 MHz | 1.5 | 1.3 | | | | | | 1 MHz | 1 | 0.9 | | | | | | 500 kHz | 0.7 | 0.65 | | | | | | 125 kHz | 0.5 | 0.45 | | <sup>1.</sup> Typical values are measures at $T_A$ = 25 °C, $V_{DD}$ = 3.3 V. <sup>2.</sup> Add an additional power consumption of 0.8 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is on (ADON bit is set in the ADC\_CR2 register). <sup>3.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK}$ > 8 MHz. Table 18. Typical current consumption in Sleep mode, code running from Flash or RAM | | | | | Туј | o <sup>(1)</sup> | | | | |-----------------|------------------------------------|-----------------------------------|-------------------|-------------------------------------------|--------------------------|------|---|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | All peripherals<br>enabled <sup>(2)</sup> | All peripherals disabled | Unit | | | | | | | 72 MHz | 12.6 | 5.3 | | | | | | | | 48 MHz | 8.7 | 3.8 | | | | | | | | 36 MHz | 6.7 | 3.1 | | | | | | | | 24 MHz | 4.8 | 2.3 | | | | | | | | 16 MHz | 3.4 | 1.8 | | | | | | | External clock <sup>(3)</sup> | 8 MHz | 2 | 1.2 | | | | | | | | 4 MHz | 1.5 | 1.1 | | | | | | Supply<br>current in<br>Sleep mode | | | | 2 MHz | 1.25 | 1 | | | | | | 1 MHz | 1.1 | 0.98 | | | | | | | | 500 kHz | 1.05 | 0.96 | | | | | | | | 125 kHz | 1 | 0.95 | mA | | | | I <sub>DD</sub> | | | 64 MHz | 10.6 | 4.2 | IIIA | | | | | | | 48 MHz | 8.1 | 3.2 | | | | | | | | 36 MHz | 6.1 | 2.5 | | | | | | | | 24 MHz | 4.2 | 1.7 | | | | | | | Running on high speed internal RC | 16 MHz | 2.8 | 1.2 | | | | | | | (HSI), AHB prescaler | 8 MHz | 1.4 | 0.55 | | | | | | | used to reduce the frequency | 4 MHz | 0.9 | 0.5 | | | | | | | ,, | 2 MHz | 0.7 | 0.45 | | | | | | | | 1 MHz | 0.55 | 0.42 | | | | | | | | 500 kHz | 0.48 | 0.4 | | | | | | | | 125 kHz | 0.4 | 0.38 | | | | <sup>1.</sup> Typical values are measures at $T_A$ = 25 °C, $V_{DD}$ = 3.3 V. <sup>2.</sup> Add an additional power consumption of 0.8 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is on (ADON bit is set in the ADC\_CR2 register). <sup>3.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK} > 8$ MHz. ### Low-speed internal (LSI) RC oscillator Table 25. LSI oscillator characteristics (1) | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> <sup>(2)</sup> | Frequency | 30 | 40 | 60 | kHz | | t <sub>su(LSI)</sub> (3) | LSI oscillator startup time | - | - | 85 | μs | | I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption | - | 0.65 | 1.2 | μΑ | - 1. $V_{DD} = 3 \text{ V}$ , $T_A = -40 \text{ to } 105 \,^{\circ}\text{C}$ unless otherwise specified. - 2. Based on characterization, not tested in production. - 3. Guaranteed by design, not tested in production. #### Wakeup time from low-power mode The wakeup times given in *Table 26* is measured on a wakeup phase with a 8-MHz HSI RC oscillator. The clock source used to wake up the device depends from the current operating mode: - Stop or Standby mode: the clock source is the RC oscillator - Sleep mode: the clock source is the clock that was set before entering Sleep mode. All timings are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 9*. | 14010 001 21110 01141 40101 101100 | | | | | | | | |------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|--| | Symbol | Parameter Conditions | | Level/<br>Class | | | | | | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, $T_A$ = +25 °C,<br>$f_{HCLK}$ = 72 MHz<br>conforms to IEC 61000-4-2 | 2B | | | | | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD} = 3.3 \text{ V}, T_A = +25 ^{\circ}\text{C},$<br>$f_{HCLK} = 72 \text{ MHz}$<br>conforms to IEC 61000-4-4 | 4A | | | | | Table 30. EMS characteristics #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Table 31. EMI characteristics | Symbol | Parameter | Conditions | Monitored frequency band | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | | Unit | |------------------|------------|-------------------------------------------------|--------------------------|------------------------------------------------|----------|------| | | | | | 8/48 MHz | 8/72 MHz | _ | | S <sub>EMI</sub> | Peak level | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C | 0.1 to 30 MHz | 12 | 12 | | | | | | 30 to 130 MHz | 22 | 19 | dΒμV | | | | | 130 MHz to 1GHz | 23 | 29 | | | | | | SAE EMI Level | 4 | 4 | - | Figure 27. I/O AC characteristics definition ### 5.3.14 NRST pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 35*). Unless otherwise specified, the parameters given in *Table 38* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 9*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |--------------------------------------|-------------------------------------------------|-------------------|------|-----|----------------------|------|--| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | - | -0.5 | - | 0.8 | V | | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | - | 2 | - | V <sub>DD</sub> +0.5 | V | | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | - | - | - | 100 | ns | | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | - | 300 | - | - | ns | | Table 38. NRST pin characteristics <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). STM32F103xx Sample and hold ADC converter V<sub>T</sub> 0.6 V R<sub>ADC</sub>(1) $R_{AIN}^{(1)}$ AINx 12-bit converter Cparasitic C<sub>ADC</sub>(1) ai14150c Figure 35. Typical connection diagram using the ADC - 1. Refer to *Table 46* for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>. - $C_{\text{parasitic}}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high $C_{\text{parasitic}}$ value will downgrade conversion accuracy. To remedy this, $f_{\text{ADC}}$ should be reduced. #### **General PCB design guidelines** Power supply decoupling should be performed as shown in Figure 36 or Figure 37, depending on whether $V_{REF+}$ is connected to $V_{DDA}$ or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip. Figure 36. Power supply and reference decoupling (V<sub>REF+</sub> not connected to V<sub>DDA</sub>) 1. The $V_{\mbox{\scriptsize REF+}}$ input is available only on the TFBGA64 package. Figure 39. VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad flat package recommended footprint 1. Dimensions are expressed in millimeters. ### **Device Marking for LQFP48** The following figure gives an example of topside marking orientation versus ball 1 identifier location. Figure 52. LQFP48 marking example (package view <sup>1.</sup> Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. # 7 Ordering information scheme Table 58. Ordering information scheme xxx = programmed parts TR = tape and real For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.