



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 72MHz                                                                  |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB           |
| Peripherals                | DMA, Motor Control PWM, PDR, POR, PVD, PWM, Temp Sensor, WDT           |
| Number of I/O              | 51                                                                     |
| Program Memory Size        | 32KB (32K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 10K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                              |
| Data Converters            | A/D 16x12b                                                             |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 64-LQFP                                                                |
| Supplier Device Package    | 64-LQFP (10x10)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f103r6t6a |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# List of figures

| Figure 1.  | STM32F103xx performance line block diagram                                                     |
|------------|------------------------------------------------------------------------------------------------|
| Figure 2.  | Clock tree                                                                                     |
| Figure 3.  | STM32F103xx performance line LQFP64 pinout                                                     |
| Figure 4.  | STM32F103xx performance line TFBGA64 ballout                                                   |
| Figure 5.  | STM32F103xx performance line LQFP48 pinout                                                     |
| Figure 6.  | STM32F103xx performance line UFQFPN48 pinout                                                   |
| Figure 7.  | STM32F103xx performance line VFQFPN36 pinout                                                   |
| Figure 8.  | Memory map                                                                                     |
| Figure 9.  | Pin loading conditions                                                                         |
| Figure 10. | Pin input voltage                                                                              |
| Figure 11. | Power supply scheme                                                                            |
| Figure 12. | Current consumption measurement scheme                                                         |
| Figure 13. | Typical current consumption in Run mode versus frequency (at 3.6 V) -                          |
|            | code with data processing running from RAM, peripherals enabled                                |
| Figure 14. | Typical current consumption in Run mode versus frequency (at 3.6 V) -                          |
|            | code with data processing running from RAM, peripherals disabled                               |
| Figure 15. | Typical current consumption on V <sub>BAT</sub> with RTC on versus temperature at different    |
|            | V <sub>BAT</sub> values                                                                        |
| Figure 16. | Typical current consumption in Stop mode with regulator in Run mode versus                     |
|            | temperature at $V_{DD}$ = 3.3 V and 3.6 V                                                      |
| Figure 17. | Typical current consumption in Stop mode with regulator in Low-power mode versus               |
|            | temperature at $V_{DD}$ = 3.3 V and 3.6 V                                                      |
| Figure 18. | Typical current consumption in Standby mode versus temperature at                              |
|            | $V_{DD} = 3.3 \text{ V} \text{ and } 3.6 \text{ V} \dots 42$                                   |
| Figure 19. | High-speed external clock source AC timing diagram                                             |
| Figure 20. | Low-speed external clock source AC timing diagram47                                            |
| Figure 21. | Typical application with an 8 MHz crystal                                                      |
| Figure 22. | Typical application with a 32.768 kHz crystal                                                  |
| Figure 23. | Standard I/O input characteristics - CMOS port                                                 |
| Figure 24. | Standard I/O input characteristics - TTL port                                                  |
| Figure 25. | 5 V tolerant I/O input characteristics - CMOS port                                             |
| Figure 26. | 5 V tolerant I/O input characteristics - TTL port                                              |
| Figure 27. | I/O AC characteristics definition                                                              |
| Figure 28. | Recommended NRST pin protection                                                                |
| Figure 29. | I <sup>2</sup> C bus AC waveforms and measurement circuit                                      |
| Figure 30. | SPI timing diagram - slave mode and CPHA = $0$                                                 |
| Figure 31. | SPI timing diagram - slave mode and CPHA = $1^{(1)}$                                           |
| Figure 32. | SPI timing diagram - master mode <sup>(1)</sup>                                                |
| Figure 33. | USB timings: definition of data signal rise and fall time                                      |
| Figure 34. | ADC accuracy characteristics                                                                   |
| Figure 35. | Typical connection diagram using the ADC                                                       |
| Figure 36. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> )73 |
| Figure 37. | Power supply and reference decoupling(V <sub>REF+</sub> connected to V <sub>DDA</sub> )        |
| Figure 38. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch                           |
|            | quad flat package outline                                                                      |
| Figure 39. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch                           |
|            | quad flat package recommended footprint                                                        |
| Figure 40. | VFQFPN36 marking example (package view)                                                        |



| Figure 41. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |    |
|------------|---------------------------------------------------------------------------|----|
| -          | package outline                                                           | 79 |
| Figure 42. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |    |
|            | package recommended footprint                                             | 30 |
| Figure 43. | UFQFPN48 marking example (package view                                    | 31 |
| Figure 44. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline         | 32 |
| Figure 45. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package                 |    |
|            | recommended footprint                                                     | 33 |
| Figure 46. | LQFP64 marking example (package view                                      | 34 |
| Figure 47. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch thin profile fine pitch ball    |    |
|            | grid array package outline                                                | 35 |
| Figure 48. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball   |    |
|            | grid array, recommended footprint                                         | 36 |
| Figure 49. | TFBGA64 marking example (package view                                     |    |
| Figure 50. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline           |    |
| Figure 51. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package                   |    |
| -          | recommended footprint                                                     | 90 |
| Figure 52. | LQFP48 marking example (package view                                      |    |
| Figure 53. | LQFP64 P <sub>D</sub> max vs. T <sub>A</sub>                              |    |



# 2 Description

The STM32F103x4 and STM32F103x6 performance line family incorporates the highperformance ARM® Cortex<sup>™</sup>-M3 32-bit RISC core operating at a 72 MHz frequency, highspeed embedded memories (Flash memory up to 32 Kbytes and SRAM up to 6 Kbytes), and an extensive range of enhanced I/Os and peripherals connected to two APB buses. All devices offer two 12-bit ADCs, three general purpose 16-bit timers plus one PWM timer, as well as standard and advanced communication interfaces: up to two I<sup>2</sup>Cs and SPIs, three USARTs, an USB and a CAN.

The STM32F103xx low-density performance line family operates from a 2.0 to 3.6 V power supply. It is available in both the -40 to +85 °C temperature range and the -40 to +105 °C extended temperature range. A comprehensive set of power-saving mode allows the design of low-power applications.

The STM32F103xx low-density performance line family includes devices in four different package types: from 36 pins to 64 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family.

These features make the STM32F103xx low-density performance line microcontroller family suitable for a wide range of applications such as motor drives, application control, medical and handheld equipment, PC and gaming peripherals, GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs.



This hardware block provides flexible interrupt management features with minimal interrupt latency.

# 2.3.6 External interrupt/event controller (EXTI)

The external interrupt/event controller consists of 19 edge detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 51 GPIOs can be connected to the 16 external interrupt lines.

# 2.3.7 Clocks and startup

System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-16 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator).

Several prescalers allow the configuration of the AHB frequency, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the AHB and the high-speed APB domains is 72 MHz. The maximum allowed frequency of the low-speed APB domain is 36 MHz. See *Figure 2* for details on the clock tree.

### 2.3.8 Boot modes

At startup, boot pins are used to select one of three boot options:

- Boot from User Flash
- Boot from System Memory
- Boot from embedded SRAM

The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1. For further details please refer to AN2606.

### 2.3.9 Power supply schemes

- $V_{DD} = 2.0$  to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through  $V_{DD}$  pins.
- $V_{SSA}$ ,  $V_{DDA} = 2.0$  to 3.6 V: external analog power supplies for ADC, reset blocks, RCs and PLL (minimum voltage to be applied to  $V_{DDA}$  is 2.4 V when the ADC is used).  $V_{DDA}$  and  $V_{SSA}$  must be connected to  $V_{DD}$  and  $V_{SS}$ , respectively.
- V<sub>BAT</sub> = 1.8 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

For more details on how to connect power pins, refer to *Figure 11: Power supply scheme*.

# 2.3.10 Power supply supervisor

The device has an integrated power-on reset (POR)/power-down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains



|                     | Pin    | IS      |          |                                    |                     |                            |                                                  | Alternate functions <sup>(4)</sup>                              |                    |  |
|---------------------|--------|---------|----------|------------------------------------|---------------------|----------------------------|--------------------------------------------------|-----------------------------------------------------------------|--------------------|--|
| LQFP48/<br>UFQFPN48 | LQFP64 | TFBGA64 | VFQFPN36 | Pin name                           | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                                         | Remap              |  |
| 1                   | 1      | B2      | -        | V <sub>BAT</sub>                   | S                   | -                          | V <sub>BAT</sub>                                 | -                                                               | -                  |  |
| 2                   | 2      | A2      | -        | PC13-TAMPER-<br>RTC <sup>(5)</sup> | I/O                 | -                          | PC13 <sup>(6)</sup>                              | TAMPER-RTC                                                      | -                  |  |
| 3                   | 3      | A1      | -        | PC14-<br>OSC32_IN <sup>(5)</sup>   | I/O                 | -                          | PC14 <sup>(6)</sup>                              | OSC32_IN                                                        | -                  |  |
| 4                   | 4      | B1      | -        | PC15-<br>OSC32_OUT <sup>(5)</sup>  | I/O                 | -                          | PC15 <sup>(6)</sup>                              | OSC32_OUT                                                       | -                  |  |
| 5                   | 5      | C1      | 2        | OSC_IN                             | I                   | -                          | OSC_IN                                           | -                                                               | PD0 <sup>(7)</sup> |  |
| 6                   | 6      | D1      | 3        | OSC_OUT                            | 0                   | -                          | OSC_OUT                                          | -                                                               | PD1 <sup>(7)</sup> |  |
| 7                   | 7      | E1      | 4        | NRST                               | I/O                 | -                          | NRST                                             |                                                                 | -                  |  |
| -                   | 8      | E3      | -        | PC0                                | I/O                 | -                          | PC0                                              | ADC12_IN10                                                      | -                  |  |
| -                   | 9      | E2      | -        | PC1                                | I/O                 | -                          | PC1                                              | ADC12_IN11                                                      | -                  |  |
| -                   | 10     | F2      | -        | PC2                                | I/O                 | -                          | PC2                                              | ADC12_IN12                                                      | -                  |  |
| -                   | 11     | -       | -        | PC3                                | I/O                 | -                          | PC3                                              | ADC12_IN13                                                      | -                  |  |
| -                   | -      | G1      | -        | V <sub>REF+</sub> <sup>(8)</sup>   | S                   | -                          | V <sub>REF+</sub>                                | -                                                               | -                  |  |
| 8                   | 12     | F1      | 5        | V <sub>SSA</sub>                   | S                   | -                          | V <sub>SSA</sub>                                 | -                                                               | -                  |  |
| 9                   | 13     | H1      | 6        | V <sub>DDA</sub>                   | S                   | -                          | V <sub>DDA</sub>                                 | -                                                               | -                  |  |
| 10                  | 14     | G2      | 7        | PA0-WKUP                           | I/O                 | -                          | PA0                                              | WKUP/USART2_CTS/<br>ADC12_IN0/<br>TIM2_CH1_ETR <sup>(9)</sup>   | -                  |  |
| 11                  | 15     | H2      | 8        | PA1                                | I/O                 | -                          | PA1                                              | USART2_RTS/<br>ADC12_IN1/ TIM2_CH2 <sup>(9)</sup>               | -                  |  |
| 12                  | 16     | F3      | 9        | PA2                                | I/O                 | -                          | PA2                                              | USART2_TX/<br>ADC12_IN2/ TIM2_CH3 <sup>(9)</sup>                | -                  |  |
| 13                  | 17     | G3      | 10       | PA3                                | I/O                 | -                          | PA3                                              | USART2_RX/<br>ADC12_IN3/TIM2_CH4 <sup>(9)</sup>                 | -                  |  |
| -                   | 18     | C2      | 1        | $V_{SS_4}$                         | s                   | -                          | $V_{SS_4}$                                       | -                                                               | -                  |  |
| -                   | 19     | D2      | -        | $V_{DD_4}$                         | S                   | -                          | $V_{DD_4}$                                       | -                                                               | -                  |  |
| 14                  | 20     | H3      | 11       | PA4                                | I/O                 | -                          | PA4                                              | SPI1_NSS <sup>(9)</sup> /<br>USART2_CK/ADC12_IN4                | -                  |  |
| 15                  | 21     | F4      | 12       | PA5                                | I/O                 | -                          | PA5                                              | SPI1_SCK <sup>(9)</sup> / ADC12_IN5                             | -                  |  |
| 16                  | 22     | G4      | 13       | PA6                                | I/O                 | -                          | PA6                                              | SPI1_MISO <sup>(9)</sup> /<br>ADC12_IN6/TIM3_CH1 <sup>(9)</sup> | TIM1_BKIN          |  |
| 17                  | 23     | H4      | 14       | PA7                                | I/O                 | -                          | PA7                                              | SPI1_MOSI <sup>(9)</sup> /<br>ADC12_IN7/TIM3_CH2 <sup>(9)</sup> | TIM1_CH1N          |  |
| -                   | 24     | H5      | -        | PC4                                | I/O                 | -                          | PC4                                              | ADC12_IN14                                                      | -                  |  |
| -                   | 25     | H6      | -        | PC5                                | I/O                 | -                          | PC5                                              | ADC12_IN15                                                      | -                  |  |

| Table 5. Low-density | / STM32F103xx | pin definitions |
|----------------------|---------------|-----------------|



# 5 Electrical characteristics

# 5.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to  $V_{SS}$ .

# 5.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_A max$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±30).

# 5.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A$  = 25 °C,  $V_{DD}$  = 3.3 V (for the 2 V  $\leq$  V<sub>DD</sub>  $\leq$  3.6 V voltage range). They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ).

# 5.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

# 5.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in *Figure 9*.

# 5.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in *Figure 10*.



# 5.1.7 Current consumption measurement



### Figure 12. Current consumption measurement scheme

# 5.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 6: Voltage characteristics*, *Table 7: Current characteristics*, and *Table 8: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                            | Ratings                                                                                                                                                                                                                                                                                                                                           | Min                  | Max                                           | Unit |  |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------|------|--|
| V <sub>DD</sub> –V <sub>SS</sub>  | $\frac{V_{DDA} \text{ and } V_{DD}}{V_{IN}^{(2)}} \frac{\text{Input voltage on five volt tolerant pin}}{\text{Input voltage on any other pin}}$ $\frac{ \Delta V_{DDx} }{ \Delta v_{DDx} }  \text{Variations between different } V_{DD} \text{ power pins}$ $\frac{ \Delta v_{DDx} }{ \Delta v_{DDx} } = \frac{ \Delta v_{DD} }{ \Delta v_{DD} }$ | -0.3                 | 4.0                                           |      |  |
| V(2)                              | Input voltage on five volt tolerant pin                                                                                                                                                                                                                                                                                                           | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +4.0                          | V    |  |
| Input voltage on any other pin    |                                                                                                                                                                                                                                                                                                                                                   | V <sub>SS</sub> –0.3 | 4.0                                           |      |  |
| $ \Delta V_{DDx} $                | Variations between different $V_{DD}$ power pins                                                                                                                                                                                                                                                                                                  | -                    | 50                                            |      |  |
| V <sub>SSX</sub> -V <sub>SS</sub> | Variations between all the different ground pins                                                                                                                                                                                                                                                                                                  | -                    | 50                                            | mV   |  |
| V <sub>ESD(HBM)</sub>             | Electrostatic discharge voltage (human body model)                                                                                                                                                                                                                                                                                                |                      | 3.11: Absolute<br>ngs (electrical<br>itivity) | -    |  |

### Table 6. Voltage characteristics

 All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.

2. V<sub>IN</sub> maximum must always be respected. Refer to *Table 7: Current characteristics* for the maximum allowed injected current values.





Figure 19. High-speed external clock source AC timing diagram



# High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 22*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).



| Symbol            | Parameter           | Conditions                                                                               | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit |
|-------------------|---------------------|------------------------------------------------------------------------------------------|--------------------|-----|--------------------|------|
|                   |                     | Read mode<br>$f_{HCLK} = 72 \text{ MHz}$ with 2 wait<br>states, $V_{DD} = 3.3 \text{ V}$ | -                  | -   | 20                 | mA   |
| I <sub>DD</sub> S | Supply current      | Write / Erase modes<br>$f_{HCLK}$ = 72 MHz, V <sub>DD</sub> = 3.3 V                      | -                  | -   | 5                  | mA   |
|                   |                     | Power-down mode / Halt,<br>$V_{DD} = 3.0$ to 3.6 V                                       | -                  | -   | 50                 | μA   |
| V <sub>prog</sub> | Programming voltage | -                                                                                        | 2                  | -   | 3.6                | V    |

 Table 28. Flash memory characteristics (continued)

1. Guaranteed by design, not tested in production.

| Symbol                      | Parameter      | Conditions                                                                              |                    | Value |     |         |  |
|-----------------------------|----------------|-----------------------------------------------------------------------------------------|--------------------|-------|-----|---------|--|
|                             | Farameter      | Conditions                                                                              | Min <sup>(1)</sup> | Тур   | Max | Unit    |  |
| N <sub>END</sub>            | Endurance      | $T_A = -40$ to +85 °C (6 suffix versions)<br>$T_A = -40$ to +105 °C (7 suffix versions) | 10                 | -     | -   | kcycles |  |
|                             |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C                                       | 30                 | -     | -   |         |  |
| t <sub>RET</sub> Data reter | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C                                      | 10                 | -     | -   | Years   |  |
|                             |                | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C                                     | 20                 | -     | -   |         |  |

### Table 29. Flash memory endurance and data retention

1. Based on characterization, not tested in production.

2. Cycling performed over the whole temperature range.

# 5.3.10 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

### Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 30*. They are based on the EMS levels and classes defined in application note AN1709.



## Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 27* and *Table 37*, respectively.

Unless otherwise specified, the parameters given in *Table 37* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 9*.

| MODEx[1:0<br>] bit<br>value <sup>(1)</sup> | Symbol                  | Parameter                                                                | Conditions                                                                | Min | Max                | Unit |  |
|--------------------------------------------|-------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|--------------------|------|--|
|                                            | f <sub>max(IO)out</sub> | Maximum<br>frequency <sup>(2)</sup>                                      | $C_{L} = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$           | -   | 2                  | MHz  |  |
| 10                                         | <sup>t</sup> f(IO)out   | Output high to low<br>level fall time                                    | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V                    | -   | 125 <sup>(3)</sup> | ns   |  |
|                                            | t <sub>r(IO)out</sub>   | Output low to high<br>level rise time                                    |                                                                           | -   | 125 <sup>(3)</sup> | 115  |  |
|                                            | f <sub>max(IO)out</sub> | Maximum<br>frequency <sup>(2)</sup>                                      | $C_{L} = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$           | -   | 10                 | MHz  |  |
| 01                                         | t <sub>f(IO)out</sub>   | Output high to low<br>level fall time                                    | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V                    | -   | 25 <sup>(3)</sup>  |      |  |
|                                            | t <sub>r(IO)out</sub>   | Output low to high level rise time                                       | $V_{\rm L} = 50  \text{pr},  V_{\rm DD} = 2  \text{v}  10  3.6  \text{v}$ |     | 25 <sup>(3)</sup>  | ns   |  |
|                                            | F <sub>max(IO)ou</sub>  | Maximum<br>frequency <sup>(2)</sup>                                      | C <sub>L</sub> = 30 pF, V <sub>DD</sub> = 2.7 V to<br>3.6 V               | -   | 50                 | MHz  |  |
|                                            |                         |                                                                          | $C_{L} = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to}$<br>3.6 V               | -   | 30                 | MHz  |  |
|                                            |                         |                                                                          | $C_{L} = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$           | -   | 20                 | MHz  |  |
|                                            |                         | Output high to low level fall time                                       | C <sub>L</sub> = 30 pF, V <sub>DD</sub> = 2.7 V to<br>3.6 V               | -   | 5 <sup>(3)</sup>   |      |  |
| 11                                         | t <sub>f(IO)out</sub>   |                                                                          | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to<br>3.6 V               | -   | 8 <sup>(3)</sup>   |      |  |
|                                            |                         |                                                                          | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$             | -   | 12 <sup>(3)</sup>  | ns   |  |
|                                            |                         | Output low to high<br>level rise time                                    | C <sub>L</sub> = 30 pF, V <sub>DD</sub> = 2.7 V to<br>3.6 V               | -   | 5 <sup>(3)</sup>   | 113  |  |
|                                            | t <sub>r(IO)out</sub>   |                                                                          | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to}$<br>3.6 V                 | -   | 8 <sup>(3)</sup>   |      |  |
|                                            |                         |                                                                          | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$             | -   | 12 <sup>(3)</sup>  |      |  |
| -                                          | t <sub>EXTIpw</sub>     | Pulse width of<br>external signals<br>detected by the EXTI<br>controller | -                                                                         | 10  | -                  | ns   |  |

Table 37. I/O AC characteristics<sup>(1)</sup>

1. The I/O speed is configured using the MODEx[1:0] bits. Refer to the STM32F10xxx reference manual for a description of GPIO Port configuration register.

2. The maximum frequency is defined in *Figure 27*.

3. Guaranteed by design, not tested in production.



# 5.3.16 Communications interfaces

# I<sup>2</sup>C interface characteristics

The STM32F103xx performance line  $I^2C$  interface meets the requirements of the standard  $I^2C$  communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and V<sub>DD</sub> is disabled, but is still present.

The I<sup>2</sup>C characteristics are described in *Table 40*. Refer also to *Section 5.3.12: I/O current injection characteristics* for more details on the input/output alternate function characteristics (SDA and SCL).

| Symbol                                     | Parameter                               |     | rd mode<br>(1)(2)   | Fast mode | Unit               |    |  |
|--------------------------------------------|-----------------------------------------|-----|---------------------|-----------|--------------------|----|--|
|                                            |                                         | Min | Max                 | Min       | Max                |    |  |
| t <sub>w(SCLL)</sub>                       | SCL clock low time                      | 4.7 | -                   | 1.3       | -                  |    |  |
| t <sub>w(SCLH)</sub>                       | SCL clock high time                     | 4.0 | -                   | 0.6       | -                  | μs |  |
| t <sub>su(SDA)</sub>                       | SDA setup time                          | 250 | -                   | 100       | -                  |    |  |
| t <sub>h(SDA)</sub>                        | SDA data hold time                      | -   | 3450 <sup>(3)</sup> | -         | 900 <sup>(3)</sup> |    |  |
| t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub> | SDA and SCL rise time                   | -   | 1000                | -         | 300                | ns |  |
| t <sub>f(SDA)</sub><br>t <sub>f(SCL)</sub> | SDA and SCL fall time                   | -   | 300                 | -         | 300                | )0 |  |
| t <sub>h(STA)</sub>                        | Start condition hold time               | 4.0 | -                   | 0.6       | -                  |    |  |
| t <sub>su(STA)</sub>                       | Repeated Start condition setup time     | 4.7 | -                   | 0.6       | -                  | μs |  |
| t <sub>su(STO)</sub>                       | Stop condition setup time               | 4.0 | -                   | 0.6       | -                  | μs |  |
| t <sub>w(STO:STA)</sub>                    | Stop to Start condition time (bus free) | 4.7 | -                   | 1.3       | -                  | μs |  |
| Cb                                         | Capacitive load for each bus line       | -   | 400                 | -         | 400                | pF |  |

| Table 40. I <sup>2</sup> C | characteristics |
|----------------------------|-----------------|
|----------------------------|-----------------|

1. Guaranteed by design, not tested in production.

f<sub>PCLK1</sub> must be at least 2 MHz to achieve standard mode I<sup>2</sup>C frequencies. It must be at least 4 MHz to achieve fast mode I<sup>2</sup>C frequencies. It must be a multiple of 10 MHz to reach the 400 kHz maximum I2C fast mode clock.

3. The maximum Data hold time has only to be met if the interface does not stretch the low period of SCL signal.



| Symbol | Parameter                    | Test conditions                                                                      | Тур  | Max <sup>(4)</sup> | Unit |  |  |  |
|--------|------------------------------|--------------------------------------------------------------------------------------|------|--------------------|------|--|--|--|
| ET     | Total unadjusted error       |                                                                                      | ±2   | ±5                 |      |  |  |  |
| EO     | Offset error                 | f <sub>PCLK2</sub> = 56 MHz,<br>f <sub>ADC</sub> = 14 MHz, R <sub>AIN</sub> < 10 kΩ, | ±1.5 | ±2.5               |      |  |  |  |
| EG     | Gain error                   | $V_{DDA} = 2.4 \text{ V to } 3.6 \text{ V}$                                          | ±1.5 | ±3                 | LSB  |  |  |  |
| ED     | Differential linearity error | Measurements made after                                                              | ±1   | ±2                 |      |  |  |  |
| EL     | Integral linearity error     |                                                                                      | ±1.5 | ±3                 |      |  |  |  |

## Table 49. ADC accuracy<sup>(1) (2) (3)</sup>

1. ADC DC accuracy values are measured after internal calibration.

2. Better performance could be achieved in restricted  $V_{DD}$ , frequency and temperature ranges.

3. ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 5.3.12 does not affect the ADC accuracy.

4. Based on characterization, not tested in production.









Figure 35. Typical connection diagram using the ADC

1. Refer to Table 46 for the values of  $R_{AIN}$ ,  $R_{ADC}$  and  $C_{ADC}$ .

 C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.

### **General PCB design guidelines**

Power supply decoupling should be performed as shown in *Figure 36* or *Figure 37*, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip.





1. The  $V_{\mathsf{REF}+}$  input is available only on the TFBGA64 package.





Figure 37. Power supply and reference decoupling(V<sub>REF+</sub> connected to V<sub>DDA</sub>)

1. The  $V_{\mathsf{REF}+}$  input is available only on the TFBGA64 package.

# 5.3.19 Temperature sensor characteristics

### Table 50. TS characteristics

| Symbol                                | Parameter                                                              | Min  | Тур  | Max       | Unit  |
|---------------------------------------|------------------------------------------------------------------------|------|------|-----------|-------|
| T <sub>L</sub> <sup>(1)</sup>         | V <sub>SENSE</sub> linearity with temperature                          | -    | £    | <u>+2</u> | °C    |
| Avg_Slope <sup>(1)</sup>              | Average slope                                                          | 4.0  | 4.3  | 4.6       | mV/°C |
| V <sub>25</sub> <sup>(1)</sup>        | Voltage at 25 °C                                                       | 1.34 | 1.43 | 1.52      | V     |
| t <sub>START</sub> <sup>(2)</sup>     | Startup time                                                           | 4    | -    | 10        | μs    |
| T <sub>S_temp</sub> <sup>(3)(2)</sup> | $T_{S_{temp}}^{(3)(2)}$ ADC sampling time when reading the temperature |      | -    | 17.1      | μs    |

1. Based on characterization, not tested in production.

2. Guaranteed by design, not tested in production.

3. Shortest sampling time can be determined in the application by multiple iterations.





# Figure 39. VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad flat package recommended footprint

1. Dimensions are expressed in millimeters.



#### 6.3 LQFP64 package information

SEATING PLANE С 0.25 mm GAUGE PLANE ¥ G 7 D K D1 L1 D3 48 33 32 49 <u>A A A A A A A A A A A A A</u> b E3 Ш ш 64 17 ₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽ 16 1 PIN 1 IDENTIFICATION ⊾e 5W\_ME\_V3

Figure 44. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline

1. Drawing is not to scale.

| Table 53. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat |  |
|-------------------------------------------------------------|--|
| package mechanical data                                     |  |

| Symbol | millimeters |        |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|--------|-------|-----------------------|--------|--------|
|        | Min         | Тур    | Мах   | Min                   | Тур    | Max    |
| А      | -           | -      | 1.600 | -                     | -      | 0.0630 |
| A1     | 0.050       | -      | 0.150 | 0.0020                | -      | 0.0059 |
| A2     | 1.350       | 1.400  | 1.450 | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170       | 0.220  | 0.270 | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.090       | -      | 0.200 | 0.0035                | -      | 0.0079 |
| D      | -           | 12.000 | -     | -                     | 0.4724 | -      |
| D1     | -           | 10.000 | -     | -                     | 0.3937 | -      |
| D3     | -           | 7.500  | -     | -                     | 0.2953 | -      |
| E      | -           | 12.000 | -     | -                     | 0.4724 | -      |
| E1     | -           | 10.000 | -     | -                     | 0.3937 | -      |

## **Device Marking for LQFP64**

The following figure gives an example of topside marking orientation versus ball 1 identifier location.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.

# 6.5 LQFP48 package information

SEATING PLANE A2 ŨŦŨŦŨŦŨŦĬĦŮ<del>Ÿ</del>ŨŦŨŦŨŦŨŦŎŹ F 0.25 mm GAUGE PLANE ĸ D A1 D1 L1 D3 24 37 Œ b **CHE** <u>ш</u> ш Ē ----------€ 48 13 PIN 1 IDENTIFICATION 1 12 e 5B\_ME\_V2

Figure 50. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline

1. Drawing is not to scale.



Using the values obtained in *Table*  $57 T_{Jmax}$  is calculated as follows:

- For LQFP64, 45 °C/W
- T<sub>Jmax</sub> = 115 °C + (45 °C/W × 134 mW) = 115 °C + 6.03 °C = 121.03 °C

This is within the range of the suffix 7 version parts (–40 <  $T_J$  < 125 °C).

In this case, parts must be ordered at least with the temperature range suffix 7 (see *Table 58: Ordering information scheme*).







| Date         | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 14-May-2013  | 6        | Replaced VQFN48 package with UQFN48 in cover page packages, <i>Table 2:</i><br><i>STM32F103xx low-density device features and peripheral counts, Figure 6:</i><br><i>STM32F103xx performance line UFQFPN48 pinout, Table 5: Low-density</i><br><i>STM32F103xx pin definitions, Table 58: Ordering information scheme, updated</i><br><i>Table 9: General operating conditions, updated Table 57: Package thermal</i><br><i>characteristics, added Figure 41: UFQFPN48 7 x 7 mm, 0.5 mm pitch, package</i><br><i>outline</i> and <i>Table 52: UFQFPN48 7 x 7 mm, 0.5 mm pitch, package mechanical</i><br><i>data</i><br>Added footnote for TFBGA ADC channels in <i>Table 2: STM32F103xx low-density</i><br><i>device features and peripheral counts</i><br>Updated 'All GPIOs are high current' in <i>Section 2.3.21: GPIOs (general-purpose</i><br><i>inputs/outputs)</i><br>Updated <i>Table 5: Low-density STM32F103xx pin definitions</i><br>Corrected Sigma letter in <i>Section 5.1.1: Minimum and maximum values</i><br>Updated <i>Table 7: Current characteristics</i><br>Added first sentence in <i>Section 5.3.16: Communications interfaces</i><br>Updated first sentence in <i>Section 5.3.16: Communications interfaces</i><br>Updated first sentence in <i>Output driving current</i><br>Added note 5. in <i>Table 24: HSI oscillator characteristics</i><br>Added note 5. to <i>Figure 23: Standard I/O input characteristics</i><br>Added notes to <i>Figure 23: Standard I/O input characteristics</i><br>Added notes to <i>Figure 23: Standard I/O input characteristics</i> - CMOS port,<br><i>Figure 24: Standard I/O input characteristics - TL port, Figure 25: 5 V tolerant I/O</i><br><i>input characteristics - CMOS port and Figure 26: 5 V tolerant I/O input</i><br><i>characteristics - TL port</i><br>Updated note 2. and 3, removed note "the device must internally" in <i>Table 40: f<sup>2</sup>C</i><br><i>characteristics</i><br>Updated Figure 47: TFBGA64 - 8 x 8 active ball array, 5 x 5 mm, 0.5 mm pitch,<br><i>package outline</i> and <i>Table 54: TFBGA64 - 8 x 8 active ball array, 5 x 5 mm, 0.5 mm pitch,</i><br><i>package mechanical data</i> |  |
| 01-June-2015 | 7        | <ul> <li>Added:</li> <li>Package's marking pictures(<i>Figure 40</i>, <i>Figure 43</i>, <i>Figure 46</i>, <i>Figure 49</i>, <i>Figure 52</i>)</li> <li>Updated:</li> <li>Table 40: I<sup>2</sup>C characteristics</li> <li>Section 6: Package information</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

Table 59. Document revision history (continued)

