Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 768 | | Total RAM Bits | - | | Number of I/O | 34 | | Number of Gates | 30000 | | Voltage - Supply | 1.14V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 48-VFQFN Exposed Pad | | Supplier Device Package | 48-QFN (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/agl030v2-qng48i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 2-2 • Recommended Operating Conditions 1 | Symbol | Para | ameter | Commercial | Industrial | Units | |---------------------|--------------------------------------------------------------|-----------------------------------------------------|----------------|----------------|-------| | TJ | Junction Temperature <sup>2</sup> | | 0 to +85 | -40 to +100 | °C | | VCC <sup>3</sup> | 1.5 V DC core supply voltage <sup>5</sup> | | 1.425 to 1.575 | 1.425 to 1.575 | V | | | 1.2 V–1.5 V wide range DC core supply voltage <sup>4,6</sup> | | 1.14 to 1.575 | 1.14 to 1.575 | V | | VJTAG | JTAG DC voltage | | 1.4 to 3.6 | 1.4 to 3.6 | V | | VPUMP | Programming voltage | Programming Mode | 3.15 to 3.45 | 3.15 to 3.45 | V | | | | Operation <sup>7</sup> | 0 to 3.6 | 0 to 3.6 | V | | VCCPLL <sup>8</sup> | Analog power supply (PLL) | 1.5 V DC core supply voltage <sup>5</sup> | 1.425 to 1.575 | 1.425 to 1.575 | V | | | | 1.2 V - 1.5 V DC core supply voltage <sup>4,6</sup> | 1.14 to 1.575 | 1.14 to 1.575 | V | | VCCI and | 1.2 V DC core supply voltage <sup>6</sup> | | 1.14 to 1.26 | 1.14 to 1.26 | V | | VMV <sup>9</sup> | 1.2 V DC wide range DC supply voltage <sup>6</sup> | | 1.14 to 1.575 | 1.14 to 1.575 | V | | | 1.5 V DC supply voltage | | 1.425 to 1.575 | 1.425 to 1.575 | V | | | 1.8 V DC supply voltage | | 1.7 to 1.9 | 1.7 to 1.9 | V | | | 2.5 V DC supply voltage | | 2.3 to 2.7 | 2.3 to 2.7 | V | | | 3.0 V DC supply voltage 10 | | 2.7 to 3.6 | 2.7 to 3.6 | V | | | 3.3 V DC supply voltage | | 3.0 to 3.6 | 3.0 to 3.6 | V | | | LVDS differential I/O | | 2.375 to 2.625 | 2.375 to 2.625 | V | | | LVPECL differential I/O | | 3.0 to 3.6 | 3.0 to 3.6 | V | #### Notes: - 1. All parameters representing voltages are measured with respect to GND unless otherwise specified. - 2. Software Default Junction Temperature Range in the Libero SoC software is set to 0°C to +70°C for commercial, and -40°C to +85°C for industrial. To ensure targeted reliability standards are met across the full range of junction temperatures, Microsemi recommends using custom settings for temperature range before running timing and power analysis tools. For more information on custom settings, refer to the New Project Dialog Box in the Libero SoC Online Help. - 3. The ranges given here are for power supplies only. The recommended input voltage ranges specific to each I/O standard are given in Table 2-25 on page 2-24. VCCI should be at the same voltage within a given I/O bank. - 4. All IGLOO devices (V5 and V2) must be programmed with the VCC core voltage at 1.5 V. Applications using the V2 devices powered by 1.2 V supply must switch the core supply to 1.5 V for in-system programming. - 5. For IGLOO® V5 devices - 6. For IGLOO V2 devices only, operating at VCCI ≥ VCC. - 7. VPUMP can be left floating during operation (not programming mode). - 8. VCCPLL pins should be tied to VCC pins. See the "Pin Descriptions" chapter of the IGLOO FPGA Fabric User Guide for further information. - 9. VMV and VCCI must be at the same voltage within a given I/O bank. VMV pins must be connected to the corresponding VCCI pins. See the "VMVx I/O Supply Voltage (quiet)" on page 3-1 for further information. - 10. 3.3 V wide range is compliant to the JESD-8B specification and supports 3.0 V VCCI operation. 2-2 Revision 27 Figure 2-2 • V2 Devices – I/O State as a Function of VCCI and VCC Voltage Levels # **Thermal Characteristics** ### Introduction The temperature variable in the Designer software refers to the junction temperature, not the ambient temperature. This is an important distinction because dynamic and static power consumption cause the chip junction to be higher than the ambient temperature. EQ 1 can be used to calculate junction temperature. $T_J$ = Junction Temperature = $\Delta T + T_A$ EQ 1 ### where: T<sub>A</sub> = Ambient Temperature $\Delta T$ = Temperature gradient between junction (silicon) and ambient $\Delta T$ = $\theta_{ja}$ \* P $\theta_{ia}$ = Junction-to-ambient of the package. $\theta_{ia}$ numbers are located in Table 2-5 on page 2-6. P = Power dissipation Revision 27 2-5 Table 2-42 • I/O Short Currents IOSH/IOSL Applicable to Advanced I/O Banks | | Drive Strength | IOSL (mA)* | IOSH (mA)* | |----------------------------|-----------------------------|------------------------------|------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 25 | 27 | | | 4 mA | 25 | 27 | | | 6 mA | 51 | 54 | | | 8 mA | 51 | 54 | | | 12 mA | 103 | 109 | | | 16 mA | 132 | 127 | | | 24 mA | 268 | 181 | | 3.3 V LVCMOS Wide Range | 100 μΑ | Same as regular 3.3 V LVCMOS | Same as regular 3.3 V LVCMOS | | 2.5 V LVCMOS | 2 mA | 16 | 18 | | | 4 mA | 16 | 18 | | | 6 mA | 32 | 37 | | | 8 mA | 32 | 37 | | | 12 mA | 65 | 74 | | | 16 mA | 83 | 87 | | | 24 mA | 169 | 124 | | 1.8 V LVCMOS | 2 mA | 9 | 11 | | | 4 mA | 17 | 22 | | | 6 mA | 35 | 44 | | | 8 mA | 45 | 51 | | | 12 mA | 91 | 74 | | | 16 mA | 91 | 74 | | 1.5 V LVCMOS | 2 mA | 13 | 16 | | | 4 mA | 25 | 33 | | | 6 mA | 32 | 39 | | | 8 mA | 66 | 55 | | | 12 mA | 66 | 55 | | 1.2 V LVCMOS | 2 mA | 20 | 26 | | 1.2 V LVCMOS Wide Range | 100 μΑ | 20 | 26 | | 3.3 V PCI/PCI-X | Per PCI/PCI-X specification | 103 | 109 | Note: ${}^*T_J = 100 {}^{\circ}C$ Revision 27 2-37 Table 2-43 • I/O Short Currents IOSH/IOSL Applicable to Standard Plus I/O Banks | | Drive Strength | IOSL (mA)* | IOSH (mA)* | |----------------------------|-----------------------------|------------------------------|------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 25 | 27 | | | 4 mA | 25 | 27 | | | 6 mA | 51 | 54 | | | 8 mA | 51 | 54 | | | 12 mA | 103 | 109 | | | 16 mA | 103 | 109 | | 3.3 V LVCMOS Wide Range | 100 μΑ | Same as regular 3.3 V LVCMOS | Same as regular 3.3 V LVCMOS | | 2.5 V LVCMOS | 2 mA | 16 | 18 | | | 4 mA | 16 | 18 | | | 6 mA | 32 | 37 | | | 8 mA | 32 | 37 | | | 12 mA | 65 | 74 | | 1.8 V LVCMOS | 2 mA | 9 | 11 | | | 4 mA | 17 | 22 | | | 6 mA | 35 | 44 | | | 8 mA | 35 | 44 | | 1.5 V LVCMOS | 2 mA | 13 | 16 | | | 4 mA | 25 | 33 | | 1.2 V LVCMOS | 2 mA | 20 | 26 | | 1.2 V LVCMOS Wide Range | 100 μΑ | 20 | 26 | | 3.3 V PCI/PCI-X | Per PCI/PCI-X specification | 103 | 109 | Note: ${}^*T_J = 100^{\circ}C$ 2-38 Revision 27 ### Applies to 1.2 V DC Core Voltage Table 2-73 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.7 V Applicable to Advanced Banks | Drive<br>Strength | Equivalent<br>Software<br>Default Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 100 μΑ | 2 mA | Std. | 1.55 | 7.52 | 0.26 | 1.32 | 1.10 | 7.52 | 6.38 | 3.84 | 4.02 | 13.31 | 12.16 | ns | | 100 μΑ | 4 mA | Std. | 1.55 | 7.52 | 0.26 | 1.32 | 1.10 | 7.52 | 6.38 | 3.84 | 4.02 | 13.31 | 12.16 | ns | | 100 μΑ | 6 mA | Std. | 1.55 | 6.37 | 0.26 | 1.32 | 1.10 | 6.37 | 5.57 | 4.23 | 4.73 | 12.16 | 11.35 | ns | | 100 μΑ | 8 mA | Std. | 1.55 | 6.37 | 0.26 | 1.32 | 1.10 | 6.37 | 5.57 | 4.23 | 4.73 | 12.16 | 11.35 | ns | | 100 μΑ | 12 mA | Std. | 1.55 | 5.55 | 0.26 | 1.32 | 1.10 | 5.55 | 4.96 | 4.50 | 5.18 | 11.34 | 10.75 | ns | | 100 μΑ | 16 mA | Std. | 1.55 | 5.32 | 0.26 | 1.32 | 1.10 | 5.32 | 4.82 | 4.56 | 5.29 | 11.10 | 10.61 | ns | | 100 μΑ | 24 mA | Std. | 1.55 | 5.19 | 0.26 | 1.32 | 1.10 | 5.19 | 4.85 | 4.63 | 5.74 | 10.98 | 10.63 | ns | #### Notes: - The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ± 100 μA. Drive strengths displayed in software are supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-74 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.7 Applicable to Advanced Banks | Drive<br>Strength | Equivalent<br>Software<br>Default Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 100 μΑ | 2 mA | Std. | 1.55 | 4.75 | 0.26 | 1.32 | 1.10 | 4.75 | 3.77 | 3.84 | 4.27 | 10.54 | 9.56 | ns | | 100 μΑ | 4 mA | Std. | 1.55 | 4.75 | 0.26 | 1.32 | 1.10 | 4.75 | 3.77 | 3.84 | 4.27 | 10.54 | 9.56 | ns | | 100 μΑ | 6 mA | Std. | 1.55 | 4.10 | 0.26 | 1.32 | 1.10 | 4.10 | 3.19 | 4.24 | 4.98 | 9.88 | 8.98 | ns | | 100 μΑ | 8 mA | Std. | 1.55 | 4.10 | 0.26 | 1.32 | 1.10 | 4.10 | 3.19 | 4.24 | 4.98 | 9.88 | 8.98 | ns | | 100 μΑ | 12 mA | Std. | 1.55 | 3.73 | 0.26 | 1.32 | 1.10 | 3.73 | 2.91 | 4.51 | 5.43 | 9.52 | 8.69 | ns | | 100 μΑ | 16 mA | Std. | 1.55 | 3.67 | 0.26 | 1.32 | 1.10 | 3.67 | 2.85 | 4.57 | 5.55 | 9.46 | 8.64 | ns | | 100 μΑ | 24 mA | Std. | 1.55 | 3.70 | 0.26 | 1.32 | 1.10 | 3.70 | 2.79 | 4.65 | 6.01 | 9.49 | 8.58 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ± 100 μA. Drive strengths displayed in software are supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. - 3. Software default selection highlighted in gray. 2-52 Revision 27 Table 2-86 • 2.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Standard Plus Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.97 | 2.36 | 0.18 | 1.08 | 0.66 | 2.41 | 2.21 | 1.96 | 1.92 | 6.01 | 5.81 | ns | | 4 mA | Std. | 0.97 | 2.36 | 0.18 | 1.08 | 0.66 | 2.41 | 2.21 | 1.96 | 1.92 | 6.01 | 5.81 | ns | | 6 mA | Std. | 0.97 | 1.97 | 0.18 | 1.08 | 0.66 | 2.01 | 1.75 | 2.21 | 2.40 | 5.61 | 5.34 | ns | | 8 mA | Std. | 0.97 | 1.97 | 0.18 | 1.08 | 0.66 | 2.01 | 1.75 | 2.21 | 2.40 | 5.61 | 5.34 | ns | | 12 mA | Std. | 0.97 | 1.75 | 0.18 | 1.08 | 0.66 | 1.79 | 1.52 | 2.38 | 2.70 | 5.39 | 5.11 | ns | ### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-87 • 2.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Standard Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 0.97 | 4.27 | 0.18 | 1.04 | 0.66 | 4.36 | 4.06 | 1.71 | 1.62 | ns | | 4 mA | Std. | 0.97 | 4.27 | 0.18 | 1.04 | 0.66 | 4.36 | 4.06 | 1.71 | 1.62 | ns | | 6 mA | Std. | 0.97 | 3.54 | 0.18 | 1.04 | 0.66 | 3.61 | 3.48 | 1.95 | 2.08 | ns | | 8 mA | Std. | 0.97 | 3.54 | 0.18 | 1.04 | 0.66 | 3.61 | 3.48 | 1.95 | 2.08 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-88 • 2.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Standard Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 0.97 | 2.24 | 0.18 | 1.04 | 0.66 | 2.29 | 2.09 | 1.71 | 1.68 | ns | | 4 mA | Std. | 0.97 | 2.24 | 0.18 | 1.04 | 0.66 | 2.29 | 2.09 | 1.71 | 1.68 | ns | | 6 mA | Std. | 0.97 | 1.88 | 0.18 | 1.04 | 0.66 | 1.92 | 1.63 | 1.95 | 2.15 | ns | | 8 mA | Std. | 0.97 | 1.88 | 0.18 | 1.04 | 0.66 | 1.92 | 1.63 | 1.95 | 2.15 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-58 Revision 27 Table 2-119 • 1.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.4 V Applicable to Standard Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 0.97 | 5.88 | 0.18 | 1.14 | 0.66 | 6.00 | 5.45 | 2.00 | 1.94 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-120 • 1.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.4 V Applicable to Standard Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 0.97 | 2.51 | 0.18 | 1.14 | 0.66 | 2.56 | 2.21 | 1.99 | 2.03 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. # 1.2 V DC Core Voltage Table 2-121 • 1.5 V LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.4 V Applicable to Advanced I/O Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 1.55 | 7.17 | 0.26 | 1.27 | 1.10 | 7.29 | 6.60 | 3.33 | 3.03 | 13.07 | 12.39 | ns | | 4 mA | Std. | 1.55 | 6.27 | 0.26 | 1.27 | 1.10 | 6.37 | 5.86 | 3.61 | 3.51 | 12.16 | 11.64 | ns | | 6 mA | Std. | 1.55 | 5.94 | 0.26 | 1.27 | 1.10 | 6.04 | 5.70 | 3.67 | 3.64 | 11.82 | 11.48 | ns | | 8 mA | Std. | 1.55 | 5.86 | 0.26 | 1.27 | 1.10 | 5.96 | 5.71 | 2.83 | 4.11 | 11.74 | 11.50 | ns | | 12 mA | Std. | 1.55 | 5.86 | 0.26 | 1.27 | 1.10 | 5.96 | 5.71 | 2.83 | 4.11 | 11.74 | 11.50 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Table 2-122 • 1.5 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.4 V Applicable to Advanced I/O Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 1.55 | 3.44 | 0.26 | 1.27 | 1.10 | 3.49 | 3.35 | 3.32 | 3.12 | 9.28 | 9.14 | ns | | 4 mA | Std. | 1.55 | 3.06 | 0.26 | 1.27 | 1.10 | 3.10 | 2.89 | 3.60 | 3.61 | 8.89 | 8.67 | ns | | 6 mA | Std. | 1.55 | 2.98 | 0.26 | 1.27 | 1.10 | 3.02 | 2.80 | 3.66 | 3.74 | 8.81 | 8.58 | ns | | 8 mA | Std. | 1.55 | 2.96 | 0.26 | 1.27 | 1.10 | 3.00 | 2.70 | 3.75 | 4.23 | 8.78 | 8.48 | ns | | 12 mA | Std. | 1.55 | 2.96 | 0.26 | 1.27 | 1.10 | 3.00 | 2.70 | 3.75 | 4.23 | 8.78 | 8.48 | ns | ### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Revision 27 2-69 # **Global Tree Timing Characteristics** Global clock delays include the central rib delay, the spine delay, and the row delay. Delays do not include I/O input buffer clock delays, as these are I/O standard–dependent, and the clock may be driven and conditioned internally by the CCC module. For more details on clock conditioning capabilities, refer to the "Clock Conditioning Circuits" section on page 2-115. Table 2-173 to Table 2-188 on page 2-114 present minimum and maximum global clock delays within each device. Minimum and maximum delays are measured with minimum and maximum loading. ### **Timing Characteristics** 1.5 V DC Core Voltage Table 2-173 • AGL015 Global Resource Commercial-Case Conditions: T<sub>.I</sub> = 70°C, VCC = 1.425 V | | | Std. | | | |----------------------|-------------------------------------------|------|-------------------|-------| | Parameter | Description | Min. | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.21 | 1.42 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.23 | 1.49 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.18 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.15 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.27 | ns | #### Notes: - Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-174 • AGL030 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | s | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.21 | 1.42 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.23 | 1.49 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.18 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.15 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.27 | ns | # Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-102 Revision 27 Table 2-177 • AGL250 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | | Std. | | | |----------------------|-------------------------------------------|-----|-----------------|-------------------|-------| | Parameter | Description | Mir | 1. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.3 | 39 | 1.73 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.4 | 11 | 1.84 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.1 | 8 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.1 | 5 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | | 0.43 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-178 • AGL400 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.45 | 1.79 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.48 | 1.91 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.18 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.15 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.43 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage-supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-104 Revision 27 Table 2-194 • RAM512X18 Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-----------------------|----------------------------------------------------------------------------------------------------------------------|-------|-------| | t <sub>AS</sub> | Address setup time | 1.53 | ns | | t <sub>AH</sub> | Address hold time | 0.29 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 1.36 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.15 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 1.33 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.66 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 7.88 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | 3.20 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address – Applicable to Opening Edge | 0.87 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address – Applicable to Opening Edge | 1.04 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on RD (flow through) | 3.86 | ns | | | RESET Low to data out Low on RD (pipelined) | 3.86 | ns | | t <sub>REMRSTB</sub> | RESET removal | 1.12 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 5.93 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 1.18 | ns | | t <sub>CYC</sub> | Clock cycle time | 10.90 | ns | | F <sub>MAX</sub> | Maximum frequency | 92 | MHz | ### Notes: - 1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-120 Revision 27 | | UC81 | | | | | |------------|-----------------|--|--|--|--| | Pin Number | AGL030 Function | | | | | | A1 | IO00RSB0 | | | | | | A2 | IO02RSB0 | | | | | | А3 | IO06RSB0 | | | | | | A4 | IO11RSB0 | | | | | | A5 | IO16RSB0 | | | | | | A6 | IO19RSB0 | | | | | | A7 | IO22RSB0 | | | | | | A8 | IO24RSB0 | | | | | | A9 | IO26RSB0 | | | | | | B1 | IO81RSB1 | | | | | | B2 | IO04RSB0 | | | | | | В3 | IO10RSB0 | | | | | | B4 | IO13RSB0 | | | | | | B5 | IO15RSB0 | | | | | | B6 | IO20RSB0 | | | | | | В7 | IO21RSB0 | | | | | | B8 | IO28RSB0 | | | | | | В9 | IO25RSB0 | | | | | | C1 | IO79RSB1 | | | | | | C2 | IO80RSB1 | | | | | | C3 | IO08RSB0 | | | | | | C4 | IO12RSB0 | | | | | | C5 | IO17RSB0 | | | | | | C6 | IO14RSB0 | | | | | | C7 | IO18RSB0 | | | | | | C8 | IO29RSB0 | | | | | | C9 | IO27RSB0 | | | | | | D1 | IO74RSB1 | | | | | | D2 | IO76RSB1 | | | | | | D3 | IO77RSB1 | | | | | | D4 | VCC | | | | | | D5 | VCCIB0 | | | | | | D6 | GND | | | | | | D7 | IO23RSB0 | | | | | | D8 | IO31RSB0 | | | | | | D9 | IO30RSB0 | | | | | | UC81 | | | | | |------------|-----------------|--|--|--| | Pin Number | AGL030 Function | | | | | E1 | GEB0/IO71RSB1 | | | | | E2 | GEA0/IO72RSB1 | | | | | E3 | GEC0/IO73RSB1 | | | | | E4 | VCCIB1 | | | | | E5 | VCC | | | | | E6 | VCCIB0 | | | | | E7 | GDC0/IO32RSB0 | | | | | E8 | GDA0/IO33RSB0 | | | | | E9 | GDB0/IO34RSB0 | | | | | F1 | IO68RSB1 | | | | | F2 | IO67RSB1 | | | | | F3 | IO64RSB1 | | | | | F4 | GND | | | | | F5 | VCCIB1 | | | | | F6 | IO47RSB1 | | | | | F7 | IO36RSB0 | | | | | F8 | IO38RSB0 | | | | | F9 | IO40RSB0 | | | | | G1 | IO65RSB1 | | | | | G2 | IO66RSB1 | | | | | G3 | IO57RSB1 | | | | | G4 | IO53RSB1 | | | | | G5 | IO49RSB1 | | | | | G6 | IO45RSB1 | | | | | G7 | IO46RSB1 | | | | | G8 | VJTAG | | | | | G9 | TRST | | | | | H1 | IO62RSB1 | | | | | H2 | FF/IO60RSB1 | | | | | H3 | IO58RSB1 | | | | | H4 | IO54RSB1 | | | | | H5 | IO48RSB1 | | | | | H6 | IO43RSB1 | | | | | H7 | IO42RSB1 | | | | | H8 | TDI | | | | | H9 | TDO | | | | | UC81 | | | | | |------------|-----------------|--|--|--| | Pin Number | AGL030 Function | | | | | J1 | IO63RSB1 | | | | | J2 | IO61RSB1 | | | | | J3 | IO59RSB1 | | | | | J4 | IO56RSB1 | | | | | J5 | IO52RSB1 | | | | | J6 | IO44RSB1 | | | | | J7 | TCK | | | | | J8 | TMS | | | | | J9 | VPUMP | | | | 4-2 Revision 27 # **CS81** Note: This is the bottom view of the package. # Note For more information on package drawings, see PD3068: Package Mechanical Drawings. Revision 27 4-3 # **QN132** ### Notes: - 1. This is the bottom view of the package. - 2. The die attach paddle center of the package is tied to ground (GND). # Note QN132 package is discontinued and is not available for IGLOO devices. For more information on package drawings, see *PD3068: Package Mechanical Drawings*. 4-28 Revision 27 | | FG144 | |------------|-------------------| | Pin Number | AGL125 Function | | K1 | GEB0/IO109RSB1 | | K2 | GEA1/IO108RSB1 | | K3 | GEA0/IO107RSB1 | | K4 | GEA2/IO106RSB1 | | K5 | IO100RSB1 | | K6 | IO98RSB1 | | K7 | GND | | K8 | IO73RSB1 | | K9 | GDC2/IO72RSB1 | | K10 | GND | | K11 | GDA0/IO66RSB0 | | K12 | GDB0/IO64RSB0 | | L1 | GND | | L2 | VMV1 | | L3 | FF/GEB2/IO105RSB1 | | L4 | IO102RSB1 | | L5 | VCCIB1 | | L6 | IO95RSB1 | | L7 | IO85RSB1 | | L8 | IO74RSB1 | | L9 | TMS | | L10 | VJTAG | | L11 | VMV1 | | L12 | TRST | | M1 | GNDQ | | M2 | GEC2/IO104RSB1 | | M3 | IO103RSB1 | | M4 | IO101RSB1 | | M5 | IO97RSB1 | | M6 | IO94RSB1 | | M7 | IO86RSB1 | | M8 | IO75RSB1 | | M9 | TDI | | M10 | VCCIB1 | | M11 | VPUMP | | M12 | GNDQ | 4-44 Revision 27 | FG144 | | | | | |------------|------------------|--|--|--| | Pin Number | AGL250 Function | | | | | K1 | GEB0/IO99NDB3 | | | | | K2 | GEA1/IO98PDB3 | | | | | K3 | GEA0/IO98NDB3 | | | | | K4 | GEA2/IO97RSB2 | | | | | K5 | 02/12/100/11022 | | | | | _ | IO90RSB2 | | | | | K6 | IO84RSB2 | | | | | K7 | GND | | | | | K8 | IO66RSB2 | | | | | K9 | GDC2/IO63RSB2 | | | | | K10 | GND | | | | | K11 | GDA0/IO60VDB1 | | | | | K12 | GDB0/IO59VDB1 | | | | | L1 | GND | | | | | L2 | VMV3 | | | | | L3 | FF/GEB2/IO96RSB2 | | | | | L4 | IO91RSB2 | | | | | L5 | VCCIB2 | | | | | L6 | IO82RSB2 | | | | | L7 | IO80RSB2 | | | | | L8 | IO72RSB2 | | | | | L9 | TMS | | | | | L10 | VJTAG | | | | | L11 | VMV2 | | | | | L12 | TRST | | | | | M1 | GNDQ | | | | | M2 | GEC2/IO95RSB2 | | | | | M3 | IO92RSB2 | | | | | M4 | IO89RSB2 | | | | | M5 | IO87RSB2 | | | | | M6 | IO85RSB2 | | | | | M7 | IO78RSB2 | | | | | M8 | IO76RSB2 | | | | | M9 | TDI | | | | | M10 | VCCIB2 | | | | | M11 | VPUMP | | | | | M12 | GNDQ | | | | 4-46 Revision 27 | FG144 | | | | | |------------|-------------------|--|--|--| | Pin Number | AGL400 Function | | | | | | | | | | | K1 | GEB0/IO136NDB3 | | | | | K2 | GEA1/IO135PDB3 | | | | | K3 | GEA0/IO135NDB3 | | | | | K4 | GEA2/IO134RSB2 | | | | | K5 | IO127RSB2 | | | | | K6 | IO121RSB2 | | | | | K7 | GND | | | | | K8 | IO104RSB2 | | | | | K9 | GDC2/IO82RSB2 | | | | | K10 | GND | | | | | K11 | GDA0/IO79VDB1 | | | | | K12 | GDB0/IO78VDB1 | | | | | L1 | GND | | | | | L2 | VMV3 | | | | | L3 | FF/GEB2/IO133RSB2 | | | | | L4 | IO128RSB2 | | | | | L5 | VCCIB2 | | | | | L6 | IO119RSB2 | | | | | L7 | IO114RSB2 | | | | | L8 | IO110RSB2 | | | | | L9 | TMS | | | | | L10 | VJTAG | | | | | L11 | VMV2 | | | | | L12 | TRST | | | | | M1 | GNDQ | | | | | M2 | GEC2/IO132RSB2 | | | | | M3 | IO129RSB2 | | | | | M4 | IO126RSB2 | | | | | M5 | IO124RSB2 | | | | | M6 | IO122RSB2 | | | | | M7 | IO117RSB2 | | | | | M8 | IO115RSB2 | | | | | M9 | TDI | | | | | M10 | VCCIB2 | | | | | M11 | VPUMP | | | | | M12 | GNDQ | | | | | | | | | | 4-48 Revision 27 # **FG256** Note: This is the bottom view of the package. # Note For more information on package drawings, see PD3068: Package Mechanical Drawings. Revision 27 4-53 IGLOO Low Power Flash FPGAs | | FG256 | |------------|-----------------| | Pin Number | AGL600 Function | | A1 | GND | | A2 | GAA0/IO00RSB0 | | А3 | GAA1/IO01RSB0 | | A4 | GAB0/IO02RSB0 | | A5 | IO11RSB0 | | A6 | IO16RSB0 | | A7 | IO18RSB0 | | A8 | IO28RSB0 | | A9 | IO34RSB0 | | A10 | IO37RSB0 | | A11 | IO41RSB0 | | A12 | IO43RSB0 | | A13 | GBB1/IO57RSB0 | | A14 | GBA0/IO58RSB0 | | A15 | GBA1/IO59RSB0 | | A16 | GND | | B1 | GAB2/IO173PDB3 | | B2 | GAA2/IO174PDB3 | | В3 | GNDQ | | B4 | GAB1/IO03RSB0 | | B5 | IO13RSB0 | | B6 | IO14RSB0 | | B7 | IO21RSB0 | | B8 | IO27RSB0 | | B9 | IO32RSB0 | | B10 | IO38RSB0 | | B11 | IO42RSB0 | | B12 | GBC1/IO55RSB0 | | B13 | GBB0/IO56RSB0 | | B14 | IO52RSB0 | | B15 | GBA2/IO60PDB1 | | B16 | IO60NDB1 | | C1 | IO173NDB3 | | C2 | IO174NDB3 | | C3 | VMV3 | | C4 | IO07RSB0 | | C5 | GAC0/IO04RSB0 | | C6 | GAC1/IO05RSB0 | | | FG256 | |------------|-----------------| | Pin Number | AGL600 Function | | C7 | IO20RSB0 | | C8 | IO24RSB0 | | C8 | IO33RSB0 | | | | | C10 | IO39RSB0 | | C11 | IO44RSB0 | | C12 | GBC0/IO54RSB0 | | C13 | IO51RSB0 | | C14 | VMV0 | | C15 | IO61NPB1 | | C16 | IO63PDB1 | | D1 | IO171NDB3 | | D2 | IO171PDB3 | | D3 | GAC2/IO172PDB3 | | D4 | IO06RSB0 | | D5 | GNDQ | | D6 | IO10RSB0 | | D7 | IO19RSB0 | | D8 | IO26RSB0 | | D9 | IO30RSB0 | | D10 | IO40RSB0 | | D11 | IO45RSB0 | | D12 | GNDQ | | D13 | IO50RSB0 | | D14 | GBB2/IO61PPB1 | | D15 | IO53RSB0 | | D16 | IO63NDB1 | | E1 | IO166PDB3 | | E2 | IO167NPB3 | | E3 | IO172NDB3 | | E4 | IO169NDB3 | | E5 | VMV0 | | E6 | VCCIB0 | | E7 | VCCIB0 | | E8 | IO25RSB0 | | E9 | IO31RSB0 | | E10 | VCCIB0 | | E11 | VCCIB0 | | E12 | | | E12 | VMV1 | | | FG256 | | | |------------|-----------------|--|--| | Pin Number | AGL600 Function | | | | E13 | GBC2/IO62PDB1 | | | | E14 | IO67PPB1 | | | | E15 | IO64PPB1 | | | | E16 | IO66PDB1 | | | | F1 | IO166NDB3 | | | | F2 | IO168NPB3 | | | | F3 | IO167PPB3 | | | | F4 | IO169PDB3 | | | | F5 | VCCIB3 | | | | F6 | GND | | | | F7 | VCC | | | | F8 | VCC | | | | F9 | VCC | | | | F10 | VCC | | | | F11 | GND | | | | F12 | VCCIB1 | | | | F13 | IO62NDB1 | | | | F14 | IO64NPB1 | | | | F15 | IO65PPB1 | | | | F16 | IO66NDB1 | | | | G1 | IO165NDB3 | | | | G2 | IO165PDB3 | | | | G3 | IO168PPB3 | | | | G4 | GFC1/IO164PPB3 | | | | G5 | VCCIB3 | | | | G6 | VCC | | | | G7 | GND | | | | G8 | GND | | | | G9 | GND | | | | G10 | GND | | | | G11 | VCC | | | | G12 | VCCIB1 | | | | G13 | GCC1/IO69PPB1 | | | | G14 | IO65NPB1 | | | | G15 | IO75PDB1 | | | | G16 | IO75NDB1 | | | | H1 | GFB0/IO163NPB3 | | | | H2 | GFA0/IO162NDB3 | | | Revision 27 4-57 | | FG484 | |------------|------------------| | Pin Number | AGL1000 Function | | M3 | IO206NDB3 | | M4 | GFA2/IO206PDB3 | | M5 | GFA1/IO207PDB3 | | M6 | VCCPLF | | M7 | IO205NDB3 | | M8 | GFB2/IO205PDB3 | | M9 | VCC | | M10 | GND | | M11 | GND | | M12 | GND | | M13 | GND | | M14 | VCC | | M15 | GCB2/IO95PPB1 | | M16 | GCA1/IO93PPB1 | | M17 | GCC2/IO96PPB1 | | M18 | IO100PPB1 | | M19 | GCA2/IO94PPB1 | | M20 | IO101PPB1 | | M21 | IO99PPB1 | | M22 | NC | | N1 | IO201NDB3 | | N2 | IO201PDB3 | | N3 | NC | | N4 | GFC2/IO204PDB3 | | N5 | IO204NDB3 | | N6 | IO203NDB3 | | N7 | IO203PDB3 | | N8 | VCCIB3 | | N9 | VCC | | N10 | GND | | N11 | GND | | N12 | GND | | N13 | GND | | N14 | VCC | | N15 | VCCIB1 | | N16 | IO95NPB1 | 4-98 Revision 27 # Datasheet Information | Revision / Version | Changes | Page | |------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | Revision 8 (cont'd) | Table 2-13 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings, Table 2-14 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings, Table 2-15 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings, and Table 2-16 • Summary of I/O Output Buffer Power (per pin) – Default I/O Software Settings1 were updated to change PDC2 to PDC6 and PDC3 to PDC7. The table notes were updated to reflect that power was measured on VCCI. | 2-10<br>through<br>2-11 | | | In Table 2-19 • Different Components Contributing to Dynamic Power Consumption in IGLOO Devices, the description for PAC13 was changed from Static to Dynamic. | 2-13 | | | Table 2-20 • Different Components Contributing to the Static Power Consumption in IGLOO Devices and Table 2-22 • Different Components Contributing to the Static Power Consumption in IGLOO Device were updated to add PDC6 and PDC7, and to change the definition for PDC5 to bank quiescent power. Subtitles were added to indicate type of devices and core supply voltage. | 2-14,<br>2-16 | | F ( | The "Total Static Power Consumption—PSTAT" section was updated to revise the calculation of P <sub>STAT</sub> , including PDC6 and PDC7. | 2-17 | | | Footnote $\dagger$ was updated to include information about PAC13. The PLL Contribution equation was changed from: $P_{PLL} = P_{AC13} + P_{AC14} * F_{CLKOUT}$ to $P_{PLL} = P_{DC4} + P_{AC13} * F_{CLKOUT}$ . | 2-18 | | Revision 7 (Jun 2008) Packaging v1.5 | The "QN132" package diagram was updated to include D1 to D4. In addition, note 1 was changed from top view to bottom view, and note 2 is new. | 4-28 | | Revision 6 (Jun 2008)<br>Packaging v1.4 | This document was divided into two sections and given a version number, starting at v1.0. The first section of the document includes features, benefits, ordering information, and temperature and speed grade offerings. The second section is a device family overview. | N/A | | | Pin numbers were added to the "QN68" package diagram. Note 2 was added below the diagram. | 4-25 | | Revision 5 (Mar 2008) Packaging v1.3 | The "CS196" package and pin table was added for AGL250. | 4-12 | | Revision 4 (Mar 2008) Product Brief v1.0 | The "Low Power" section was updated to change "1.2 V and 1.5 V Core Voltage" to "1.2 V and 1.5 V Core and I/O Voltage." The text "(from 12 $\mu$ W)" was removed from "Low Power Active FPGA Operation." | _ | | | 1.2_V was added to the list of core and I/O voltages in the "Advanced I/O" and "I/Os with Advanced I/O Standards" section sections. | I, 1-7 | | | The "Embedded Memory" section was updated to remove the footnote reference from the section heading and place it instead after "4,608-Bit" and "True Dual-Port SRAM (except ×18)." | _ | 5-9 Revision 27