Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 768 | | Total RAM Bits | - | | Number of I/O | 66 | | Number of Gates | 30000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 81-WFBGA, CSBGA | | Supplier Device Package | 81-CSP (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/agl030v5-csg81i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## Figure 1-5 • I/O States During Programming Window 6. Click OK to return to the FlashPoint – Programming File Generator window. Note: I/O States During programming are saved to the ADB and resulting programming files after completing programming file generation. 1-9 Revision 27 # Power per I/O Pin Table 2-13 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings Applicable to Advanced I/O Banks | | VCCI (V) | Static Power<br>PDC6 (mW) <sup>1</sup> | Dynamic Power<br>PAC9 (μW/MHz) <sup>2</sup> | |--------------------------------------|----------|----------------------------------------|---------------------------------------------| | Single-Ended | | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 3.3 | - | 16.27 | | 3.3 V LVCMOS Wide Range <sup>3</sup> | 3.3 | - | 16.27 | | 2.5 V LVCMOS | 2.5 | - | 4.65 | | 1.8 V LVCMOS | 1.8 | - | 1.61 | | 1.5 V LVCMOS (JESD8-11) | 1.5 | - | 0.96 | | 1.2 V LVCMOS <sup>4</sup> | 1.2 | - | 0.58 | | 1.2 V LVCMOS Wide Range <sup>4</sup> | 1.2 | - | 0.58 | | 3.3 V PCI | 3.3 | - | 17.67 | | 3.3 V PCI-X | 3.3 | - | 17.67 | | Differential | <u> </u> | | | | LVDS | 2.5 | 2.26 | 23.39 | | LVPECL | 3.3 | 5.72 | 59.05 | | A.L | | • | | #### Notes: - 1. $P_{DC6}$ is the static power (where applicable) measured on VCCI. - 2. P<sub>AC9</sub> is the total dynamic power measured on VCCI. - 3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. - 4. Applicable for IGLOO V2 devices only Table 2-14 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings Applicable to Standard Plus I/O Banks | | VCCI (V) | Static Power<br>PDC6 (mW) <sup>1</sup> | Dynamic Power<br>PAC9 (μW/MHz) <sup>2</sup> | |--------------------------------------|----------|----------------------------------------|---------------------------------------------| | Single-Ended | | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 3.3 | _ | 16.41 | | 3.3 V LVCMOS Wide Range <sup>3</sup> | 3.3 | _ | 16.41 | | 2.5 V LVCMOS | 2.5 | _ | 4.75 | | 1.8 V LVCMOS | 1.8 | _ | 1.66 | | 1.5 V LVCMOS (JESD8-11) | 1.5 | _ | 1.00 | | 1.2 V LVCMOS <sup>4</sup> | 1.2 | _ | 0.61 | | 1.2 V LVCMOS Wide Range <sup>4</sup> | 1.2 | _ | 0.61 | | 3.3 V PCI | 3.3 | _ | 17.78 | | 3.3 V PCI-X | 3.3 | _ | 17.78 | #### Notes: - 1. PDC6 is the static power (where applicable) measured on VCCI. - 2. PAC9 is the total dynamic power measured on VCCI. - 3. Applicable for IGLOO V2 devices only. - 4. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. Revision 27 2-9 # **User I/O Characteristics** # **Timing Model** Figure 2-3 • Timing Model Operating Conditions: Std. Speed, Commercial Temperature Range (T<sub>J</sub> = 70°C), Worst-Case VCC = 1.425 V, for DC 1.5 V Core Voltage, Applicable to V2 and V5 Devices Revision 27 2-19 #### 1.2 V DC Core Voltage Table 2-145 • 3.3 V PCI/PCI-X Commercial-Case Conditions: $T_J = 70$ °C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 1.55 | 2.91 | 0.25 | 0.86 | 1.10 | 2.95 | 2.29 | 3.25 | 3.93 | 8.74 | 8.08 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. ## Table 2-146 • 3.3 V PCI/PCI-X Commercial-Case Conditions: $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 3.0 V Applicable to Standard Plus I/O Banks | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 1.55 | 2.53 | 0.25 | 0.85 | 1.10 | 2.57 | 1.98 | 2.93 | 3.64 | 8.35 | 7.76 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. ## **Differential I/O Characteristics** ## Physical Implementation Configuration of the I/O modules as a differential pair is handled by Microsemi Designer software when the user instantiates a differential I/O macro in the design. Differential I/Os can also be used in conjunction with the embedded Input Register (InReg), Output Register (OutReg), Enable Register (EnReg), and Double Data Rate (DDR). However, there is no support for bidirectional I/Os or tristates with the LVPECL standards. #### **LVDS** Low-Voltage Differential Signaling (ANSI/TIA/EIA-644) is a high-speed, differential I/O standard. It requires that one data bit be carried through two signal lines, so two pins are needed. It also requires external resistor termination. The full implementation of the LVDS transmitter and receiver is shown in an example in Figure 2-13. The building blocks of the LVDS transmitter-receiver are one transmitter macro, one receiver macro, three board resistors at the transmitter end, and one resistor at the receiver end. The values for the three driver resistors are different from those used in the LVPECL implementation because the output standard specifications are different. Along with LVDS I/O, IGLOO also supports Bus LVDS structure and Multipoint LVDS (M-LVDS) configuration (up to 40 nodes). Figure 2-13 • LVDS Circuit Diagram and Board-Level Implementation 2-76 Revision 27 # Input Register Figure 2-18 • Input Register Timing Diagram ## **Timing Characteristics** 1.5 V DC Core Voltage Table 2-157 • Input Data Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |----------------------|---------------------------------------------------------------------|------|-------| | t <sub>ICLKQ</sub> | Clock-to-Q of the Input Data Register | 0.42 | ns | | t <sub>ISUD</sub> | Data Setup Time for the Input Data Register | 0.47 | ns | | t <sub>IHD</sub> | Data Hold Time for the Input Data Register | 0.00 | ns | | t <sub>ISUE</sub> | Enable Setup Time for the Input Data Register | 0.67 | ns | | t <sub>IHE</sub> | Enable Hold Time for the Input Data Register | 0.00 | ns | | t <sub>ICLR2Q</sub> | Asynchronous Clear-to-Q of the Input Data Register | 0.79 | ns | | t <sub>IPRE2Q</sub> | Asynchronous Preset-to-Q of the Input Data Register | 0.79 | ns | | t <sub>IREMCLR</sub> | Asynchronous Clear Removal Time for the Input Data Register | 0.00 | ns | | t <sub>IRECCLR</sub> | Asynchronous Clear Recovery Time for the Input Data Register | 0.24 | ns | | t <sub>IREMPRE</sub> | Asynchronous Preset Removal Time for the Input Data Register | 0.00 | ns | | t <sub>IRECPRE</sub> | Asynchronous Preset Recovery Time for the Input Data Register | 0.24 | ns | | t <sub>IWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Input Data Register | 0.19 | ns | | t <sub>IWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Input Data Register | 0.19 | ns | | t <sub>ICKMPWH</sub> | Clock Minimum Pulse Width High for the Input Data Register | 0.31 | ns | | t <sub>ICKMPWL</sub> | Clock Minimum Pulse Width Low for the Input Data Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-84 Revision 27 ## **Timing Characteristics** ## 1.5 V DC Core Voltage Table 2-159 • Output Data Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |----------------------|----------------------------------------------------------------------|------|-------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | 1.00 | ns | | tosud | Data Setup Time for the Output Data Register | 0.51 | ns | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | 0.00 | ns | | t <sub>OSUE</sub> | Enable Setup Time for the Output Data Register | 0.70 | ns | | t <sub>OHE</sub> | Enable Hold Time for the Output Data Register | 0.00 | ns | | t <sub>OCLR2Q</sub> | Asynchronous Clear-to-Q of the Output Data Register | 1.34 | ns | | t <sub>OPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Data Register | 1.34 | ns | | t <sub>OREMCLR</sub> | Asynchronous Clear Removal Time for the Output Data Register | 0.00 | ns | | tORECCLR | Asynchronous Clear Recovery Time for the Output Data Register | 0.24 | ns | | t <sub>OREMPRE</sub> | Asynchronous Preset Removal Time for the Output Data Register | 0.00 | ns | | t <sub>ORECPRE</sub> | Asynchronous Preset Recovery Time for the Output Data Register | 0.24 | ns | | t <sub>OWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Output Data Register | 0.19 | ns | | t <sub>OWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Data Register | 0.19 | ns | | t <sub>OCKMPWH</sub> | Clock Minimum Pulse Width High for the Output Data Register | 0.31 | ns | | t <sub>OCKMPWL</sub> | Clock Minimum Pulse Width Low for the Output Data Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. ## 1.2 V DC Core Voltage Table 2-160 • Output Data Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |----------------------|----------------------------------------------------------------------|------|-------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | 1.52 | ns | | tosud | Data Setup Time for the Output Data Register | 1.15 | ns | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | 0.00 | ns | | t <sub>OSUE</sub> | Enable Setup Time for the Output Data Register | 1.11 | ns | | t <sub>OHE</sub> | Enable Hold Time for the Output Data Register | 0.00 | ns | | t <sub>OCLR2Q</sub> | Asynchronous Clear-to-Q of the Output Data Register | 1.96 | ns | | t <sub>OPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Data Register | 1.96 | ns | | t <sub>OREMCLR</sub> | Asynchronous Clear Removal Time for the Output Data Register | 0.00 | ns | | torecclr | Asynchronous Clear Recovery Time for the Output Data Register | 0.24 | ns | | t <sub>OREMPRE</sub> | Asynchronous Preset Removal Time for the Output Data Register | 0.00 | ns | | t <sub>ORECPRE</sub> | Asynchronous Preset Recovery Time for the Output Data Register | 0.24 | ns | | t <sub>OWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Output Data Register | 0.19 | ns | | t <sub>OWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Data Register | 0.19 | ns | | t <sub>OCKMPWH</sub> | Clock Minimum Pulse Width High for the Output Data Register | 0.31 | ns | | t <sub>OCKMPWL</sub> | Clock Minimum Pulse Width Low for the Output Data Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-86 Revision 27 ## 1.2 V DC Core Voltage Table 2-165 • Input DDR Propagation Delays Commercial-Case Conditions: $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-------------------------|------------------------------------------------------|--------|-------| | t <sub>DDRICLKQ1</sub> | Clock-to-Out Out_QR for Input DDR | 0.76 | ns | | t <sub>DDRICLKQ2</sub> | Clock-to-Out Out_QF for Input DDR | 0.94 | ns | | t <sub>DDRISUD1</sub> | Data Setup for Input DDR (negedge) | 0.93 | ns | | t <sub>DDRISUD2</sub> | Data Setup for Input DDR (posedge) | 0.84 | ns | | t <sub>DDRIHD1</sub> | Data Hold for Input DDR (negedge) | 0.00 | ns | | t <sub>DDRIHD2</sub> | Data Hold for Input DDR (posedge) | 0.00 | ns | | t <sub>DDRICLR2Q1</sub> | Asynchronous Clear-to-Out Out_QR for Input DDR | 1.23 | ns | | t <sub>DDRICLR2Q2</sub> | Asynchronous Clear-to-Out Out_QF for Input DDR | 1.42 | ns | | t <sub>DDRIREMCLR</sub> | Asynchronous Clear Removal Time for Input DDR | 0.00 | ns | | t <sub>DDRIRECCLR</sub> | Asynchronous Clear Recovery Time for Input DDR | 0.24 | ns | | t <sub>DDRIWCLR</sub> | Asynchronous Clear Minimum Pulse Width for Input DDR | 0.19 | ns | | t <sub>DDRICKMPWH</sub> | Clock Minimum Pulse Width High for Input DDR | 0.31 | ns | | t <sub>DDRICKMPWL</sub> | Clock Minimum Pulse Width Low for Input DDR | 0.28 | ns | | F <sub>DDRIMAX</sub> | Maximum Frequency for Input DDR | 160.00 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Revision 27 2-91 Table 2-185 • AGL250 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | Std. | | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.11 | 2.57 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.19 | 2.81 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.62 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-186 • AGL400 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | Std. | | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.18 | 2.64 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.27 | 2.89 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.62 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-108 Revision 27 Table 2-192 • RAM512X18 Commercial-Case Conditions: $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |----------------------------------|----------------------------------------------------------------------------------------------------------------------|------|-------| | t <sub>AS</sub> | Address setup time | 0.83 | ns | | t <sub>AH</sub> | Address hold time | 0.16 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.73 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.08 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 0.71 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.36 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 4.21 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | 1.71 | ns | | t <sub>C2CRWH</sub> <sup>1</sup> | Address collision clk-to-clk delay for reliable read access after write on same address - Applicable to Opening Edge | 0.35 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address - Applicable to Opening Edge | 0.42 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on RD (flow-through) | 2.06 | ns | | | RESET Low to data out Low on RD (pipelined) | 2.06 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.61 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 3.21 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 0.68 | ns | | t <sub>CYC</sub> | Clock cycle time | 6.24 | ns | | F <sub>MAX</sub> | Maximum frequency | 160 | MHz | ## Notes: - 1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-118 Revision 27 Table 2-194 • RAM512X18 Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-----------------------|----------------------------------------------------------------------------------------------------------------------|-------|-------| | t <sub>AS</sub> | Address setup time | 1.53 | ns | | t <sub>AH</sub> | Address hold time | 0.29 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 1.36 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.15 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 1.33 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.66 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 7.88 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | 3.20 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address – Applicable to Opening Edge | 0.87 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address – Applicable to Opening Edge | 1.04 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on RD (flow through) | 3.86 | ns | | | RESET Low to data out Low on RD (pipelined) | 3.86 | ns | | t <sub>REMRSTB</sub> | RESET removal | 1.12 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 5.93 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 1.18 | ns | | t <sub>CYC</sub> | Clock cycle time | 10.90 | ns | | F <sub>MAX</sub> | Maximum frequency | 92 | MHz | #### Notes: - 1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-120 Revision 27 # 3 - Pin Descriptions # **Supply Pins** #### GND Ground Ground supply voltage to the core, I/O outputs, and I/O logic. #### GNDQ Ground (quiet) Quiet ground supply voltage to input buffers of I/O banks. Within the package, the GNDQ plane is decoupled from the simultaneous switching noise originated from the output buffer ground domain. This minimizes the noise transfer within the package and improves input signal integrity. GNDQ must always be connected to GND on the board. #### VCC Core Supply Voltage Supply voltage to the FPGA core, nominally 1.5 V for IGLOO V5 devices, and 1.2 V or 1.5 V for IGLOO V2 devices. VCC is required for powering the JTAG state machine in addition to VJTAG. Even when a device is in bypass mode in a JTAG chain of interconnected devices, both VCC and VJTAG must remain powered to allow JTAG signals to pass through the device. For IGLOO V2 devices, VCC can be switched dynamically from 1.2 V to 1.5 V or vice versa. This allows in-system programming (ISP) when VCC is at 1.5 V and the benefit of low power operation when VCC is at 1.2 V. ## VCCIBx I/O Supply Voltage Supply voltage to the bank's I/O output buffers and I/O logic. Bx is the I/O bank number. There are up to eight I/O banks on IGLOO devices plus a dedicated VJTAG bank. Each bank can have a separate VCCI connection. All I/Os in a bank will run off the same VCCIBx supply. VCCI can be 1.2 V, 1.5 V, 1.8 V, 2.5 V, or 3.3 V, nominal voltage. Unused I/O banks should have their corresponding VCCI pins tied to GND. ### VMVx I/O Supply Voltage (quiet) Quiet supply voltage to the input buffers of each I/O bank. *x* is the bank number. Within the package, the VMV plane biases the input stage of the I/Os in the I/O banks. This minimizes the noise transfer within the package and improves input signal integrity. Each bank must have at least one VMV connection, and no VMV should be left unconnected. All I/Os in a bank run off the same VMVx supply. VMV is used to provide a quiet supply voltage to the input buffers of each I/O bank. VMVx can be 1.2 V, 1.5 V, 1.8 V, 2.5 V, or 3.3 V, nominal voltage. Unused I/O banks should have their corresponding VMV pins tied to GND. VMV and VCCI should be at the same voltage within a given I/O bank. Used VMV pins must be connected to the corresponding VCCI pins of the same bank (i.e., VMV0 to VCCIB0, VMV1 to VCCIB1, etc.). #### VCCPLA/B/C/D/E/F PLL Supply Voltage Supply voltage to analog PLL, nominally 1.5 V or 1.2 V. - 1.5 V for IGLOO V5 devices - 1.2 V or 1.5 V for IGLOO V2 devices When the PLLs are not used, the Microsemi Designer place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground. Microsemi recommends tying VCCPLx to VCC and using proper filtering circuits to decouple VCC noise from the PLLs. Refer to the PLL Power Supply Decoupling section of the "Clock Conditioning Circuits in Low Power Flash Devices and Mixed Signal FPGAs" chapter of the IGLOO FPGA Fabric User Guide for a complete board solution for the PLL analog power supply and ground. • There is one VCCPLF pin on IGLOO devices. #### VCOMPLA/B/C/D/E/F PLL Ground Ground to analog PLL power supplies. When the PLLs are not used, the Microsemi Designer place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground. There is one VCOMPLF pin on IGLOO devices. Revision 27 3-1 | CS281 | | | |------------|-----------------|--| | Pin Number | AGL600 Function | | | R15 | IO94RSB2 | | | R16 | GDA1/IO88PPB1 | | | R18 | GDB0/IO87NPB1 | | | R19 | GDC0/IO86NPB1 | | | T1 | IO148PPB3 | | | T2 | GEC0/IO146NPB3 | | | T4 | GEB0/IO145NPB3 | | | T5 | IO132RSB2 | | | T6 | IO136RSB2 | | | T7 | IO130RSB2 | | | T8 | IO126RSB2 | | | Т9 | IO120RSB2 | | | T10 | GND | | | T11 | IO113RSB2 | | | T12 | IO104RSB2 | | | T13 | IO101RSB2 | | | T14 | IO98RSB2 | | | T15 | GDC2/IO91RSB2 | | | T16 | TMS | | | T18 | VJTAG | | | T19 | GDB1/IO87PPB1 | | | U1 | IO147PDB3 | | | U2 | GEA1/IO144PPB3 | | | U6 | IO131RSB2 | | | U14 | IO99RSB2 | | | U18 | TRST | | | U19 | GDA0/IO88NPB1 | | | V1 | IO147NDB3 | | | V2 | VCCIB3 | | | V3 | GEC2/IO141RSB2 | | | V4 | IO140RSB2 | | | V5 | IO135RSB2 | | | V6 | GND | | | V7 | IO125RSB2 | | | V8 | IO122RSB2 | | | V9 | IO116RSB2 | | | CS281 | | | | | |------------|-------------------|--|--|--| | Pin Number | AGL600 Function | | | | | V10 | IO112RSB2 | | | | | V11 | IO110RSB2 | | | | | V12 | IO108RSB2 | | | | | V13 | IO102RSB2 | | | | | V14 | GND | | | | | V15 | IO93RSB2 | | | | | V16 | GDA2/IO89RSB2 | | | | | V17 | TDI | | | | | V18 | VCCIB2 | | | | | V19 | TDO | | | | | W1 | GND | | | | | W2 | FF/GEB2/IO142RSB2 | | | | | W3 | IO139RSB2 | | | | | W4 | IO137RSB2 | | | | | W5 | IO134RSB2 | | | | | W6 | IO133RSB2 | | | | | W7 | IO128RSB2 | | | | | W8 | IO124RSB2 | | | | | W9 | IO119RSB2 | | | | | W10 | VCCIB2 | | | | | W11 | IO109RSB2 | | | | | W12 | IO107RSB2 | | | | | W13 | IO105RSB2 | | | | | W14 | IO100RSB2 | | | | | W15 | IO96RSB2 | | | | | W16 | IO92RSB2 | | | | | W17 | GDB2/IO90RSB2 | | | | | W18 | TCK | | | | | W19 | GND | | | | # **QN68** ### Notes: - 1. This is the bottom view of the package. - 2. The die attach paddle center of the package is tied to ground (GND). ## Note For more information on package drawings, see PD3068: Package Mechanical Drawings. ## Package Pin Assignments | QN132 | | | | |------------|-----------------|--|--| | Pin Number | AGL060 Function | | | | C16 | IO60RSB1 | | | | C17 | IO57RSB1 | | | | C18 | NC | | | | C19 | TCK | | | | C20 | VMV1 | | | | C21 | VPUMP | | | | C22 | VJTAG | | | | C23 | VCCIB0 | | | | C24 | NC | | | | C25 | NC | | | | C26 | GCA1/IO42RSB0 | | | | C27 | GCC0/IO39RSB0 | | | | C28 | VCCIB0 | | | | C29 | IO29RSB0 | | | | C30 | GNDQ | | | | C31 | GBA1/IO27RSB0 | | | | C32 | GBB0/IO24RSB0 | | | | C33 | VCC | | | | C34 | IO19RSB0 | | | | C35 | IO16RSB0 | | | | C36 | IO13RSB0 | | | | C37 | GAC1/IO10RSB0 | | | | C38 | NC | | | | C39 | GAA0/IO05RSB0 | | | | C40 | VMV0 | | | | D1 | GND | | | | D2 | GND | | | | D3 | GND | | | | D4 | GND | | | 4-32 Revision 27 IGLOO Low Power Flash FPGAs | QN132 | | QN132 | | QN132 | | | |------------|-----------------|------------|------------------|------------|-----------------|--| | Pin Number | AGL250 Function | Pin Number | AGL250 Function | Pin Number | AGL250 Function | | | A1 | GAB2/IO117UPB3 | A37 | GBB1/IO38RSB0 | B25 | GND | | | A2 | IO117VPB3 | A38 | GBC0/IO35RSB0 | B26 | IO54PDB1 | | | А3 | VCCIB3 | A39 | VCCIB0 | B27 | GCB2/IO52PDB1 | | | A4 | GFC1/IO110PDB3 | A40 | IO28RSB0 | B28 | GND | | | A5 | GFB0/IO109NPB3 | A41 | IO22RSB0 | B29 | GCB0/IO49NDB1 | | | A6 | VCCPLF | A42 | IO18RSB0 | B30 | GCC1/IO48PDB1 | | | A7 | GFA1/IO108PPB3 | A43 | IO14RSB0 | B31 | GND | | | A8 | GFC2/IO105PPB3 | A44 | IO11RSB0 | B32 | GBB2/IO42PDB1 | | | A9 | IO103NDB3 | A45 | IO07RSB0 | B33 | VMV1 | | | A10 | VCC | A46 | VCC | B34 | GBA0/IO39RSB0 | | | A11 | GEA1/IO98PPB3 | A47 | GAC1/IO05RSB0 | B35 | GBC1/IO36RSB0 | | | A12 | GEA0/IO98NPB3 | A48 | GAB0/IO02RSB0 | B36 | GND | | | A13 | GEC2/IO95RSB2 | B1 | IO118VDB3 | B37 | IO26RSB0 | | | A14 | IO91RSB2 | B2 | GAC2/IO116UDB3 | B38 | IO21RSB0 | | | A15 | VCC | В3 | GND | B39 | GND | | | A16 | IO90RSB2 | B4 | GFC0/IO110NDB3 | B40 | IO13RSB0 | | | A17 | IO87RSB2 | B5 | VCOMPLF | B41 | IO08RSB0 | | | A18 | IO85RSB2 | В6 | GND | B42 | GND | | | A19 | IO82RSB2 | B7 | GFB2/IO106PSB3 | B43 | GAC0/IO04RSB0 | | | A20 | IO76RSB2 | B8 | IO103PDB3 | B44 | GNDQ | | | A21 | IO70RSB2 | B9 | GND | C1 | GAA2/IO118UDB3 | | | A22 | VCC | B10 | GEB0/IO99NDB3 | C2 | IO116VDB3 | | | A23 | GDB2/IO62RSB2 | B11 | VMV3 | C3 | VCC | | | A24 | TDI | B12 | FF/GEB2/IO96RSB2 | C4 | GFB1/IO109PPB3 | | | A25 | TRST | B13 | IO92RSB2 | C5 | GFA0/IO108NPB3 | | | A26 | GDC1/IO58UDB1 | B14 | GND | C6 | GFA2/IO107PSB3 | | | A27 | VCC | B15 | IO89RSB2 | C7 | IO105NPB3 | | | A28 | IO54NDB1 | B16 | IO86RSB2 | C8 | VCCIB3 | | | A29 | IO52NDB1 | B17 | GND | C9 | GEB1/IO99PDB3 | | | A30 | GCA2/IO51PPB1 | B18 | IO78RSB2 | C10 | GNDQ | | | A31 | GCA0/IO50NPB1 | B19 | IO72RSB2 | C11 | GEA2/IO97RSB2 | | | A32 | GCB1/IO49PDB1 | B20 | GND | C12 | IO94RSB2 | | | A33 | IO47NSB1 | B21 | GNDQ | C13 | VCCIB2 | | | A34 | VCC | B22 | TMS | C14 | IO88RSB2 | | | A35 | IO41NPB1 | B23 | TDO | C15 | IO84RSB2 | | | A36 | GBA2/IO41PPB1 | B24 | GDC0/IO58VDB1 | C16 | IO80RSB2 | | Revision 27 4-35 Package Pin Assignments # **FG144** Note: This is the bottom view of the package. ## Note For more information on package drawings, see PD3068: Package Mechanical Drawings. 4-42 Revision 27 ## Package Pin Assignments | FG484 | | | |------------|-------------------|--| | Pin Number | AGL400 Function | | | V15 | IO85RSB2 | | | V16 | GDB2/IO81RSB2 | | | V17 | TDI | | | V18 | NC | | | V19 | TDO | | | V20 | GND | | | V21 | NC | | | V22 | NC | | | W1 | NC | | | W2 | NC | | | W3 | NC | | | W4 | GND | | | W5 | IO126RSB2 | | | W6 | FF/GEB2/IO133RSB2 | | | W7 | IO124RSB2 | | | W8 | IO116RSB2 | | | W9 | IO113RSB2 | | | W10 | IO107RSB2 | | | W11 | IO105RSB2 | | | W12 | IO102RSB2 | | | W13 | IO97RSB2 | | | W14 | IO92RSB2 | | | W15 | GDC2/IO82RSB2 | | | W16 | IO86RSB2 | | | W17 | GDA2/IO80RSB2 | | | W18 | TMS | | | W19 | GND | | | W20 | NC | | | W21 | NC | | | W22 | NC | | | Y1 | VCCIB3 | | | Y2 | NC | | | Y3 | NC | | | Y4 | NC | | | Y5 | GND | | | Y6 | NC | | 4-76 Revision 27 | FG484 | | | | |------------|----------------|--|--| | | | | | | Pin Number | | | | | M3 | IO158NPB3 | | | | M4 | GFA2/IO161PPB3 | | | | M5 | GFA1/IO162PDB3 | | | | M6 | VCCPLF | | | | M7 | IO160NDB3 | | | | M8 | GFB2/IO160PDB3 | | | | M9 | VCC | | | | M10 | GND | | | | M11 | GND | | | | M12 | GND | | | | M13 | GND | | | | M14 | VCC | | | | M15 | GCB2/IO73PPB1 | | | | M16 | GCA1/IO71PPB1 | | | | M17 | GCC2/IO74PPB1 | | | | M18 | IO80PPB1 | | | | M19 | GCA2/IO72PDB1 | | | | M20 | IO79PPB1 | | | | M21 | IO78PPB1 | | | | M22 | NC | | | | N1 | IO154NDB3 | | | | N2 | IO154PDB3 | | | | N3 | NC | | | | N4 | GFC2/IO159PDB3 | | | | N5 | IO161NPB3 | | | | N6 | IO156PPB3 | | | | N7 | IO129RSB2 | | | | N8 | VCCIB3 | | | | N9 | VCC | | | | N10 | GND | | | | N11 | GND | | | | N12 | GND | | | | N13 | GND | | | | N14 | VCC | | | | N15 | VCCIB1 | | | | N16 | IO73NPB1 | | | | | 1 | | | 4-84 Revision 27 | FG484 | | | |------------|-----------------|--| | Pin Number | AGL600 Function | | | U1 | IO149PDB3 | | | U2 | IO149NDB3 | | | U3 | NC | | | U4 | GEB1/IO145PDB3 | | | U5 | GEB0/IO145NDB3 | | | U6 | VMV2 | | | U7 | IO138RSB2 | | | U8 | IO136RSB2 | | | U9 | IO131RSB2 | | | U10 | IO124RSB2 | | | U11 | IO119RSB2 | | | U12 | IO107RSB2 | | | U13 | IO104RSB2 | | | U14 | IO97RSB2 | | | U15 | VMV1 | | | U16 | TCK | | | U17 | VPUMP | | | U18 | TRST | | | U19 | GDA0/IO88NDB1 | | | U20 | NC | | | U21 | IO83NDB1 | | | U22 | NC | | | V1 | NC | | | V2 | NC | | | V3 | GND | | | V4 | GEA1/IO144PDB3 | | | V5 | GEA0/IO144NDB3 | | | V6 | IO139RSB2 | | | V7 | GEC2/IO141RSB2 | | | V8 | IO132RSB2 | | | V9 | IO127RSB2 | | | V10 | IO121RSB2 | | | V11 | IO114RSB2 | | | V12 | IO109RSB2 | | | V13 | IO105RSB2 | | | V14 | IO98RSB2 | | Revision 27 4-87 | FG484 | | | |------------|------------------|--| | Pin Number | AGL1000 Function | | | U1 | IO195PDB3 | | | U2 | IO195NDB3 | | | U3 | IO194NPB3 | | | U4 | GEB1/IO189PDB3 | | | U5 | GEB0/IO189NDB3 | | | U6 | VMV2 | | | U7 | IO179RSB2 | | | U8 | IO171RSB2 | | | U9 | IO165RSB2 | | | U10 | IO159RSB2 | | | U11 | IO151RSB2 | | | U12 | IO137RSB2 | | | U13 | IO134RSB2 | | | U14 | IO128RSB2 | | | U15 | VMV1 | | | U16 | TCK | | | U17 | VPUMP | | | U18 | TRST | | | U19 | GDA0/IO113NDB1 | | | U20 | NC | | | U21 | IO108NDB1 | | | U22 | IO109PDB1 | | | V1 | NC | | | V2 | NC | | | V3 | GND | | | V4 | GEA1/IO188PDB3 | | | V5 | GEA0/IO188NDB3 | | | V6 | IO184RSB2 | | | V7 | GEC2/IO185RSB2 | | | V8 | IO168RSB2 | | | V9 | IO163RSB2 | | | V10 | IO157RSB2 | | | V11 | IO149RSB2 | | | V12 | IO143RSB2 | | | V13 | IO138RSB2 | | | V14 | IO131RSB2 | | Revision 27 4-101