Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 24576 | | Total RAM Bits | 147456 | | Number of I/O | 215 | | Number of Gates | 1000000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 281-TFBGA, CSBGA | | Supplier Device Package | 281-CSP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/agl1000v5-csg281i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 2-2 • Recommended Operating Conditions 1 | Symbol | Para | ameter | Commercial | Industrial | Units | |---------------------|--------------------------------------------------------------|-----------------------------------------------------|----------------|----------------|-------| | TJ | Junction Temperature <sup>2</sup> | | 0 to +85 | -40 to +100 | °C | | VCC <sup>3</sup> | 1.5 V DC core supply voltage <sup>5</sup> | | 1.425 to 1.575 | 1.425 to 1.575 | V | | | 1.2 V–1.5 V wide range DC core supply voltage <sup>4,6</sup> | | 1.14 to 1.575 | 1.14 to 1.575 | V | | VJTAG | JTAG DC voltage | | 1.4 to 3.6 | 1.4 to 3.6 | V | | VPUMP | Programming voltage | Programming Mode | 3.15 to 3.45 | 3.15 to 3.45 | V | | | | Operation <sup>7</sup> | 0 to 3.6 | 0 to 3.6 | V | | VCCPLL <sup>8</sup> | Analog power supply (PLL) | 1.5 V DC core supply voltage <sup>5</sup> | 1.425 to 1.575 | 1.425 to 1.575 | V | | | | 1.2 V - 1.5 V DC core supply voltage <sup>4,6</sup> | 1.14 to 1.575 | 1.14 to 1.575 | V | | VCCI and | 1.2 V DC core supply voltage <sup>6</sup> | | 1.14 to 1.26 | 1.14 to 1.26 | V | | VMV <sup>9</sup> | 1.2 V DC wide range DC supply voltage <sup>6</sup> | | 1.14 to 1.575 | 1.14 to 1.575 | V | | | 1.5 V DC supply voltage | | 1.425 to 1.575 | 1.425 to 1.575 | V | | | 1.8 V DC supply voltage | | 1.7 to 1.9 | 1.7 to 1.9 | V | | | 2.5 V DC supply voltage | | 2.3 to 2.7 | 2.3 to 2.7 | V | | | 3.0 V DC supply voltage 10 | | 2.7 to 3.6 | 2.7 to 3.6 | V | | | 3.3 V DC supply voltage | | 3.0 to 3.6 | 3.0 to 3.6 | V | | | LVDS differential I/O | | 2.375 to 2.625 | 2.375 to 2.625 | V | | | LVPECL differential I/O | | 3.0 to 3.6 | 3.0 to 3.6 | V | #### Notes: - 1. All parameters representing voltages are measured with respect to GND unless otherwise specified. - 2. Software Default Junction Temperature Range in the Libero SoC software is set to 0°C to +70°C for commercial, and -40°C to +85°C for industrial. To ensure targeted reliability standards are met across the full range of junction temperatures, Microsemi recommends using custom settings for temperature range before running timing and power analysis tools. For more information on custom settings, refer to the New Project Dialog Box in the Libero SoC Online Help. - 3. The ranges given here are for power supplies only. The recommended input voltage ranges specific to each I/O standard are given in Table 2-25 on page 2-24. VCCI should be at the same voltage within a given I/O bank. - 4. All IGLOO devices (V5 and V2) must be programmed with the VCC core voltage at 1.5 V. Applications using the V2 devices powered by 1.2 V supply must switch the core supply to 1.5 V for in-system programming. - 5. For IGLOO® V5 devices - 6. For IGLOO V2 devices only, operating at VCCI ≥ VCC. - 7. VPUMP can be left floating during operation (not programming mode). - 8. VCCPLL pins should be tied to VCC pins. See the "Pin Descriptions" chapter of the IGLOO FPGA Fabric User Guide for further information. - 9. VMV and VCCI must be at the same voltage within a given I/O bank. VMV pins must be connected to the corresponding VCCI pins. See the "VMVx I/O Supply Voltage (quiet)" on page 3-1 for further information. - 10. 3.3 V wide range is compliant to the JESD-8B specification and supports 3.0 V VCCI operation. 2-2 Revision 27 Figure 2-2 • V2 Devices – I/O State as a Function of VCCI and VCC Voltage Levels # **Thermal Characteristics** ### Introduction The temperature variable in the Designer software refers to the junction temperature, not the ambient temperature. This is an important distinction because dynamic and static power consumption cause the chip junction to be higher than the ambient temperature. EQ 1 can be used to calculate junction temperature. $T_J$ = Junction Temperature = $\Delta T + T_A$ EQ 1 #### where: T<sub>A</sub> = Ambient Temperature $\Delta T$ = Temperature gradient between junction (silicon) and ambient $\Delta T$ = $\theta_{ja}$ \* P $\theta_{ia}$ = Junction-to-ambient of the package. $\theta_{ia}$ numbers are located in Table 2-5 on page 2-6. P = Power dissipation ## **Overview of I/O Performance** # Summary of I/O DC Input and Output Levels – Default I/O Software Settings Table 2-25 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions—Software Default Settings Applicable to Advanced I/O Banks | | | Equivalent | | | VIL | VIH | | VOL | VOH | IOL <sup>1</sup> | IOH <sup>1</sup> | |-------------------------------------------------|-------------------|-----------------------------------------------------|--------------|-------|-------------|------------------|-------|-------------|-------------|------------------|------------------| | I/O<br>Standard | Drive<br>Strength | Software Default Drive Strength Option <sup>2</sup> | Slew<br>Rate | Min.V | Max.<br>V | Min.<br>V | Max.V | Max.<br>V | Min.<br>V | mA | mA | | 3.3 V<br>LVTTL /<br>3.3 V<br>LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | | 3.3 V<br>LVCMOS<br>Wide<br>Range <sup>3</sup> | 100 μΑ | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VCCI - 0.2 | 0.1 | 0.1 | | 2.5 V<br>LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 12 | 12 | | 1.8 V<br>LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.9 | 0.45 | VCCI - 0.45 | 12 | 12 | | 1.5 V<br>LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 12 | 12 | | 1.2 V<br>LVCMOS <sup>4</sup> | 2 mA | 2 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.26 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | | 1.2 V<br>LVCMOS<br>Wide<br>Range <sup>4,5</sup> | 100 μΑ | 2 mA | High | -0.3 | 0.3 * VCCI | 0.7 * VCCI | 1.575 | 0.1 | VCCI - 0.1 | 0.1 | 0.1 | | 3.3 V PCI | | | | | Per P | CI specificatio | ns | | | | | | 3.3 V<br>PCI-X | | | | | Per PC | CI-X specificati | ons | | | | | #### Notes: - 1. Currents are measured at 85°C junction temperature. - 2. The minimum drive strength for any LVCMOS 1.2 V or LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 3. All LVMCOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. - 4. Applicable to V2 Devices operating at VCCI ≥ VCC. - 5. All LVCMOS 1.2 V software macros support LVCMOS 1.2 V wide range as specified in the JESD8-12 specification. Table 2-39 • I/O Output Buffer Maximum Resistances<sup>1</sup> Applicable to Standard Plus I/O Banks | Standard | Drive Strength | $R_{PULL-DOWN} \ \left(\Omega\right)^2$ | $R_{PULL-UP} (\Omega)^3$ | |--------------------------------------|-----------------------------|-----------------------------------------|------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 100 | 300 | | | 4 mA | 100 | 300 | | | 6 mA | 50 | 150 | | | 8 mA | 50 | 150 | | | 12 mA | 25 | 75 | | | 16 mA | 25 | 75 | | 3.3 V LVCMOS Wide Range | 100 μΑ | Same as regular 3.3 V LVCMOS | Same as regular 3.3 V LVCMOS | | 2.5 V LVCMOS | 2 mA | 100 | 200 | | | 4 mA | 100 | 200 | | | 6 mA | 50 | 100 | | | 8 mA | 50 | 100 | | | 12 mA | 25 | 50 | | 1.8 V LVCMOS | 2 mA | 200 | 225 | | | 4 mA | 100 | 112 | | | 6 mA | 50 | 56 | | | 8 mA | 50 | 56 | | 1.5 V LVCMOS | 2 mA | 200 | 224 | | | 4 mA | 100 | 112 | | 1.2 V LVCMOS <sup>4</sup> | 2 mA | 158 | 164 | | 1.2 V LVCMOS Wide Range <sup>4</sup> | 100 μΑ | Same as regular 1.2 V LVCMOS | Same as regular 1.2 V LVCMOS | | 3.3 V PCI/PCI-X | Per PCI/PCI-X specification | 25 | 75 | #### Notes: <sup>1.</sup> These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on VCCI, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located at http://www.microsemi.com/soc/download/ibis/default.aspx. <sup>2.</sup> $R_{(PULL-DOWN-MAX)} = (VOLspec) / I_{OLspec}$ <sup>3.</sup> $R_{(PULL-UP-MAX)} = (VCCImax - VOHspec) / I_{OHspec}$ <sup>4.</sup> Applicable to IGLOO V2 Devices operating at VCCI ≥ VCC ## **Timing Characteristics** Applies to 1.5 V DC Core Voltage Table 2-83 • 2.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Advanced I/O Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.97 | 4.96 | 0.18 | 1.08 | 0.66 | 5.06 | 4.59 | 2.26 | 2.00 | 8.66 | 8.19 | ns | | 4 mA | Std. | 0.97 | 4.96 | 0.18 | 1.08 | 0.66 | 5.06 | 4.59 | 2.26 | 2.00 | 8.66 | 8.19 | ns | | 6 mA | Std. | 0.97 | 4.15 | 0.18 | 1.08 | 0.66 | 4.24 | 3.94 | 2.54 | 2.51 | 7.83 | 7.53 | ns | | 8 mA | Std. | 0.97 | 4.15 | 0.18 | 1.08 | 0.66 | 4.24 | 3.94 | 2.54 | 2.51 | 7.83 | 7.53 | ns | | 12 mA | Std. | 0.97 | 3.57 | 0.18 | 1.08 | 0.66 | 3.65 | 3.47 | 2.73 | 2.84 | 7.24 | 7.06 | ns | | 16 mA | Std. | 0.97 | 3.39 | 0.18 | 1.08 | 0.66 | 3.46 | 3.36 | 2.78 | 2.92 | 7.06 | 6.95 | ns | | 24 mA | Std. | 0.97 | 3.38 | 0.18 | 1.08 | 0.66 | 3.38 | 3.38 | 2.83 | 3.25 | 6.98 | 6.98 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-84 • 2.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Advanced I/O Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.97 | 2.77 | 0.18 | 1.08 | 0.66 | 2.83 | 2.60 | 2.26 | 2.08 | 6.42 | 6.19 | ns | | 4 mA | Std. | 0.97 | 2.77 | 0.18 | 1.08 | 0.66 | 2.83 | 2.60 | 2.26 | 2.08 | 6.42 | 6.19 | ns | | 6 mA | Std. | 0.97 | 2.34 | 0.18 | 1.08 | 0.66 | 2.39 | 2.08 | 2.54 | 2.60 | 5.99 | 5.68 | ns | | 8 mA | Std. | 0.97 | 2.34 | 0.18 | 1.08 | 0.66 | 2.39 | 2.08 | 2.54 | 2.60 | 5.99 | 5.68 | ns | | 12 mA | Std. | 0.97 | 2.09 | 0.18 | 1.08 | 0.66 | 2.14 | 1.83 | 2.73 | 2.93 | 5.73 | 5.43 | ns | | 16 mA | Std. | 0.97 | 2.05 | 0.18 | 1.08 | 0.66 | 2.09 | 1.78 | 2.78 | 3.02 | 5.69 | 5.38 | ns | | 24 mA | Std. | 0.97 | 2.06 | 0.18 | 1.08 | 0.66 | 2.10 | 1.72 | 2.83 | 3.35 | 5.70 | 5.32 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-85 • 2.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Standard Plus Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.97 | 4.42 | 0.18 | 1.08 | 0.66 | 4.51 | 4.10 | 1.96 | 1.85 | 8.10 | 7.69 | ns | | 4 mA | Std. | 0.97 | 4.42 | 0.18 | 1.08 | 0.66 | 4.51 | 4.10 | 1.96 | 1.85 | 8.10 | 7.69 | ns | | 6 mA | Std. | 0.97 | 3.62 | 0.18 | 1.08 | 0.66 | 3.70 | 3.52 | 2.21 | 2.32 | 7.29 | 7.11 | ns | | 8 mA | Std. | 0.97 | 3.62 | 0.18 | 1.08 | 0.66 | 3.70 | 3.52 | 2.21 | 2.32 | 7.29 | 7.11 | ns | | 12 mA | Std. | 0.97 | 3.09 | 0.18 | 1.08 | 0.66 | 3.15 | 3.09 | 2.39 | 2.61 | 6.74 | 6.68 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-104 • 1.8 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.7 V Applicable to Standard Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 2.62 | 0.18 | 0.98 | 0.66 | 2.67 | 2.59 | 1.67 | 1.29 | 2.62 | ns | | 4 mA | Std. | 2.18 | 0.18 | 0.98 | 0.66 | 2.22 | 1.93 | 1.97 | 2.06 | 2.18 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. ### 1.2 V DC Core Voltage Table 2-105 • 1.8 V LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.7 V Applicable to Advanced I/O Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 1.55 | 6.97 | 0.26 | 1.11 | 1.10 | 7.08 | 6.48 | 2.87 | 2.29 | 12.87 | 12.27 | ns | | 4 mA | Std. | 1.55 | 5.91 | 0.26 | 1.11 | 1.10 | 6.01 | 5.57 | 3.21 | 3.14 | 11.79 | 11.36 | ns | | 6 mA | Std. | 1.55 | 5.16 | 0.26 | 1.11 | 1.10 | 5.24 | 4.95 | 3.45 | 3.55 | 11.03 | 10.74 | ns | | 8 mA | Std. | 1.55 | 4.90 | 0.26 | 1.11 | 1.10 | 4.98 | 4.81 | 3.50 | 3.66 | 10.77 | 10.60 | ns | | 12 mA | Std. | 1.55 | 4.83 | 0.26 | 1.11 | 1.10 | 4.90 | 4.83 | 3.58 | 4.08 | 10.68 | 10.61 | ns | | 16 mA | Std. | 1.55 | 4.83 | 0.26 | 1.11 | 1.10 | 4.90 | 4.83 | 3.58 | 4.08 | 10.68 | 10.61 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Table 2-106 • 1.8 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.7 V Applicable to Advanced I/O Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 1.55 | 3.73 | 0.26 | 1.11 | 1.10 | 3.71 | 3.73 | 2.86 | 2.34 | 9.49 | 9.51 | ns | | 4 mA | Std. | 1.55 | 3.12 | 0.26 | 1.11 | 1.10 | 3.16 | 2.97 | 3.21 | 3.22 | 8.95 | 8.75 | ns | | 6 mA | Std. | 1.55 | 2.79 | 0.26 | 1.11 | 1.10 | 2.83 | 2.59 | 3.45 | 3.65 | 8.62 | 8.38 | ns | | 8 mA | Std. | 1.55 | 2.73 | 0.26 | 1.11 | 1.10 | 2.77 | 2.52 | 3.50 | 3.75 | 8.56 | 8.30 | ns | | 12 mA | Std. | 1.55 | 2.72 | 0.26 | 1.11 | 1.10 | 2.76 | 2.43 | 3.58 | 4.19 | 8.55 | 8.22 | ns | | 16 mA | Std. | 1.55 | 2.72 | 0.26 | 1.11 | 1.10 | 2.76 | 2.43 | 3.58 | 4.19 | 8.55 | 8.22 | ns | ## Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-64 Revision 27 ## **Timing Characteristics** 1.5 V DC Core Voltage Table 2-115 • 1.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.4 V Applicable to Advanced I/O Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.97 | 6.62 | 0.18 | 1.17 | 0.66 | 6.75 | 6.06 | 2.79 | 2.31 | 10.35 | 9.66 | ns | | 4 mA | Std. | 0.97 | 5.75 | 0.18 | 1.17 | 0.66 | 5.86 | 5.34 | 3.06 | 2.78 | 9.46 | 8.93 | ns | | 6 mA | Std. | 0.97 | 5.43 | 0.18 | 1.17 | 0.66 | 5.54 | 5.19 | 3.12 | 2.90 | 9.13 | 8.78 | ns | | 8 mA | Std. | 0.97 | 5.35 | 0.18 | 1.17 | 0.66 | 5.46 | 5.20 | 2.63 | 3.36 | 9.06 | 8.79 | ns | | 12 mA | Std. | 0.97 | 5.35 | 0.18 | 1.17 | 0.66 | 5.46 | 5.20 | 2.63 | 3.36 | 9.06 | 8.79 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-116 • 1.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.4 V Applicable to Advanced I/O Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.97 | 2.97 | 0.18 | 1.17 | 0.66 | 3.04 | 2.90 | 2.78 | 2.40 | 6.63 | 6.50 | ns | | 4 mA | Std. | 0.97 | 2.60 | 0.18 | 1.17 | 0.66 | 2.65 | 2.45 | 3.05 | 2.88 | 6.25 | 6.05 | ns | | 6 mA | Std. | 0.97 | 2.53 | 0.18 | 1.17 | 0.66 | 2.58 | 2.37 | 3.11 | 3.00 | 6.18 | 5.96 | ns | | 8 mA | Std. | 0.97 | 2.50 | 0.18 | 1.17 | 0.66 | 2.56 | 2.27 | 3.21 | 3.48 | 6.15 | 5.86 | ns | | 12 mA | Std. | 0.97 | 2.50 | 0.18 | 1.17 | 0.66 | 2.56 | 2.27 | 3.21 | 3.48 | 6.15 | 5.86 | ns | ## Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-117 • 1.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.4 V Applicable to Standard Plus Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.97 | 5.93 | 0.18 | 1.18 | 0.66 | 6.04 | 5.46 | 2.30 | 2.15 | 9.64 | 9.06 | ns | | 4 mA | Std. | 0.97 | 5.11 | 0.18 | 1.18 | 0.66 | 5.21 | 4.80 | 2.54 | 2.58 | 8.80 | 8.39 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-118 • 1.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.4 V Applicable to Standard Plus Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.97 | 2.58 | 0.18 | 1.18 | 0.66 | 2.64 | 2.41 | 2.29 | 2.24 | 6.23 | 6.01 | ns | | 4 mA | Std. | 0.97 | 2.25 | 0.18 | 1.18 | 0.66 | 2.30 | 2.00 | 2.53 | 2.68 | 5.89 | 5.59 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-68 Revision 27 # I/O Register Specifications # Fully Registered I/O Buffers with Synchronous Enable and Asynchronous Preset Figure 2-16 • Timing Model of Registered I/O Buffers with Synchronous Enable and Asynchronous Preset 2-80 Revision 27 Table 2-183 • AGL060 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.04 | 2.33 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.10 | 2.51 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.40 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-184 • AGL125 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | | s | | | |----------------------|-------------------------------------------|---|-------------------|-------------------|-------| | Parameter | Description | - | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | | 2.08 | 2.54 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | | 2.15 | 2.77 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | | 0.62 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Figure 2-30 • Peak-to-Peak Jitter Definition 2-112 Revision 27 IGLOO Low Power Flash FPGAs | CS121 | | | | | |------------|-----------------|--|--|--| | Pin Number | AGL060 Function | | | | | A1 | GNDQ | | | | | A2 | IO01RSB0 | | | | | A3 | GAA1/IO03RSB0 | | | | | A4 | GAC1/IO07RSB0 | | | | | A5 | IO15RSB0 | | | | | A6 | IO13RSB0 | | | | | A7 | IO17RSB0 | | | | | A8 | GBB1/IO22RSB0 | | | | | A9 | GBA1/IO24RSB0 | | | | | A10 | GNDQ | | | | | A11 | VMV0 | | | | | B1 | GAA2/IO95RSB1 | | | | | B2 | IO00RSB0 | | | | | В3 | GAA0/IO02RSB0 | | | | | B4 | GAC0/IO06RSB0 | | | | | B5 | IO08RSB0 | | | | | В6 | IO12RSB0 | | | | | В7 | IO16RSB0 | | | | | B8 | GBC1/IO20RSB0 | | | | | В9 | GBB0/IO21RSB0 | | | | | B10 | GBB2/IO27RSB0 | | | | | B11 | GBA2/IO25RSB0 | | | | | C1 | IO89RSB1 | | | | | C2 | GAC2/IO91RSB1 | | | | | C3 | GAB1/IO05RSB0 | | | | | C4 | GAB0/IO04RSB0 | | | | | C5 | IO09RSB0 | | | | | C6 | IO14RSB0 | | | | | C7 | GBA0/IO23RSB0 | | | | | C8 | GBC0/IO19RSB0 | | | | | C9 | IO26RSB0 | | | | | C10 | IO28RSB0 | | | | | C11 | GBC2/IO29RSB0 | | | | | D1 | IO88RSB1 | | | | | D2 | IO90RSB1 | | | | | D3 | GAB2/IO93RSB1 | | | | | D4 IC D5 IC D6 IC D7 IC D8 IC | 060 Function<br>010RSB0<br>011RSB0<br>018RSB0<br>032RSB0<br>031RSB0<br>2/IO41RSB0<br>030RSB0 | |-------------------------------|----------------------------------------------------------------------------------------------| | D5 IC D6 IC D7 IC D8 IC | D11RSB0<br>D18RSB0<br>D32RSB0<br>D31RSB0<br>2/IO41RSB0<br>D30RSB0 | | D6 IC D7 IC D8 IC | D18RSB0<br>D32RSB0<br>D31RSB0<br>2/IO41RSB0<br>D30RSB0 | | D7 IC | 032RSB0<br>031RSB0<br>2/IO41RSB0<br>030RSB0 | | D8 IC | 031RSB0<br>2/IO41RSB0<br>030RSB0 | | | 2/IO41RSB0<br>030RSB0 | | D9 GCA | D30RSB0 | | | | | D10 IC | )33RSB0 | | D11 IC | 0011000 | | E1 IC | D87RSB1 | | E2 GFC | 0/IO85RSB1 | | E3 IC | 092RSB1 | | E4 IC | 094RSB1 | | E5 | VCC | | E6 ' | VCCIB0 | | E7 | GND | | E8 GCC | 0/IO36RSB0 | | E9 IC | 034RSB0 | | E10 GCB | 1/IO37RSB0 | | E11 GCC | 1/IO35RSB0 | | F1* V | COMPLF | | F2 GFB | 0/IO83RSB1 | | F3 GFA | 0/IO82RSB1 | | F4 GFC | 1/IO86RSB1 | | F5 ' | VCCIB1 | | F6 | VCC | | F7 ' | VCCIB0 | | F8 GCB | 2/IO42RSB0 | | F9 GCC | 2/IO43RSB0 | | F10 GCB | 0/IO38RSB0 | | F11 GCA | 1/IO39RSB0 | | G1* \ | /CCPLF | | G2 GFB: | 2/IO79RSB1 | | G3 GFA | 1/IO81RSB1 | | G4 GFB | 1/IO84RSB1 | | G5 | GND | | G6 | VCCIB1 | | | 00404 | |------------|------------------| | | CS121 | | Pin Number | AGL060 Function | | G7 | VCC | | G8 | GDC0/IO46RSB0 | | G9 | GDA1/IO49RSB0 | | G10 | GDB0/IO48RSB0 | | G11 | GCA0/IO40RSB0 | | H1 | IO75RSB1 | | H2 | IO76RSB1 | | H3 | GFC2/IO78RSB1 | | H4 | GFA2/IO80RSB1 | | H5 | IO77RSB1 | | H6 | GEC2/IO66RSB1 | | H7 | IO54RSB1 | | H8 | GDC2/IO53RSB1 | | H9 | VJTAG | | H10 | TRST | | H11 | IO44RSB0 | | J1 | GEC1/IO74RSB1 | | J2 | GEC0/IO73RSB1 | | J3 | GEB1/IO72RSB1 | | J4 | GEA0/IO69RSB1 | | J5 | FF/GEB2/IO67RSB1 | | J6 | IO62RSB1 | | J7 | GDA2/IO51RSB1 | | J8 | GDB2/IO52RSB1 | | J9 | TDI | | J10 | TDO | | J11 | GDC1/IO45RSB0 | | K1 | GEB0/IO71RSB1 | | K2 | GEA1/IO70RSB1 | | K3 | GEA2/IO68RSB1 | | K4 | IO64RSB1 | | K5 | IO60RSB1 | | K6 | IO59RSB1 | | K7 | IO56RSB1 | | K8 | TCK | | K9 | TMS | | ·- | I | Note: \*Pin numbers F1 and G1 must be connected to ground because a PLL is not supported for AGL060-CS/G121. Package Pin Assignments | | CS196 | | CS196 | |------------|-----------------|------------|-----------------| | Pin Number | AGL125 Function | Pin Number | AGL125 Function | | A1 | GND | C9 | IO23RSB0 | | A2 | GAA0/IO00RSB0 | C10 | IO29RSB0 | | А3 | GAC0/IO04RSB0 | C11 | VCCIB0 | | A4 | GAC1/IO05RSB0 | C12 | IO42RSB0 | | A5 | IO09RSB0 | C13 | GNDQ | | A6 | IO15RSB0 | C14 | IO44RSB0 | | A7 | IO18RSB0 | D1 | IO127RSB1 | | A8 | IO22RSB0 | D2 | IO129RSB1 | | A9 | IO27RSB0 | D3 | GAA2/IO132RSB1 | | A10 | GBC0/IO35RSB0 | D4 | IO126RSB1 | | A11 | GBB0/IO37RSB0 | D5 | IO06RSB0 | | A12 | GBB1/IO38RSB0 | D6 | IO13RSB0 | | A13 | GBA1/IO40RSB0 | D7 | IO19RSB0 | | A14 | GND | D8 | IO21RSB0 | | B1 | VCCIB1 | D9 | IO26RSB0 | | B2 | VMV0 | D10 | IO31RSB0 | | В3 | GAA1/IO01RSB0 | D11 | IO30RSB0 | | B4 | GAB1/IO03RSB0 | D12 | VMV0 | | B5 | GND | D13 | IO46RSB0 | | В6 | IO16RSB0 | D14 | GBC2/IO45RSB0 | | B7 | IO20RSB0 | E1 | IO125RSB1 | | B8 | IO24RSB0 | E2 | GND | | B9 | IO28RSB0 | E3 | IO131RSB1 | | B10 | GND | E4 | VCCIB1 | | B11 | GBC1/IO36RSB0 | E5 | NC | | B12 | GBA0/IO39RSB0 | E6 | IO08RSB0 | | B13 | GBA2/IO41RSB0 | E7 | IO17RSB0 | | B14 | GBB2/IO43RSB0 | E8 | IO12RSB0 | | C1 | GAC2/IO128RSB1 | E9 | IO11RSB0 | | C2 | GAB2/IO130RSB1 | E10 | NC | | C3 | GNDQ | E11 | VCCIB0 | | C4 | VCCIB0 | E12 | IO32RSB0 | | C5 | GAB0/IO02RSB0 | E13 | GND | | C6 | IO14RSB0 | E14 | IO34RSB0 | | C7 | VCCIB0 | F1 | IO124RSB1 | | C8 | NC | F2 | IO114RSB1 | | | CS196 | |------------|-----------------| | Pin Number | AGL125 Function | | F3 | IO113RSB1 | | F4 | IO112RSB1 | | F5 | IO111RSB1 | | F6 | NC | | F7 | VCC | | F8 | VCC | | F9 | NC | | F10 | IO07RSB0 | | F11 | IO25RSB0 | | F12 | IO10RSB0 | | F13 | IO33RSB0 | | F14 | IO47RSB0 | | G1 | GFB1/IO121RSB1 | | G2 | GFA0/IO119RSB1 | | G3 | GFA2/IO117RSB1 | | G4 | VCOMPLF | | G5 | GFC0/IO122RSB1 | | G6 | VCC | | <b>G</b> 7 | GND | | G8 | GND | | G9 | VCC | | G10 | GCC0/IO52RSB0 | | G11 | GCB1/IO53RSB0 | | G12 | GCA0/IO56RSB0 | | G13 | IO48RSB0 | | G14 | GCC2/IO59RSB0 | | H1 | GFB0/IO120RSB1 | | H2 | GFA1/IO118RSB1 | | H3 | VCCPLF | | H4 | GFB2/IO116RSB1 | | H5 | GFC1/IO123RSB1 | | H6 | VCC | | H7 | GND | | H8 | GND | | H9 | VCC | | H10 | GCC1/IO51RSB0 | 4-10 Revision 27 # **QN48** ### Notes: - 1. This is the bottom view of the package. - 2. The die attach paddle center of the package is tied to ground (GND). # Note For more information on package drawings, see PD3068: Package Mechanical Drawings. IGLOO Low Power Flash FPGAs | | QN132 | | | | | |------------|-----------------|--|--|--|--| | Pin Number | AGL125 Function | | | | | | A1 | GAB2/IO69RSB1 | | | | | | A2 | IO130RSB1 | | | | | | A3 | VCCIB1 | | | | | | A4 | GFC1/IO126RSB1 | | | | | | A5 | GFB0/IO123RSB1 | | | | | | A6 | VCCPLF | | | | | | A7 | GFA1/IO121RSB1 | | | | | | A8 | GFC2/IO118RSB1 | | | | | | A9 | IO115RSB1 | | | | | | A10 | VCC | | | | | | A11 | GEB1/IO110RSB1 | | | | | | A12 | GEA0/IO107RSB1 | | | | | | A13 | GEC2/IO104RSB1 | | | | | | A14 | IO100RSB1 | | | | | | A15 | VCC | | | | | | A16 | IO99RSB1 | | | | | | A17 | IO96RSB1 | | | | | | A18 | IO94RSB1 | | | | | | A19 | IO91RSB1 | | | | | | A20 | IO85RSB1 | | | | | | A21 | IO79RSB1 | | | | | | A22 | VCC | | | | | | A23 | GDB2/IO71RSB1 | | | | | | A24 | TDI | | | | | | A25 | TRST | | | | | | A26 | GDC1/IO61RSB0 | | | | | | A27 | VCC | | | | | | A28 | IO60RSB0 | | | | | | A29 | GCC2/IO59RSB0 | | | | | | A30 | GCA2/IO57RSB0 | | | | | | A31 | GCA0/IO56RSB0 | | | | | | A32 | GCB1/IO53RSB0 | | | | | | A33 | IO49RSB0 | | | | | | A34 | VCC | | | | | | A35 | IO44RSB0 | | | | | | A36 | GBA2/IO41RSB0 | | | | | | | QN132 | |------------|-------------------| | Pin Number | AGL125 Function | | A37 | GBB1/IO38RSB0 | | A38 | GBC0/IO35RSB0 | | A39 | VCCIB0 | | A40 | IO28RSB0 | | A41 | IO22RSB0 | | A42 | IO18RSB0 | | A43 | IO14RSB0 | | A44 | IO11RSB0 | | A45 | IO07RSB0 | | A46 | VCC | | A47 | GAC1/IO05RSB0 | | A48 | GAB0/IO02RSB0 | | B1 | IO68RSB1 | | B2 | GAC2/IO131RSB1 | | В3 | GND | | B4 | GFC0/IO125RSB1 | | B5 | VCOMPLF | | В6 | GND | | B7 | GFB2/IO119RSB1 | | B8 | IO116RSB1 | | B9 | GND | | B10 | GEB0/IO109RSB1 | | B11 | VMV1 | | B12 | FF/GEB2/IO105RSB1 | | B13 | IO101RSB1 | | B14 | GND | | B15 | IO98RSB1 | | B16 | IO95RSB1 | | B17 | GND | | B18 | IO87RSB1 | | B19 | IO81RSB1 | | B20 | GND | | B21 | GNDQ | | B22 | TMS | | B23 | TDO | | B24 | GDC0/IO62RSB0 | | QN132 | | | | | |------------|-----------------|--|--|--| | Pin Number | AGL125 Function | | | | | | | | | | | B25 | GND | | | | | B26 | NC | | | | | B27 | GCB2/IO58RSB0 | | | | | B28 | GND | | | | | B29 | GCB0/IO54RSB0 | | | | | B30 | GCC1/IO51RSB0 | | | | | B31 | GND | | | | | B32 | GBB2/IO43RSB0 | | | | | B33 | VMV0 | | | | | B34 | GBA0/IO39RSB0 | | | | | B35 | GBC1/IO36RSB0 | | | | | B36 | GND | | | | | B37 | IO26RSB0 | | | | | B38 | IO21RSB0 | | | | | B39 | GND | | | | | B40 | IO13RSB0 | | | | | B41 | IO08RSB0 | | | | | B42 | GND | | | | | B43 | GAC0/IO04RSB0 | | | | | B44 | GNDQ | | | | | C1 | GAA2/IO67RSB1 | | | | | C2 | IO132RSB1 | | | | | C3 | VCC | | | | | C4 | GFB1/IO124RSB1 | | | | | C5 | GFA0/IO122RSB1 | | | | | C6 | GFA2/IO120RSB1 | | | | | C7 | IO117RSB1 | | | | | C8 | VCCIB1 | | | | | C9 | GEA1/IO108RSB1 | | | | | C10 | GNDQ | | | | | C11 | GEA2/IO106RSB1 | | | | | C12 | IO103RSB1 | | | | | C13 | VCCIB1 | | | | | C14 | IO97RSB1 | | | | | C15 | IO93RSB1 | | | | | C16 | IO89RSB1 | | | | Package Pin Assignments | FG144 | | | | |------------|-------------------|--|--| | Pin Number | AGL1000 Function | | | | | | | | | K1 | GEB0/IO189NDB3 | | | | K2 | GEA1/IO188PDB3 | | | | K3 | GEA0/IO188NDB3 | | | | K4 | GEA2/IO187RSB2 | | | | K5 | IO169RSB2 | | | | K6 | IO152RSB2 | | | | K7 | GND | | | | K8 | IO117RSB2 | | | | K9 | GDC2/IO116RSB2 | | | | K10 | GND | | | | K11 | GDA0/IO113NDB1 | | | | K12 | GDB0/IO112NDB1 | | | | L1 | GND | | | | L2 | VMV3 | | | | L3 | FF/GEB2/IO186RSB2 | | | | L4 | IO172RSB2 | | | | L5 | VCCIB2 | | | | L6 | IO153RSB2 | | | | L7 | IO144RSB2 | | | | L8 | IO140RSB2 | | | | L9 | TMS | | | | L10 | VJTAG | | | | L11 | VMV2 | | | | L12 | TRST | | | | M1 | GNDQ | | | | M2 | GEC2/IO185RSB2 | | | | M3 | IO173RSB2 | | | | M4 | IO168RSB2 | | | | M5 | IO161RSB2 | | | | M6 | IO156RSB2 | | | | M7 | IO145RSB2 | | | | M8 | IO141RSB2 | | | | M9 | TDI | | | | M10 | VCCIB2 | | | | M11 | VPUMP | | | | M12 | GNDQ | | | | IVI I Z | GINDQ | | | 4-52 Revision 27 # Package Pin Assignments | FG484 | | | |------------|-----------------|--| | Pin Number | AGL400 Function | | | B7 | NC | | | B8 | NC | | | B9 | NC | | | B10 | NC | | | B11 | NC | | | B12 | NC | | | B13 | NC | | | B14 | NC | | | B15 | NC | | | B16 | NC | | | B17 | NC | | | B18 | NC | | | B19 | NC | | | B20 | NC | | | B21 | VCCIB1 | | | B22 | GND | | | C1 | VCCIB3 | | | C2 | NC | | | C3 | NC | | | C4 | NC | | | C5 | GND | | | C6 | NC | | | C7 | NC | | | C8 | VCC | | | C9 | VCC | | | C10 | NC | | | C11 | NC | | | C12 | NC | | | C13 | NC | | | C14 | VCC | | | C15 | VCC | | | C16 | NC | | | C17 | NC | | | C18 | GND | | | C19 | NC | | | C20 | NC | | 4-66 Revision 27 | | FG484 | |------------|-----------------| | Pin Number | AGL400 Function | | G5 | IO151UDB3 | | G6 | GAC2/IO153UDB3 | | G7 | IO06RSB0 | | G8 | GNDQ | | G9 | IO10RSB0 | | G10 | IO19RSB0 | | G11 | IO26RSB0 | | G12 | IO30RSB0 | | G13 | IO40RSB0 | | G14 | IO46RSB0 | | G15 | GNDQ | | G16 | IO47RSB0 | | G17 | GBB2/IO61PPB1 | | G18 | IO53RSB0 | | G19 | IO63NDB1 | | G20 | NC | | G21 | NC | | G22 | NC | | H1 | NC | | H2 | NC | | Н3 | VCC | | H4 | IO150PDB3 | | H5 | IO08RSB0 | | H6 | IO153VDB3 | | H7 | IO152VDB3 | | H8 | VMV0 | | H9 | VCCIB0 | | H10 | VCCIB0 | | H11 | IO25RSB0 | | H12 | IO31RSB0 | | H13 | VCCIB0 | | H14 | VCCIB0 | | H15 | VMV1 | | H16 | GBC2/IO62PDB1 | | H17 | IO65RSB1 | | H18 | IO52RSB0 | # Package Pin Assignments | | FG484 | |------------|-----------------| | Pin Number | AGL400 Function | | H19 | IO66PDB1 | | H20 | VCC | | H21 | NC | | H22 | NC | | J1 | NC | | J2 | NC | | J3 | NC | | J4 | IO150NDB3 | | J5 | IO149NPB3 | | J6 | IO09RSB0 | | J7 | IO152UDB3 | | J8 | VCCIB3 | | J9 | GND | | J10 | VCC | | J11 | VCC | | J12 | VCC | | J13 | VCC | | J14 | GND | | J15 | VCCIB1 | | J16 | IO62NDB1 | | J17 | IO49RSB0 | | J18 | IO64PPB1 | | J19 | IO66NDB1 | | J20 | NC | | J21 | NC | | J22 | NC | | K1 | NC | | K2 | NC | | K3 | NC | | K4 | IO148NDB3 | | K5 | IO148PDB3 | | K6 | IO149PPB3 | | K7 | GFC1/IO147PPB3 | | K8 | VCCIB3 | | K9 | VCC | | K10 | GND | 4-70 Revision 27 IGLOO Low Power Flash FPGAs | Revision | Changes | Page | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | Revision 19<br>(continued) | The following sentence was removed from the "Advanced Architecture" section: | 1-3 | | | "In addition, extensive on-chip programming circuitry allows for rapid, single-voltage (3.3 V) programming of IGLOO devices via an IEEE 1532 JTAG interface" (SAR 28756). | | | | The "Specifying I/O States During Programming" section is new (SAR 21281). | 1-8 | | | Values for VCCPLL at 1.2 V −1.5 V DC core supply voltage were revised in Table 2-2 • Recommended Operating Conditions 1 (SAR 22356). | 2-2 | | | The value for VPUMP operation was changed from "0 to 3.45 V" to "0 to 3.6 V" (SAR 25220). | | | | The value for VCCPLL 1.5 V DC core supply voltage was changed from "1.4 to 1.6 V" to "1.425 to 1.575 V" (SAR 26551). | | | | The notes in the table were renumbered in order of their appearance in the table (SAR 21869). | | | | The temperature used in EQ 2 was revised from 110°C to 100°C for consistency with the limits given in Table 2-2 • Recommended Operating Conditions 1. The resulting maximum power allowed is thus 1.28 W. Formerly it was 1.71 W (SAR 26259). | 2-6 | | | Values for CS196, CS281, and QN132 packages were added to Table 2-5 • Package Thermal Resistivities (SARs 26228, 32301). | 2-6 | | | Table 2-6 • Temperature and Voltage Derating Factors for Timing Delays (normalized to TJ = $70^{\circ}$ C, VCC = $1.425$ V) and Table 2-7 • Temperature and Voltage Derating Factors for Timing Delays (normalized to TJ = $70^{\circ}$ C, VCC = $1.14$ V) were updated to remove the column for $-20^{\circ}$ C and shift the data over to correct columns (SAR 23041). | 2-7 | | | The tables in the "Quiescent Supply Current" section were updated with revised notes on IDD (SAR 24112). Table 2-8 • Power Supply State per Mode is new. | 2-7 | | | The formulas in the table notes for Table 2-41 • I/O Weak Pull-Up/Pull-Down Resistances were corrected (SAR 21348). | 2-37 | | | The row for 110°C was removed from Table 2-45 • Duration of Short Circuit Event before Failure. The example in the associated paragraph was changed from 110°C to 100°C. Table 2-46 • I/O Input Rise Time, Fall Time, and Related I/O Reliability1 was revised to change 110° to 100°C. (SAR 26259). | 2-40 | | | The notes regarding drive strength in the "Summary of I/O Timing Characteristics - | 2-28, | | V LV that is rang only. The uses The Mode The sand of | Default I/O Software Settings" section, "3.3 V LVCMOS Wide Range" section and "1.2 V LVCMOS Wide Range" section tables were revised for clarification. They now state that the minimum drive strength for the default software configuration when run in wide range is $\pm 100~\mu A$ . The drive strength displayed in software is supported in normal range only. For a detailed I/V curve, refer to the IBIS models (SAR 25700). | 2-47,<br>2-77 | | | The following sentence was deleted from the "2.5 V LVCMOS" section (SAR 24916): "It uses a 5 V-tolerant input buffer and push-pull output buffer." | 2-56 | | | The values for $F_{DDRIMAX}$ and $F_{DDOMAX}$ were updated in the tables in the "Input DDR Module" section and "Output DDR Module" section (SAR 23919). | 2-94,<br>2-97 | | | The following notes were removed from Table 2-147 • Minimum and Maximum DC Input and Output Levels (SAR 29428): ±5% | 2-81 | | | Differential input voltage = ±350 mV | | | | Table 2-189 • IGLOO CCC/PLL Specification and Table 2-190 • IGLOO CCC/PLL Specification were updated. A note was added to both tables indicating that when the CCC/PLL core is generated by Mircosemi core generator software, not all delay values of the specified delay increments are available (SAR 25705). | 2-115 | IGLOO Low Power Flash FPGAs | Revision / Version | Changes | Page | |-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | Revision 18 (Nov 2009) | The version changed to v2.0 for IGLOO datasheet chapters, indicating the datasheet contains information based on final characterization. Please review the datasheet carefully as most tables were updated with new data. | N/A | | Revision 17 (Sep 2009)<br>Product Brief v1.6 | The "Reprogrammable Flash Technology" section was modified to add "250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System Performance." | I | | | "IGLOO Ordering Information" was revised to note that halogen-free packages are available with RoHS-compliant packaging. | III | | | Table 1-1 • I/O Standards Supported is new. | 1-7 | | | The definitions of hot-swap and cold-sparing were added to the "I/Os with Advanced I/O Standards" section. | 1-7 | | Revision 16 (Apr 2009)<br>Product Brief v1.5 | M1AGL400 is no longer offered and was removed from the "IGLOO Devices" product table, "IGLOO Ordering Information", and "Temperature Grade Offerings". | I, III, IV | | | The -F speed grade is no longer offered for IGLOO devices. The speed grade column and note regarding -F speed grade were removed from "IGLOO Ordering Information". The "Speed Grade and Temperature Grade Matrix" section was removed. | III, IV | | | This datasheet now has fully characterized data and has moved from being Advance to a Production version. The version number changed from Advance v0.5 to v2.0. | N/A | | | Please review the datasheet carefully as most tables were updated with new data. | | | DC and Switching<br>Characteristics<br>Advance v0.6 | $3.3\ V\ LVCMOS$ and $1.2\ V\ LVCMOS$ Wide Range support was added to the datasheet. This affects all tables that contained $3.3\ V\ LVCMOS$ and $1.2\ V\ LVCMOS$ data. | | | | ${\rm I}_{\rm IL}$ and ${\rm I}_{\rm IH}$ input leakage current information was added to all "Minimum and Maximum DC Input and Output Levels" tables. | N/A | | | -F was removed from the datasheet. The speed grade is no longer supported. | N/A | | | The notes in Table 2-2 • Recommended Operating Conditions 1 were updated. | 2-2 | | | Table 2-4 • Overshoot and Undershoot Limits 1 was updated. | 2-3 | | | Table 2-5 • Package Thermal Resistivities was updated. | 2-6 | | | Table 2-6 • Temperature and Voltage Derating Factors for Timing Delays (normalized to TJ = $70^{\circ}$ C, VCC = $1.425$ V) and Table 2-7 • Temperature and Voltage Derating Factors for Timing Delays (normalized to TJ = $70^{\circ}$ C, VCC = $1.14$ V) were updated. | 2-7 | | | In Table 2-191 • RAM4K9 and Table 2-193 • RAM4K9, the following specifications were removed: | 2-122<br>and | | | twro . | 2-124 | | | tockh | | | | In Table 2-192 • RAM512X18 and Table 2-194 • RAM512X18, the following specifications were removed: | 2-123<br>and | | | two | 2-125 | | | т <sub>сскн</sub> | | | Revision 15 (Feb 2009) | The "QN132" pin table for the AGL060 device is new. | 4-31 | | Packaging v1.9 | | |