Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 24576 | | Total RAM Bits | 147456 | | Number of I/O | 215 | | Number of Gates | 1000000 | | Voltage - Supply | 1.14V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 281-TFBGA, CSBGA | | Supplier Device Package | 281-CSP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/m1agl1000v2-csg281i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Temperature Grade Offerings** | | AGL015 <sup>1</sup> | AGL030 | AGL060 | AGL125 | AGL250 | AGL400 | AGL600 | AGL1000 | |--------------------|---------------------|--------|-------------------|--------|----------|--------|----------|-----------| | Package | | | | | M1AGL250 | | M1AGL600 | M1AGL1000 | | QN48 | _ | C, I | _ | _ | _ | - | - | _ | | QN68 | C, I | - | - | - | - | _ | - | _ | | UC81 | _ | C, I | - | - | - | _ | - | _ | | CS81 | _ | C, I | - | - | - | _ | - | _ | | CS121 | _ | - | C, I | C, I | - | _ | - | _ | | VQ100 | _ | C, I | C, I | C, I | C, I | _ | - | _ | | QN132 <sup>2</sup> | _ | C, I | C, I <sup>2</sup> | C, I | _ | _ | _ | _ | | CS196 | _ | - | - | C, I | C, I | C, I | - | _ | | FG144 | _ | - | - | C, I | C, I | C, I | C, I | C, I | | FG256 | _ | _ | _ | _ | _ | C, I | C, I | C, I | | CS281 | _ | _ | _ | _ | _ | - | C, I | C, I | | FG484 | - | _ | _ | - | - | C, I | C, I | C, I | #### Notes: ## **IGLOO Device Status** | IGLOO Devices | Status | M1 IGLOO Devices | Status | |---------------|----------------------------------|------------------|------------| | AGL015 | Not recommended for new designs. | | | | AGL030 | Production | | | | AGL060 | Production | | | | AGL125 | Production | | | | AGL250 | Production | M1AGL250 | Production | | AGL400 | Production | | | | AGL600 | Production | M1AGL600 | Production | | AGL1000 | Production | M1AGL1000 | Production | References made to IGLOO devices also apply to ARM-enabled IGLOOe devices. The ARM-enabled part numbers start with M1 (Cortex-M1). Contact your local Microsemi SoC Products Group representative for device availability: www.microsemi.com/soc/contact/default.aspx. ### AGL015 and AGL030 The AGL015 and AGL030 are architecturally compatible; there are no RAM or PLL features. # **Devices Not Recommended For New Designs** AGL015 is not recommended for new designs. IV Revision 27 <sup>1.</sup> AGL015 is not recommended for new designs. <sup>2.</sup> Package not available. C = Commercial temperature range: 0°C to 85°C junction temperature. I = Industrial temperature range: -40°C to 100°C junction temperature. Table 2-2 • Recommended Operating Conditions 1 | Symbol | Para | ameter | Commercial | Industrial | Units | |---------------------|--------------------------------------------------------------|-----------------------------------------------------|----------------|----------------|-------| | TJ | Junction Temperature <sup>2</sup> | | 0 to +85 | -40 to +100 | °C | | VCC <sup>3</sup> | 1.5 V DC core supply voltage <sup>5</sup> | | 1.425 to 1.575 | 1.425 to 1.575 | V | | | 1.2 V–1.5 V wide range DC core supply voltage <sup>4,6</sup> | | 1.14 to 1.575 | 1.14 to 1.575 | V | | VJTAG | JTAG DC voltage | | 1.4 to 3.6 | 1.4 to 3.6 | V | | VPUMP | Programming voltage | Programming Mode | 3.15 to 3.45 | 3.15 to 3.45 | V | | | | Operation <sup>7</sup> | 0 to 3.6 | 0 to 3.6 | V | | VCCPLL <sup>8</sup> | Analog power supply (PLL) | 1.5 V DC core supply voltage <sup>5</sup> | 1.425 to 1.575 | 1.425 to 1.575 | V | | | | 1.2 V - 1.5 V DC core supply voltage <sup>4,6</sup> | 1.14 to 1.575 | 1.14 to 1.575 | V | | VCCI and | 1.2 V DC core supply voltage <sup>6</sup> | | 1.14 to 1.26 | 1.14 to 1.26 | V | | VMV <sup>9</sup> | 1.2 V DC wide range DC supply voltage <sup>6</sup> | | 1.14 to 1.575 | 1.14 to 1.575 | V | | | 1.5 V DC supply voltage | | 1.425 to 1.575 | 1.425 to 1.575 | V | | | 1.8 V DC supply voltage | | 1.7 to 1.9 | 1.7 to 1.9 | V | | | 2.5 V DC supply voltage | | 2.3 to 2.7 | 2.3 to 2.7 | V | | | 3.0 V DC supply voltage 10 | | 2.7 to 3.6 | 2.7 to 3.6 | V | | | 3.3 V DC supply voltage | | 3.0 to 3.6 | 3.0 to 3.6 | V | | | LVDS differential I/O | | 2.375 to 2.625 | 2.375 to 2.625 | V | | | LVPECL differential I/O | | 3.0 to 3.6 | 3.0 to 3.6 | V | - 1. All parameters representing voltages are measured with respect to GND unless otherwise specified. - 2. Software Default Junction Temperature Range in the Libero SoC software is set to 0°C to +70°C for commercial, and -40°C to +85°C for industrial. To ensure targeted reliability standards are met across the full range of junction temperatures, Microsemi recommends using custom settings for temperature range before running timing and power analysis tools. For more information on custom settings, refer to the New Project Dialog Box in the Libero SoC Online Help. - 3. The ranges given here are for power supplies only. The recommended input voltage ranges specific to each I/O standard are given in Table 2-25 on page 2-24. VCCI should be at the same voltage within a given I/O bank. - 4. All IGLOO devices (V5 and V2) must be programmed with the VCC core voltage at 1.5 V. Applications using the V2 devices powered by 1.2 V supply must switch the core supply to 1.5 V for in-system programming. - 5. For IGLOO® V5 devices - 6. For IGLOO V2 devices only, operating at VCCI ≥ VCC. - 7. VPUMP can be left floating during operation (not programming mode). - 8. VCCPLL pins should be tied to VCC pins. See the "Pin Descriptions" chapter of the IGLOO FPGA Fabric User Guide for further information. - 9. VMV and VCCI must be at the same voltage within a given I/O bank. VMV pins must be connected to the corresponding VCCI pins. See the "VMVx I/O Supply Voltage (quiet)" on page 3-1 for further information. - 10. 3.3 V wide range is compliant to the JESD-8B specification and supports 3.0 V VCCI operation. 2-2 Revision 27 Table 2-27 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions—Software Default Settings Applicable to Standard I/O Banks | | | Equivalent | | | VIL | V <sub>IH</sub> | | VOL | V <sub>OH</sub> | I <sub>OL</sub> <sup>1</sup> | I <sub>OH</sub> <sup>1</sup> | |-------------------------------------------------|-------------------|-----------------------------------------------------|--------------|-----------|-------------|-----------------|-----------|-------------|-----------------|------------------------------|------------------------------| | I/O<br>Standard | Drive<br>Strength | Software Default Drive Strength Option <sup>2</sup> | Slew<br>Rate | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | | 3.3 V<br>LVTTL /<br>3.3 V<br>LVCMOS | 8 mA | 8 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | | 3.3 V<br>LVCMOS<br>Wide<br>Range <sup>3</sup> | 100 μΑ | 8 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD-0.2 | 0.1 | 0.1 | | 2.5 V<br>LVCMOS | 8 mA | 8 mA | High | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 8 | 8 | | 1.8 V<br>LVCMOS | 4 mA | 4 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 4 | 4 | | 1.5 V<br>LVCMOS | 2 mA | 2 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | | 1.2 V<br>LVCMOS <sup>4</sup> | 1 mA | 1 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 1 | 1 | | 1.2 V<br>LVCMOS<br>Wide<br>Range <sup>4,5</sup> | 100 μΑ | 1 mA | High | -0.3 | 0.3 * VCCI | 0.7 * VCCI | 3.6 | 0.1 | VCCI - 0.1 | 0.1 | 0.1 | - 1. Currents are measured at 85°C junction temperature. - 2. The minimum drive strength for any LVCMOS 1.2 V or LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 3. All LVMCOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. - 4. Applicable to V2 Devices operating at VCCI ≥ VCC. - 5. All LVCMOS 1.2 V software macros support LVCMOS 1.2 V wide range as specified in the JESD8-12 specification. # Summary of I/O Timing Characteristics – Default I/O Software Settings Table 2-29 • Summary of AC Measuring Points | Standard | Measuring Trip Point (Vtrip) | |----------------------------|------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 1.4 V | | 3.3 V VCMOS Wide Range | 1.4 V | | 2.5 V LVCMOS | 1.2 V | | 1.8 V LVCMOS | 0.90 V | | 1.5 V LVCMOS | 0.75 V | | 1.2 V LVCMOS | 0.60 V | | 1.2 V LVCMOS Wide Range | 0.60 V | | 3.3 V PCI | 0.285 * VCCI (RR) | | | 0.615 * VCCI (FF) | | 3.3 V PCI-X | 0.285 * VCCI (RR) | | | 0.615 * VCCI (FF) | ## Table 2-30 • I/O AC Parameter Definitions | Parameter | Parameter Definition | |-------------------|-----------------------------------------------------------------------------| | t <sub>DP</sub> | Data to Pad delay through the Output Buffer | | t <sub>PY</sub> | Pad to Data delay through the Input Buffer | | t <sub>DOUT</sub> | Data to Output Buffer delay through the I/O interface | | t <sub>EOUT</sub> | Enable to Output Buffer Tristate Control delay through the I/O interface | | t <sub>DIN</sub> | Input Buffer to Data delay through the I/O interface | | t <sub>HZ</sub> | Enable to Pad delay through the Output Buffer—High to Z | | $t_{ZH}$ | Enable to Pad delay through the Output Buffer—Z to High | | $t_{LZ}$ | Enable to Pad delay through the Output Buffer—Low to Z | | t <sub>ZL</sub> | Enable to Pad delay through the Output Buffer—Z to Low | | t <sub>ZHS</sub> | Enable to Pad delay through the Output Buffer with delayed enable—Z to High | | t <sub>ZLS</sub> | Enable to Pad delay through the Output Buffer with delayed enable—Z to Low | Table 2-31 • Summary of I/O Timing Characteristics—Software Default Settings, Std. Speed Grade, Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI (per standard) Applicable to Advanced I/O Banks | I/O Standard | Drive Strength | Equivalent Software Default<br>Drive Strength Option <sup>1</sup> (mA) | Slew Rate | Capacitive Load (pF) | External Resistor $(\Omega)$ | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | <sup>t</sup> DIN (ns) | t <sub>PY</sub> (ns) | t <sub>EOUT</sub> (ns) | t <sub>ZL</sub> (ns) | (su) <sup>HZ</sup> <sub>1</sub> | t <sub>LZ</sub> (ns) | t <sub>HZ</sub> (ns) | t <sub>ZLS</sub> (ns) | (su) SHZ <sub>1</sub> | Units | |-----------------------------------------------|--------------------|------------------------------------------------------------------------|-----------|----------------------|------------------------------|------------------------|----------------------|-----------------------|----------------------|------------------------|----------------------|---------------------------------|----------------------|----------------------|-----------------------|-----------------------|-------| | 3.3 V<br>LVTTL /<br>3.3 V<br>LVCMOS | 12 mA | 12 | High | 5 | _ | 0.97 | 2.09 | 0.18 | 0.85 | 0.66 | 2.14 | 1.68 | 2.67 | 3.05 | 5.73 | 5.27 | ns | | 3.3 V<br>LVCMOS<br>Wide<br>Range <sup>2</sup> | 100 μΑ | 12 | High | 5 | _ | 0.97 | 2.93 | 0.18 | 1.19 | 0.66 | 2.95 | 2.27 | 3.81 | 4.30 | 6.54 | 5.87 | ns | | 2.5 V<br>LVCMOS | 12 mA | 12 | High | 5 | - | 0.97 | 2.09 | 0.18 | 1.08 | 0.66 | 2.14 | 1.83 | 2.73 | 2.93 | 5.73 | 5.43 | ns | | 1.8 V<br>LVCMOS | 12 mA | 12 | High | 5 | _ | 0.97 | 2.24 | 0.18 | 1.01 | 0.66 | 2.29 | 2.00 | 3.02 | 3.40 | 5.88 | 5.60 | ns | | 1.5 V<br>LVCMOS | 12 mA | 12 | High | 5 | _ | 0.97 | 2.50 | 0.18 | 1.17 | 0.66 | 2.56 | 2.27 | 3.21 | 3.48 | 6.15 | 5.86 | ns | | 3.3 V PCI | Per PCI<br>spec | 1 | High | 10 | 25 <sup>2</sup> | 0.97 | 2.32 | 0.18 | 0.74 | 0.66 | 2.37 | 1.78 | 2.67 | 3.05 | 5.96 | 5.38 | ns | | 3.3 V<br>PCI-X | Per PCI-<br>X spec | - | High | 10 | 25 <sup>2</sup> | 0.97 | 2.32 | 0.19 | 0.70 | 0.66 | 2.37 | 1.78 | 2.67 | 3.05 | 5.96 | 5.38 | ns | | LVDS | 24 mA | _ | High | - | - | 0.97 | 1.74 | 0.19 | 1.35 | _ | _ | - | - | _ | _ | - | ns | | LVPECL | 24 mA | _ | High | - | - | 0.97 | 1.68 | 0.19 | 1.16 | _ | _ | _ | _ | _ | _ | _ | ns | | N1-4 | | | | | | | | | | | | | | | | | | 4. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-28 Revision 27 The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. <sup>2.</sup> All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. <sup>3.</sup> Resistance is used to measure I/O propagation delays as defined in PCI specifications. See Figure 2-12 on page 2-79 for connectivity. This resistor is not required during normal operation. Table 2-44 • I/O Short Currents IOSH/IOSL Applicable to Standard I/O Banks | | Drive Strength | IOSL (mA)* | IOSH (mA)* | |----------------------------|----------------|------------------------------|------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 25 | 27 | | | 4 mA | 25 | 27 | | | 6 mA | 51 | 54 | | | 8 mA | 51 | 54 | | 3.3 V LVCMOS Wide Range | 100 μΑ | Same as regular 3.3 V LVCMOS | Same as regular 3.3 V LVCMOS | | 2.5 V LVCMOS | 2 mA | 16 | 18 | | | 4 mA | 16 | 18 | | | 6 mA | 32 | 37 | | | 8 mA | 32 | 37 | | 1.8 V LVCMOS | 2 mA | 9 | 11 | | | 4 mA | 17 | 22 | | 1.5 V LVCMOS | 2 mA | 13 | 16 | | 1.2 V LVCMOS | 1 mA | 20 | 26 | | 1.2 V LVCMOS Wide Range | 100 μΑ | 20 | 26 | Note: ${}^*T_J = 100^{\circ}C$ The length of time an I/O can withstand $I_{OSH}/I_{OSL}$ events depends on the junction temperature. The reliability data below is based on a 3.3 V, 12 mA I/O setting, which is the worst case for this type of analysis. For example, at 100°C, the short current condition would have to be sustained for more than six months to cause a reliability concern. The I/O design does not contain any short circuit protection, but such protection would only be needed in extremely prolonged stress conditions. Table 2-45 • Duration of Short Circuit Event before Failure | Temperature | Time before Failure | |-------------|---------------------| | -40°C | > 20 years | | -20°C | > 20 years | | 0°C | > 20 years | | 25°C | > 20 years | | 70°C | 5 years | | 85°C | 2 years | | 100°C | 6 months | Table 2-46 • I/O Input Rise Time, Fall Time, and Related I/O Reliability1 | Input Buffer | Input Rise/Fall Time (min.) | Input Rise/Fall Time (max.) | Reliability | |-------------------------------|-----------------------------|-----------------------------|------------------| | LVTTL/LVCMOS | No requirement | 10 ns * | 20 years (100°C) | | LVDS/B-LVDS/M-LVDS/<br>LVPECL | No requirement | 10 ns * | 10 years (100°C) | Note: The maximum input rise/fall time is related to the noise induced into the input buffer trace. If the noise is low, then the rise time and fall time of input buffers can be increased beyond the maximum value. The longer the rise/fall times, the more susceptible the input signal is to the board noise. Microsemi recommends signal integrity evaluation/characterization of the system to ensure that there is no excessive noise coupling into input signals. #### Applies to 1.2 V DC Core Voltage Table 2-73 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.7 V Applicable to Advanced Banks | Drive<br>Strength | Equivalent<br>Software<br>Default Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 100 μΑ | 2 mA | Std. | 1.55 | 7.52 | 0.26 | 1.32 | 1.10 | 7.52 | 6.38 | 3.84 | 4.02 | 13.31 | 12.16 | ns | | 100 μΑ | 4 mA | Std. | 1.55 | 7.52 | 0.26 | 1.32 | 1.10 | 7.52 | 6.38 | 3.84 | 4.02 | 13.31 | 12.16 | ns | | 100 μΑ | 6 mA | Std. | 1.55 | 6.37 | 0.26 | 1.32 | 1.10 | 6.37 | 5.57 | 4.23 | 4.73 | 12.16 | 11.35 | ns | | 100 μΑ | 8 mA | Std. | 1.55 | 6.37 | 0.26 | 1.32 | 1.10 | 6.37 | 5.57 | 4.23 | 4.73 | 12.16 | 11.35 | ns | | 100 μΑ | 12 mA | Std. | 1.55 | 5.55 | 0.26 | 1.32 | 1.10 | 5.55 | 4.96 | 4.50 | 5.18 | 11.34 | 10.75 | ns | | 100 μΑ | 16 mA | Std. | 1.55 | 5.32 | 0.26 | 1.32 | 1.10 | 5.32 | 4.82 | 4.56 | 5.29 | 11.10 | 10.61 | ns | | 100 μΑ | 24 mA | Std. | 1.55 | 5.19 | 0.26 | 1.32 | 1.10 | 5.19 | 4.85 | 4.63 | 5.74 | 10.98 | 10.63 | ns | #### Notes: - The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ± 100 μA. Drive strengths displayed in software are supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-74 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.7 Applicable to Advanced Banks | Drive<br>Strength | Equivalent<br>Software<br>Default Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 100 μΑ | 2 mA | Std. | 1.55 | 4.75 | 0.26 | 1.32 | 1.10 | 4.75 | 3.77 | 3.84 | 4.27 | 10.54 | 9.56 | ns | | 100 μΑ | 4 mA | Std. | 1.55 | 4.75 | 0.26 | 1.32 | 1.10 | 4.75 | 3.77 | 3.84 | 4.27 | 10.54 | 9.56 | ns | | 100 μΑ | 6 mA | Std. | 1.55 | 4.10 | 0.26 | 1.32 | 1.10 | 4.10 | 3.19 | 4.24 | 4.98 | 9.88 | 8.98 | ns | | 100 μΑ | 8 mA | Std. | 1.55 | 4.10 | 0.26 | 1.32 | 1.10 | 4.10 | 3.19 | 4.24 | 4.98 | 9.88 | 8.98 | ns | | 100 μΑ | 12 mA | Std. | 1.55 | 3.73 | 0.26 | 1.32 | 1.10 | 3.73 | 2.91 | 4.51 | 5.43 | 9.52 | 8.69 | ns | | 100 μΑ | 16 mA | Std. | 1.55 | 3.67 | 0.26 | 1.32 | 1.10 | 3.67 | 2.85 | 4.57 | 5.55 | 9.46 | 8.64 | ns | | 100 μΑ | 24 mA | Std. | 1.55 | 3.70 | 0.26 | 1.32 | 1.10 | 3.70 | 2.79 | 4.65 | 6.01 | 9.49 | 8.58 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ± 100 μA. Drive strengths displayed in software are supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. - 3. Software default selection highlighted in gray. 2-52 Revision 27 Table 2-97 • Minimum and Maximum DC Input and Output Levels Applicable to Standard I/O Banks | 1.8 V<br>LVCMOS | VIL | | VIH | | VOL | VOH | IOL | ЮН | IOSH | IOSL | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------|-----------|-------------|-------------|-----------|-----------|-------------|-----|----|-------------------------|-------------------------|------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 2 | 2 | 9 | 11 | 10 | 10 | | 4 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 4 | 4 | 17 | 22 | 10 | 10 | - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at 100°C junction temperature and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Figure 2-9 • AC Loading Table 2-98 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 1.8 | 0.9 | 5 | Note: \*Measuring point = Vtrip. See Table 2-29 on page 2-28 for a complete table of trip points. ### **Timing Characteristics** ## 1.5 V DC Core Voltage Table 2-99 • 1.8 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.7 V Applicable to Advanced I/O Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | $t_{ZL}$ | $t_{ZH}$ | $t_{LZ}$ | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|----------|----------|----------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.97 | 6.38 | 0.18 | 1.01 | 0.66 | 6.51 | 5.93 | 2.33 | 1.56 | 10.10 | 9.53 | ns | | 4 mA | Std. | 0.97 | 5.35 | 0.18 | 1.01 | 0.66 | 5.46 | 5.04 | 2.67 | 2.38 | 9.05 | 8.64 | ns | | 6 mA | Std. | 0.97 | 4.62 | 0.18 | 1.01 | 0.66 | 4.71 | 4.44 | 2.90 | 2.79 | 8.31 | 8.04 | ns | | 8 mA | Std. | 0.97 | 4.37 | 0.18 | 1.01 | 0.66 | 4.46 | 4.31 | 2.95 | 2.89 | 8.05 | 7.90 | ns | | 12 mA | Std. | 0.97 | 4.32 | 0.18 | 1.01 | 0.66 | 4.37 | 4.32 | 3.03 | 3.30 | 7.97 | 7.92 | ns | | 16 mA | Std. | 0.97 | 4.32 | 0.18 | 1.01 | 0.66 | 4.37 | 4.32 | 3.03 | 3.30 | 7.97 | 7.92 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-62 Revision 27 Table 2-138 • Minimum and Maximum DC Input and Output Levels for LVCMOS 1.2 V Wide Range Applicable to Standard Plus I/O Banks | 1.2 V LVCI<br>Wide Ran | | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>2</sup> | IIH <sup>3</sup> | |------------------------|-------------------------------------------------------------------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|-----|-------------------------|-------------------------|-------------------------|------------------| | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>4</sup> | Max.<br>mA <sup>4</sup> | μ <b>Α</b> <sup>5</sup> | μΑ <sup>5</sup> | | 100 μΑ | 2mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.26 | 0.25 * VCCI | 0.75 * VCCI | 100 | 100 | 20 | 26 | 10 | 10 | - The minimum drive strength for the default LVCMOS 1.2 V software configuration when run in wide range is ± 100 μA. The drive strength displayed in software is supported in normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 4. Currents are measured at 100°C junction temperature and maximum voltage. - 5. Currents are measured at 85°C junction temperature. - 6. Software default selection highlighted in gray. Table 2-139 • Minimum and Maximum DC Input and Output Levels for LVCMOS 1.2 V Wide Range Applicable to Standard I/O Banks | 1.2 V LVCI<br>Wide Rang | | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>2</sup> | IIH <sup>3</sup> | |-------------------------|----------------------------------------------------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|-----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Equivalent Software Default Drive Strength Option <sup>1</sup> | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>4</sup> | Max.<br>mA <sup>4</sup> | μ <b>Α</b> <sup>5</sup> | μ <b>Α</b> <sup>5</sup> | | 100 μΑ | 1 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 100 | 100 | 20 | 26 | 10 | 10 | #### Notes: - The minimum drive strength for the default LVCMOS 1.2 V software configuration when run in wide range is ± 100 μA. The drive strength displayed in software is supported in normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 4. Currents are measured at 100°C junction temperature and maximum voltage. - 5. Currents are measured at 85°C junction temperature. - 6. Software default selection highlighted in gray. Table 2-140 • 1.2 V LVCMOS Wide Range AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 1.2 | 0.6 | 5 | Note: \*Measuring point = Vtrip. See Table 2-29 on page 2-28 for a complete table of trip points. ### Timing Characteristics Refer to LVCMOS 1.2 V (normal range) "Timing Characteristics" on page 2-75 for worst-case timing. 2-74 Revision 27 Table 2-190 • IGLOO CCC/PLL Specification For IGLOO V2 Devices, 1.2 V DC Core Supply Voltage | Parameter | Min. | Тур. | Max. | Units | | | |--------------------------------------------------------------------|-------------------------------------------------|----------------------|-----------------------|-------|--|--| | Clock Conditioning Circuitry Input Frequency f <sub>IN_CCC</sub> | 1.5 | | 160 | MHz | | | | Clock Conditioning Circuitry Output Frequency f <sub>OUT_CCC</sub> | 0.75 | | 160 | MHz | | | | Delay Increments in Programmable Delay Blocks 1, 2 | | 580 <sup>3</sup> | | ps | | | | Number of Programmable Values in Each Programmable Delay Block | | | 32 | | | | | Serial Clock (SCLK) for Dynamic PLL <sup>4,5</sup> | | | 60 | ns | | | | Input Cycle-to-Cycle Jitter (peak magnitude) | | | 0.25 | ns | | | | Acquisition Time | | | | | | | | LockControl = 0 | | | 300 | μs | | | | LockControl = 1 | | | 6.0 | ms | | | | Tracking Jitter <sup>6</sup> | | | | | | | | LockControl = 0 | | | 4 | ns | | | | LockControl = 1 | | | 3 | ns | | | | Output Duty Cycle | 48.5 | | 51.5 | % | | | | Delay Range in Block: Programmable Delay 1 <sup>1,2</sup> | 2.3 | | 20.86 | ns | | | | Delay Range in Block: Programmable Delay 2 <sup>1,2</sup> | 0.863 | | 20.86 | ns | | | | Delay Range in Block: Fixed Delay <sup>1, 2, 5</sup> | | 5.7 | | ns | | | | CCC Output Peak-to-Peak Period Jitter F <sub>CCC_OUT</sub> | Maximum Peak-to-Peak Jitter Data <sup>7,8</sup> | | | | | | | | SSO ≥ 4 <sup>9</sup> | SSO ≥ 8 <sup>9</sup> | SSO ≥ 16 <sup>9</sup> | | | | | 0.75 MHz to 50 MHz | 1.20% | 2.00% | 3.00% | | | | | 50 MHz to 160 MHz | 5.00% | 7.00% | 15.00% | | | | - 1. This delay is a function of voltage and temperature. See Table 2-6 on page 2-7 and Table 2-7 on page 2-7 for deratings. - 2. $T_J = 25^{\circ}\text{C}$ , $V_{CC} = 1.2 \text{ V}$ - 3. When the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay increments are available. Refer to the Libero SoC Online Help associated with the core for more information. - 4. Maximum value obtained for a Std. speed grade device in Worst-Case Commercial Conditions. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. - 5. The AGL030 device does not support a PLL. - 6. Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to the PLL input clock edge. Tracking jitter does not measure the variation in PLL output period, which is covered by the period jitter parameter. - 7. VCO output jitter is calculated as a percentage of the VCO frequency. The jitter (in ps) can be calculated by multiplying the VCO period by the per cent jitter. The VCO jitter (in ps) applies to CCC\_OUT regardless of the output divider settings. For example, if the jitter on VCO is 300 ps, the jitter on CCC\_OUT is also 300 ps, regardless of the output divider settings. - 8. Measurements done with LVTTL 3.3 V, 8 mA I/O drive strength, and high slew Rate. VCC/VCCPLL = 1.14 V, VQ/PQ/TQ type of packages, 20 pF load. - 9. SSO are outputs that are synchronous to a single clock domain and have clock-to-out times that are within ±200 ps of each other. Switching I/Os are placed outside of the PLL bank. Refer to the "Simultaneously Switching Outputs (SSOs) and Printed Circuit Board Layout" section in the IGLOO FPGA Fabric User Guide. - 10. For definitions of Type 1 and Type 2, refer to the PLL Block Diagram in the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter of the IGLOO FPGA Fabric User Guide. ## **Timing Waveforms** Figure 2-32 • RAM Read for Pass-Through Output. Applicable to Both RAM4K9 and RAM512x18. Figure 2-33 • RAM Read for Pipelined Output. Applicable to Both RAM4K9 and RAM512x18. 2-114 Revision 27 Figure 2-42 • FIFO FULL Flag and AFULL Flag Assertion Figure 2-43 • FIFO EMPTY Flag and AEMPTY Flag Deassertion Figure 2-44 • FIFO FULL Flag and AFULL Flag Deassertion 2-124 Revision 27 IGLOO Low Power Flash FPGAs | | CS281 | | CS281 | | CS281 | |------------|-----------------|------------|-----------------|------------|-----------------| | Pin Number | AGL600 Function | Pin Number | AGL600 Function | Pin Number | AGL600 Function | | A1 | GND | B18 | VCCIB1 | E13 | IO46RSB0 | | A2 | GAB0/IO02RSB0 | B19 | IO61NDB1 | E14 | GBB1/IO57RSB0 | | A3 | GAC1/IO05RSB0 | C1 | GAB2/IO173PPB3 | E15 | IO62NPB1 | | A4 | IO07RSB0 | C2 | IO174NPB3 | E16 | IO63PPB1 | | A5 | IO10RSB0 | C6 | IO12RSB0 | E18 | IO64PPB1 | | A6 | IO14RSB0 | C14 | IO50RSB0 | E19 | IO65NPB1 | | A7 | IO18RSB0 | C18 | IO60NPB1 | F1 | IO168NPB3 | | A8 | IO21RSB0 | C19 | GBB2/IO61PDB1 | F2 | GND | | A9 | IO22RSB0 | D1 | IO170PPB3 | F3 | IO169PPB3 | | A10 | VCCIB0 | D2 | IO172NPB3 | F4 | IO170NPB3 | | A11 | IO33RSB0 | D4 | GAA0/IO00RSB0 | F5 | IO173NPB3 | | A12 | IO40RSB0 | D5 | GAA1/IO01RSB0 | F15 | IO63NPB1 | | A13 | IO37RSB0 | D6 | IO09RSB0 | F16 | IO65PPB1 | | A14 | IO48RSB0 | D7 | IO16RSB0 | F17 | IO64NPB1 | | A15 | IO51RSB0 | D8 | IO19RSB0 | F18 | GND | | A16 | IO53RSB0 | D9 | IO26RSB0 | F19 | IO68PPB1 | | A17 | GBC1/IO55RSB0 | D10 | GND | G1 | IO167NPB3 | | A18 | GBA0/IO58RSB0 | D11 | IO34RSB0 | G2 | IO165NDB3 | | A19 | GND | D12 | IO45RSB0 | G4 | IO168PPB3 | | B1 | GAA2/IO174PPB3 | D13 | IO49RSB0 | G5 | IO167PPB3 | | B2 | VCCIB0 | D14 | IO47RSB0 | G7 | GAC2/IO172PPB3 | | В3 | GAB1/IO03RSB0 | D15 | GBB0/IO56RSB0 | G8 | VCCIB0 | | B4 | GAC0/IO04RSB0 | D16 | GBA2/IO60PPB1 | G9 | IO28RSB0 | | B5 | IO06RSB0 | D18 | GBC2/IO62PPB1 | G10 | IO32RSB0 | | В6 | GND | D19 | IO66NPB1 | G11 | IO43RSB0 | | В7 | IO15RSB0 | E1 | IO169NPB3 | G12 | VCCIB0 | | B8 | IO20RSB0 | E2 | IO171PPB3 | G13 | IO66PPB1 | | В9 | IO23RSB0 | E4 | IO171NPB3 | G15 | IO67NDB1 | | B10 | IO24RSB0 | E5 | IO08RSB0 | G16 | IO67PDB1 | | B11 | IO36RSB0 | E6 | IO11RSB0 | G18 | GCC0/IO69NPB1 | | B12 | IO35RSB0 | E7 | IO13RSB0 | G19 | GCB1/IO70PPB1 | | B13 | IO44RSB0 | E8 | IO17RSB0 | H1 | GFB0/IO163NPB3 | | B14 | GND | E9 | IO25RSB0 | H2 | IO165PDB3 | | B15 | IO52RSB0 | E10 | IO30RSB0 | H4 | GFC1/IO164PPB3 | | B16 | GBC0/IO54RSB0 | E11 | IO41RSB0 | H5 | GFB1/IO163PPB3 | | B17 | GBA1/IO59RSB0 | E12 | IO42RSB0 | H7 | VCCIB3 | Package Pin Assignments | | CS281 | |------------|------------------| | Pin Number | AGL1000 Function | | A1 | GND | | A2 | GAB0/IO02RSB0 | | A3 | GAC1/IO05RSB0 | | A4 | IO13RSB0 | | A5 | IO11RSB0 | | A6 | IO16RSB0 | | A7 | IO20RSB0 | | A8 | IO24RSB0 | | A9 | IO29RSB0 | | A10 | VCCIB0 | | A11 | IO39RSB0 | | A12 | IO45RSB0 | | A13 | IO48RSB0 | | A14 | IO58RSB0 | | A15 | IO61RSB0 | | A16 | IO62RSB0 | | A17 | GBC1/IO73RSB0 | | A18 | GBA0/IO76RSB0 | | A19 | GND | | B1 | GAA2/IO225PPB3 | | B2 | VCCIB0 | | В3 | GAB1/IO03RSB0 | | B4 | GAC0/IO04RSB0 | | B5 | IO12RSB0 | | В6 | GND | | B7 | IO21RSB0 | | B8 | IO26RSB0 | | B9 | IO34RSB0 | | B10 | IO35RSB0 | | B11 | IO36RSB0 | | B12 | IO46RSB0 | | B13 | IO52RSB0 | | B14 | GND | | B15 | IO59RSB0 | | B16 | GBC0/IO72RSB0 | | B17 | GBA1/IO77RSB0 | | | CS281 | |------------|------------------| | Din Number | | | Pin Number | AGL1000 Function | | B18 | VCCIB1 | | B19 | IO79NDB1 | | C1 | GAB2/IO224PPB3 | | C2 | IO225NPB3 | | C6 | IO18RSB0 | | C14 | IO63RSB0 | | C18 | IO78NPB1 | | C19 | GBB2/IO79PDB1 | | D1 | IO219PPB3 | | D2 | IO223NPB3 | | D4 | GAA0/IO00RSB0 | | D5 | GAA1/IO01RSB0 | | D6 | IO15RSB0 | | D7 | IO19RSB0 | | D8 | IO27RSB0 | | D9 | IO32RSB0 | | D10 | GND | | D11 | IO38RSB0 | | D12 | IO44RSB0 | | D13 | IO47RSB0 | | D14 | IO60RSB0 | | D15 | GBB0/IO74RSB0 | | D16 | GBA2/IO78PPB1 | | D18 | GBC2/IO80PPB1 | | D19 | IO88NPB1 | | E1 | IO217NPB3 | | E2 | IO221PPB3 | | E4 | IO221NPB3 | | E5 | IO10RSB0 | | E6 | IO14RSB0 | | E7 | IO25RSB0 | | E8 | IO28RSB0 | | E9 | IO31RSB0 | | E10 | IO33RSB0 | | E11 | IO42RSB0 | | E12 | IO49RSB0 | | | | | | CS281 | |------------|------------------| | Pin Number | AGL1000 Function | | E13 | IO53RSB0 | | | GBB1/IO75RSB0 | | E14 | | | E15 | IO80NPB1 | | E16 | IO85PPB1 | | E18 | IO83PPB1 | | E19 | IO84NPB1 | | F1 | IO214NPB3 | | F2 | GND | | F3 | IO217PPB3 | | F4 | IO219NPB3 | | F5 | IO224NPB3 | | F15 | IO85NPB1 | | F16 | IO84PPB1 | | F17 | IO83NPB1 | | F18 | GND | | F19 | IO90PPB1 | | G1 | IO212NPB3 | | G2 | IO211NDB3 | | G4 | IO214PPB3 | | G5 | IO212PPB3 | | G7 | GAC2/IO223PPB3 | | G8 | VCCIB0 | | G9 | IO30RSB0 | | G10 | IO37RSB0 | | G11 | IO43RSB0 | | G12 | VCCIB0 | | G13 | IO88PPB1 | | G15 | IO89NDB1 | | G16 | IO89PDB1 | | G18 | GCC0/IO91NPB1 | | G19 | GCB1/IO92PPB1 | | H1 | GFB0/IO208NPB3 | | H2 | IO211PDB3 | | H4 | GFC1/IO209PPB3 | | H5 | GFB1/IO208PPB3 | | H7 | VCCIB3 | 4-20 Revision 27 ## **QN48** #### Notes: - 1. This is the bottom view of the package. - 2. The die attach paddle center of the package is tied to ground (GND). ## Note For more information on package drawings, see PD3068: Package Mechanical Drawings. | FG484 | | | |------------|-----------------|--| | Pin Number | AGL400 Function | | | AA15 | NC | | | AA16 | NC | | | AA17 | NC | | | AA18 | NC | | | AA19 | NC | | | AA20 | NC | | | AA21 | VCCIB1 | | | AA22 | GND | | | AB1 | GND | | | AB2 | GND | | | AB3 | VCCIB2 | | | AB4 | NC | | | AB5 | NC | | | AB6 | IO121RSB2 | | | AB7 | IO119RSB2 | | | AB8 | IO114RSB2 | | | AB9 | IO109RSB2 | | | AB10 | NC | | | AB11 | NC | | | AB12 | IO104RSB2 | | | AB13 | IO103RSB2 | | | AB14 | NC | | | AB15 | NC | | | AB16 | IO91RSB2 | | | AB17 | IO90RSB2 | | | AB18 | NC | | | AB19 | NC | | | AB20 | VCCIB2 | | | AB21 | GND | | | AB22 | GND | | | B1 | GND | | | B2 | VCCIB3 | | | В3 | NC | | | B4 | NC | | | B5 | NC | | | В6 | NC | | | FG484 | | | |------------|-----------------|--| | Pin Number | AGL400 Function | | | K11 | GND | | | K12 | GND | | | K13 | GND | | | K14 | VCC | | | K15 | VCCIB1 | | | K16 | GCC1/IO67PPB1 | | | K17 | IO64NPB1 | | | K18 | IO73PDB1 | | | K19 | IO73NDB1 | | | K20 | NC | | | K21 | NC | | | K22 | NC | | | L1 | NC | | | L2 | NC | | | L3 | NC | | | L4 | GFB0/IO146NPB3 | | | L5 | GFA0/IO145NDB3 | | | L6 | GFB1/IO146PPB3 | | | L7 | VCOMPLF | | | L8 | GFC0/IO147NPB3 | | | L9 | VCC | | | L10 | GND | | | L11 | GND | | | L12 | GND | | | L13 | GND | | | L14 | VCC | | | L15 | GCC0/IO67NPB1 | | | L16 | GCB1/IO68PPB1 | | | L17 | GCA0/IO69NPB1 | | | L18 | NC | | | L19 | GCB0/IO68NPB1 | | | L20 | NC | | | L21 | NC | | | L22 | NC | | | M1 | NC | | | M2 | NC | | | FG484 | | | | |------------|-----------------|--|--| | Pin Number | AGL400 Function | | | | U1 | NC NC | | | | U2 | NC<br>NC | | | | U3 | NC NC | | | | | | | | | U4 | GEB1/IO136PDB3 | | | | U5 | GEB0/IO136NDB3 | | | | U6 | VMV2 | | | | U7 | IO129RSB2 | | | | U8 | IO128RSB2 | | | | U9 | IO122RSB2 | | | | U10 | IO115RSB2 | | | | U11 | IO110RSB2 | | | | U12 | IO98RSB2 | | | | U13 | IO95RSB2 | | | | U14 | IO88RSB2 | | | | U15 | IO84RSB2 | | | | U16 | TCK | | | | U17 | VPUMP | | | | U18 | TRST | | | | U19 | GDA0/IO79VDB1 | | | | U20 | NC | | | | U21 | NC | | | | U22 | NC | | | | V1 | NC | | | | V2 | NC | | | | V3 | GND | | | | V4 | GEA1/IO135PDB3 | | | | V5 | GEA0/IO135NDB3 | | | | V6 | IO127RSB2 | | | | V7 | GEC2/IO132RSB2 | | | | V8 | IO123RSB2 | | | | V9 | IO118RSB2 | | | | V10 | IO112RSB2 | | | | V11 | IO106RSB2 | | | | V12 | IO100RSB2 | | | | V13 | IO96RSB2 | | | | V14 | IO89RSB2 | | | | | | | | | FG484 | | | |-----------------------------|----------------|--| | Pin Number AGL1000 Function | | | | K11 | GND | | | K12 | GND | | | K12 | | | | | GND | | | K14 | VCC | | | K15 | VCCIB1 | | | K16 | GCC1/IO91PPB1 | | | K17 | IO90NPB1 | | | K18 | IO88PDB1 | | | K19 | IO88NDB1 | | | K20 | IO94NPB1 | | | K21 | IO98NDB1 | | | K22 | IO98PDB1 | | | L1 | NC | | | L2 | IO200PDB3 | | | L3 | IO210NPB3 | | | L4 | GFB0/IO208NPB3 | | | L5 | GFA0/IO207NDB3 | | | L6 | GFB1/IO208PPB3 | | | L7 | VCOMPLF | | | L8 | GFC0/IO209NPB3 | | | L9 | VCC | | | L10 | GND | | | L11 | GND | | | L12 | GND | | | L13 | GND | | | L14 | VCC | | | L15 | GCC0/IO91NPB1 | | | L16 | GCB1/IO92PPB1 | | | L17 | GCA0/IO93NPB1 | | | L18 | IO96NPB1 | | | L19 | GCB0/IO92NPB1 | | | L20 | IO97PDB1 | | | L21 | IO97NDB1 | | | L22 | IO99NPB1 | | | M1 | NC | | | M2 | IO200NDB3 | | | IVI∠ | IOZUUNDOS | | ## Datasheet Information | Revision / Version | Changes | Page | | |----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--| | Advance v0.7<br>(continued) | The former Table 2-16 • Maximum I/O Frequency for Single-Ended and Differential I/Os in All Banks in IGLOO Devices (maximum drive strength and high slew selected) was removed. The "During Flash*Freeze Mode" section was updated to include information about the output of the I/O to the FPGA core. | | | | | | | | | | Table 2-31 • Flash*Freeze Pin Location in IGLOO Family Packages (device-independent) was updated to add UC81 and CS281. Flash*Freeze pins were assigned for CS81, CS121, and CS196. | | | | | Figure 2-40 • Flash*Freeze Mode Type 2 - Timing Diagram was updated to modify the LSICC Signal. | 2-55 | | | | Information regarding calculation of the quiescent supply current was added to the "Quiescent Supply Current" section. | 3-6 | | | | Table 3-8 • Quiescent Supply Current (I <sub>DD</sub> ) Characteristics, IGLOO Flash*Freeze Mode <sup>†</sup> was updated. | 3-6 | | | | Table 3-9 • Quiescent Supply Current ( $I_{DD}$ ) Characteristics, IGLOO Sleep Mode (VCC = 0 V) <sup>†</sup> was updated. | 3-6 | | | | Table 3-11 • Quiescent Supply Current (I <sub>DD</sub> ), No IGLOO Flash*Freeze Mode1 was updated. | 3-7 | | | | Table 3-115 • Minimum and Maximum DC Input and Output Levels was updated. | 3-58 | | | | Table 3-156 • JTAG 1532 was updated and Table 3-155 • JTAG 1532 is new. | 3-104 | | | | The "121-Pin CSP" and "281-Pin CSP" packages are new. | 4-5, 4-7 | | | | The "81-Pin CSP" table for the AGL030 device was updated to change the G6 pin function to IO44RSB1 and the JG pin function to IO45RSB1. | 4-4 | | | | The "121-Pin CSP" table for the AGL060 device is new. | 4-6 | | | | The "256-Pin FBGA" table for the AGL1000 device is new. | 4-34 | | | | The "281-Pin CSP" table for the AGL 600 device is new. | 4-8 | | | | The "100-Pin VQFP" table for the AGL060 device is new. | 4-18 | | | | The "144-Pin FBGA" table for the AGL250 device is new. | 4-24 | | | | The "144-Pin FBGA" table for the AGL1000 device is new. | 4-28 | | | | The "484-Pin FBGA" table for the AGL600 device is new. | 4-38 | | | | The "484-Pin FBGA" table for the AGL1000 device is new. | 4-43 | | | Advance v0.6<br>(November 2007) | Table 1 • IGLOO Product Family, the "I/Os Per Package1" table, and the "IGLOO Ordering Information", and the Temperature Grade Offerings table were updated to add the UC81 package. | i, ii, iii, i∨ | | | | The "81-Pin µCSP" table for the AGL030 device is new. | 4-3 | | | | The "81-Pin CSP" table for the AGL030 device is new. | 4-1 | | | Advance v0.5<br>(September 2007) | Table 1 • IGLOO Product Family was updated for AGL030 in the Package Pins section to change CS181 to CS81. | i | | 5-11 Revision 27