

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                     |
|----------------------------|------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                            |
| Core Size                  | 32-Bit Single-Core                                         |
| Speed                      | 50MHz                                                      |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                    |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                  |
| Number of I/O              | 64                                                         |
| Program Memory Size        | 512KB (512K x 8)                                           |
| Program Memory Type        | FLASH                                                      |
| EEPROM Size                | -                                                          |
| RAM Size                   | 64K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                               |
| Data Converters            | A/D 24x16b; D/A 1x12b                                      |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                         |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 121-LFBGA                                                  |
| Supplier Device Package    | 121-MAPBGA (8x8)                                           |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mk11dn512vmc5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





# 1 Ordering parts

## 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: PK11 and MK11.

# 2 Part identification

## 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

## 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K11                                                                                      |
| A     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| Μ     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |



Terminology and guidelines

| Field | Description                | Values                                                                                     |
|-------|----------------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status       | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| С     | Speed                      | • G = 50 MHz                                                                               |
| F     | Flash memory configuration | <ul> <li>G = 128 KB + Flex</li> <li>H = 256 KB + Flex</li> <li>9 = 512 KB</li> </ul>       |
| Т     | Temperature range (°C)     | • V = -40 to 105                                                                           |
| PP    | Package identifier         | • MC = 121 MAPBGA                                                                          |

This tables lists some examples of small package marking along with the original part numbers:

| Original part number | Alternate part number |  |  |  |
|----------------------|-----------------------|--|--|--|
| MK11DX128VLK5        | M11GGVLK              |  |  |  |
| MK11DX256VMC5        | M11GHVMC              |  |  |  |

# 3 Terminology and guidelines

## 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

## 3.1.1 Example

This is an example of an operating requirement:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | 0.9  | 1.1  | V    |



## 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | —    | 3    | —    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   | 3     |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

# 4.4 Voltage and current operating ratings

| Symbol           | Description                                                    | Min.                  | Max.                  | Unit |
|------------------|----------------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub>  | Digital supply voltage                                         | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>  | Digital supply current                                         | —                     | 155                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL)          | -0.3                  |                       | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage     | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Maximum current single pin limit (applies to all digital pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                          | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| VREGIN           | USB regulator input                                            | -0.3                  | 6.0                   | V    |
| V <sub>BAT</sub> | RTC battery supply voltage                                     | -0.3                  | 3.8                   | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5 General



| Symbol              | Description                                                                                                                                                                                                                                              | Min.                  | Max.    | Unit | Notes |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|------|-------|
| I <sub>ICcont</sub> | <ul> <li>Contiguous pin DC injection current —regional limit, includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins</li> <li>Negative current injection</li> <li>Positive current injection</li> </ul> | -25<br>—              | <br>+25 | mA   |       |
| V <sub>RAM</sub>    | V <sub>DD</sub> voltage required to retain RAM                                                                                                                                                                                                           | 1.2                   | —       | V    |       |
| V <sub>RFVBAT</sub> | $V_{\text{BAT}}$ voltage required to retain the VBAT register file                                                                                                                                                                                       | V <sub>POR_VBAT</sub> |         | V    |       |

### Table 1. Voltage and current operating requirements (continued)

All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is less than V<sub>AIO\_MIN</sub> or greater than V<sub>AIO\_MAX</sub>, a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>ICAIO</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>AIO\_MAX</sub>)/II<sub>ICAIO</sub>I. Select the larger of these two calculated resistances if the pin is exposed to positive and negative injection currents.

# 5.2.2 LVD and POR operating requirements

#### Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| V <sub>LVDH</sub>  | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| V <sub>LVW1H</sub> | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| V <sub>LVW2H</sub> | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| V <sub>LVW3H</sub> | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | V    |       |
| V <sub>LVW4H</sub> | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | —    | 80   | _    | mV   |       |
| V <sub>LVDL</sub>  | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                    | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| V <sub>LVW1L</sub> | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| V <sub>LVW2L</sub> | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| V <sub>LVW3L</sub> | Level 3 falling (LVWV=10)                                   | 1.94 | 2.00 | 2.06 | V    |       |
| V <sub>LVW4L</sub> | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range    | —    | 60   |      | mV   |       |
| V <sub>BG</sub>    | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   |       |



Notes

1. Rising threshold is the sum of falling threshold and hysteresis voltage

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | ſ |
|-----------------------|----------------------------------------|------|------|------|------|---|
| V <sub>POR VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |   |

Table 3. VBAT power operating requirements

### 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                                                            | Min.                  | Max. | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------|-----------------------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                                              |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = - 9 mA                                  | V <sub>DD</sub> – 0.5 | —    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3 mA                                  | V <sub>DD</sub> – 0.5 | —    | V    |       |
|                  | Output high voltage — low drive strength                                                               |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2 mA                                   | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OH}} = -0.6 \text{ mA}$ | V <sub>DD</sub> – 0.5 | —    | V    |       |
| I <sub>ОНТ</sub> | Output high current total for all ports                                                                | —                     | 100  | mA   |       |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                                               |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 9 mA                                    | _                     | 0.5  | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 3 \text{ mA}$    | _                     | 0.5  | V    |       |
|                  | Output low voltage — low drive strength                                                                |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2 mA                                    | _                     | 0.5  | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 0.6 \text{ mA}$  | _                     | 0.5  | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                                 | —                     | 100  | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin)                                                                        |                       |      |      |       |
|                  | @ full temperature range                                                                               | _                     | 1.0  | μA   | 1     |
|                  | • @ 25 °C                                                                                              | —                     | 0.1  | μA   |       |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                                             | —                     | 1    | μA   |       |
| I <sub>OZ</sub>  | Total Hi-Z (off-state) leakage current (all input pins)                                                | —                     | 4    | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                              | 22                    | 50   | kΩ   | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                                                            | 22                    | 50   | kΩ   | 3     |

1. Tested by ganged leakage method

- 2. Measured at Vinput =  $V_{SS}$
- 3. Measured at Vinput = V<sub>DD</sub>



General

## 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 50 MHz
- Bus clock = 50 MHz
- Flash clock = 25 MHz
- MCG mode: FEI

### Table 5. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                        | Min. | Max.                                   | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. |      |                                        | μs   | 1     |
|                  | <ul> <li>1.71 V/(V<sub>DD</sub> slew rate) ≤ 300 μs</li> </ul>                                                                                                     | _    | 300                                    |      |       |
|                  | <ul> <li>1.71 V/(V<sub>DD</sub> slew rate) &gt; 300 µs</li> </ul>                                                                                                  |      | 1.7 V / (V <sub>DD</sub><br>slew rate) |      |       |
|                  | VLLS0 → RUN                                                                                                                                                        | —    | 135                                    | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                      | _    | 135                                    | μs   |       |
|                  | • VLLS2 $\rightarrow$ RUN                                                                                                                                          | _    | 85                                     | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                      |      | 85                                     | μs   |       |
|                  | • LLS → RUN                                                                                                                                                        | _    | 6                                      | μs   |       |
|                  | • VLPS $\rightarrow$ RUN                                                                                                                                           |      | 5.2                                    | μs   |       |
|                  | • STOP → RUN                                                                                                                                                       | _    | 5.2                                    | μs   |       |

1. Normal boot (FTFL\_OPT[LPBOOT]=1)

# 5.2.5 Power consumption operating behaviors

### Table 6. Power consumption operating behaviors

| Symbol              | Description                                                                  | Min. | Тур.  | Max.     | Unit | Notes |
|---------------------|------------------------------------------------------------------------------|------|-------|----------|------|-------|
| I <sub>DDA</sub>    | Analog supply current                                                        | —    | —     | See note | mA   | 1     |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash |      |       |          |      | 2     |
|                     | • @ 1.8 V                                                                    | _    | 12.98 | 14       | mA   |       |
|                     | • @ 3.0 V                                                                    | _    | 12.93 | 13.8     | mA   |       |





Figure 2. Run mode supply current vs. core frequency



General



Figure 3. VLPR mode supply current vs. core frequency

### 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors 1

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 2, 3  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | _    | 3, 4  |

1. This data was collected on a MK20DN128VLH5 64pin LQFP device.

2. Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.



- 3.  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \text{ °C}$ ,  $f_{OSC} = 12 \text{ MHz}$  (crystal),  $f_{SYS} = 48 \text{ MHz}$ ,  $f_{BUS} = 48 \text{ MHz}$
- 4. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

## 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 5.2.8 Capacitance attributes

#### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | —    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

## 5.3 Switching specifications

## 5.3.1 Device clock specifications

Table 9. Device clock specifications

| Symbol                   | Description                    | Min. | Max. | Unit | Notes |
|--------------------------|--------------------------------|------|------|------|-------|
|                          | Normal run mode                | 9    |      |      |       |
| f <sub>SYS</sub>         | System and core clock          | _    | 50   | MHz  |       |
| f <sub>BUS</sub>         | Bus clock                      | —    | 50   | MHz  |       |
| f <sub>FLASH</sub>       | Flash clock                    | _    | 25   | MHz  |       |
| f <sub>LPTMR</sub>       | LPTMR clock                    | —    | 25   | MHz  |       |
|                          | VLPR mode <sup>1</sup>         |      |      |      |       |
| f <sub>SYS</sub>         | System and core clock          | _    | 4    | MHz  |       |
| f <sub>BUS</sub>         | Bus clock                      | —    | 4    | MHz  |       |
| f <sub>FLASH</sub>       | Flash clock                    | —    | 1    | MHz  |       |
| f <sub>ERCLK</sub>       | External reference clock       | _    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub>   | LPTMR clock                    | —    | 25   | MHz  |       |
| f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | —    | 16   | MHz  |       |
| f <sub>I2S_MCLK</sub>    | I2S master clock               | _    | 12.5 | MHz  |       |
| f <sub>I2S_BCLK</sub>    | I2S bit clock                  |      | 4    | MHz  |       |



# 5.4 Thermal specifications

## 5.4.1 Thermal operating requirements

### Table 11. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

## 5.4.2 Thermal attributes

| Board type        | Symbol            | Description                                                                                                       | 121 MAPBGA | Unit | Notes |
|-------------------|-------------------|-------------------------------------------------------------------------------------------------------------------|------------|------|-------|
| Single-layer (1s) | R <sub>eJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)                                             | 79         | °C/W | 1, 2  |
| Four-layer (2s2p) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)                                             | 46         | °C/W | 1, 3  |
| Single-layer (1s) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed)                                        | 67         | °C/W | 1,3   |
| Four-layer (2s2p) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed)                                        | 42         | °C/W | 1,3   |
| _                 | R <sub>0JB</sub>  | Thermal<br>resistance, junction<br>to board                                                                       | 29         | °C/W | 4     |
| _                 | R <sub>θJC</sub>  | Thermal<br>resistance, junction<br>to case                                                                        | 21         | °C/W | 5     |
| _                 | Ψ <sub>JT</sub>   | Thermal<br>characterization<br>parameter, junction<br>to package top<br>outside center<br>(natural<br>convection) | 4          | °C/W | 6     |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air)* with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification. For the MAPBGA, the board meets the JESD51-9 specification.











rempheral operating requirements and behaviors



Figure 9. ADC input impedance equivalency diagram

### 6.6.1.2 16-bit ADC electrical characteristics Table 25. 16-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

| Symbol               | Description                  | Conditions <sup>1</sup> .            | Min.         | Typ. <sup>2</sup> | Max.         | Unit             | Notes               |
|----------------------|------------------------------|--------------------------------------|--------------|-------------------|--------------|------------------|---------------------|
| I <sub>DDA_ADC</sub> | Supply current               |                                      | 0.215        | —                 | 1.7          | mA               | 3                   |
|                      | ADC                          | • ADLPC = 1, ADHSC = 0               | 1.2          | 2.4               | 3.9          | MHz              | $t_{ADACK} = 1/$    |
|                      | asynchronous<br>clock source | • ADLPC = 1, ADHSC = 1               | 2.4          | 4.0               | 6.1          | MHz              | † <sub>ADACK</sub>  |
| † <sub>ADACK</sub>   |                              | • ADLPC = 0, ADHSC = 0               | 3.0          | 5.2               | 7.3          | MHz              |                     |
|                      |                              | • ADLPC = 0, ADHSC = 1               | 4.4          | 6.2               | 9.5          | MHz              |                     |
|                      | Sample Time                  | See Reference Manual chapter         | for sample t | imes              |              |                  |                     |
| TUE                  | Total unadjusted             | 12-bit modes                         | _            | ±4                | ±6.8         | LSB <sup>4</sup> | 5                   |
|                      | error                        | <li>&lt;12-bit modes</li>            | —            | ±1.4              | ±2.1         |                  |                     |
| DNL                  | Differential non-            | 12-bit modes                         | _            | ±0.7              | -1.1 to +1.9 | LSB <sup>4</sup> | 5                   |
|                      | linearity                    |                                      |              |                   | -0.3 to 0.5  |                  |                     |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±0.2              |              |                  |                     |
| INL                  | Integral non-                | 12-bit modes                         | —            | ±1.0              | -2.7 to +1.9 | LSB <sup>4</sup> | 5                   |
|                      | linearity                    |                                      |              |                   | -0.7 to +0.5 |                  |                     |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±0.5              |              |                  |                     |
| E <sub>FS</sub>      | Full-scale error             | 12-bit modes                         |              | -4                | -5.4         | LSB <sup>4</sup> | V <sub>ADIN</sub> = |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —            | -1.4              | -1.8         |                  | V <sub>DDA</sub>    |
|                      |                              |                                      |              |                   |              |                  | 5                   |



## 6.6.2 CMP and 6-bit DAC electrical specifications

 Table 26.
 Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit             |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------|
| V <sub>DD</sub>    | Supply voltage                                      | 1.71                  | —    | 3.6             | V                |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | _                     | _    | 200             | μA               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | _                     | _    | 20              | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                | V <sub>SS</sub> – 0.3 | _    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                         | _                     | _    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |                  |
|                    | <ul> <li>CR0[HYSTCTR] = 00</li> </ul>               | _                     | 5    | —               | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 01</li> </ul>               | _                     | 10   | _               | mV               |
|                    | • CR0[HYSTCTR] = 10                                 | _                     | 20   | _               | mV               |
|                    | CR0[HYSTCTR] = 11                                   | _                     | 30   | _               | mV               |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 |      |                 | V                |
| V <sub>CMPOI</sub> | Output low                                          | _                     |      | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> | _                     | _    | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   | —                     | 7    | —               | μA               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5                  | _    | 0.5             | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                | -0.3                  | —    | 0.3             | LSB              |

1. Typical hysteresis is measured with input voltage range limited to 0.6 to V<sub>DD</sub>-0.6 V.

 Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level.

3. 1 LSB =  $V_{reference}/64$ 



Peripheral operating requirements and behaviors



Figure 13. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1)

## 6.6.3 12-bit DAC electrical characteristics

### 6.6.3.1 12-bit DAC operating requirements Table 27. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min.                      | Max.                    | Unit | Notes |
|-------------------|-------------------------|---------------------------|-------------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage          | 1.71                      | 3.6                     | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13                      | 3.6                     | V    | 1     |
| T <sub>A</sub>    | Temperature             | Operating t<br>range of t | emperature<br>he device | °C   |       |
| CL                | Output load capacitance | — 100                     |                         | pF   | 2     |
| ١L                | Output load current     |                           | 1                       | mA   |       |

1. The DAC reference can be selected to be V<sub>DDA</sub> or the voltage output of the VREF module (VREF\_OUT)

2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC

rempheral operating requirements and behaviors

### 6.6.3.2 12-bit DAC operating behaviors Table 28. 12-bit DAC operating behaviors

| Symbol                     | Description                                                                         | Min.                      | Тур.     | Max.              | Unit   | Notes |
|----------------------------|-------------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub>      | Supply current — low-power mode                                                     | _                         | —        | 330               | μΑ     |       |
| I <sub>DDA_DACH</sub><br>P | Supply current — high-speed mode                                                    | _                         | —        | 1200              | μΑ     |       |
| tDACLP                     | Full-scale settling time (0x080 to 0xF7F) — low-power mode                          | _                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>         | Full-scale settling time (0x080 to 0xF7F) — high-power mode                         | —                         | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>       | Code-to-code settling time (0xBF8 to 0xC08)<br>— low-power mode and high-speed mode | _                         | 0.7      | 1                 | μs     | 1     |
| V <sub>dacoutl</sub>       | DAC output voltage range low — high-speed mode, no load, DAC set to 0x000           | _                         | _        | 100               | mV     |       |
| V <sub>dacouth</sub>       | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF      | V <sub>DACR</sub><br>-100 | —        | V <sub>DACR</sub> | mV     |       |
| INL                        | Integral non-linearity error — high speed mode                                      | —                         | —        | ±8                | LSB    | 2     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                       | —                         | —        | ±1                | LSB    | 3     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                     | _                         | —        | ±1                | LSB    | 4     |
| V <sub>OFFSET</sub>        | Offset error                                                                        | _                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>             | Gain error                                                                          | _                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                       | Power supply rejection ratio, $V_{DDA} \ge 2.4 \text{ V}$                           | 60                        | —        | 90                | dB     |       |
| T <sub>CO</sub>            | Temperature coefficient offset voltage                                              | _                         | 3.7      | _                 | μV/C   | 6     |
| T <sub>GE</sub>            | Temperature coefficient gain error                                                  | _                         | 0.000421 | _                 | %FSR/C |       |
| Rop                        | Output resistance (load = $3 \text{ k}\Omega$ )                                     | _                         | —        | 250               | Ω      |       |
| SR                         | Slew rate -80h $\rightarrow$ F7Fh $\rightarrow$ 80h                                 |                           |          |                   | V/µs   |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                    | 1.2                       | 1.7      | —                 |        |       |
|                            | Low power (SP <sub>LP</sub> )                                                       | 0.05                      | 0.12     | _                 |        |       |
| СТ                         | Channel to channel cross talk                                                       | —                         | —        | -80               | dB     |       |
| BW                         | 3dB bandwidth                                                                       |                           |          |                   | kHz    |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                    | 550                       | _        | —                 |        |       |
|                            | Low power (SP <sub>LP</sub> )                                                       | 40                        | -        | —                 |        |       |

1. Settling within ±1 LSB

- 2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 3. The DNL is measured for 0 + 100 mV to  $V_{\text{DACR}}$  –100 mV
- 4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V
- 5. Calculated by a best fit curve from V\_{SS} + 100 mV to V\_{DACR} 100 mV
- V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device



| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | _                         | 10                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | —                         | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | _                         | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | _                         | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | _                         | 14                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven |                           | 14                        | ns   |

Table 34. Slave mode DSPI timing (limited voltage range) (continued)



Figure 17. DSPI classic SPI timing — slave mode

## 6.8.2 DSPI switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                       | Min.                          | Max.                     | Unit | Notes |
|-----|-----------------------------------|-------------------------------|--------------------------|------|-------|
|     | Operating voltage                 | 1.71                          | 3.6                      | V    | 1     |
|     | Frequency of operation            | —                             | 12.5                     | MHz  |       |
| DS1 | DSPI_SCK output cycle time        | 4 x t <sub>BUS</sub>          | _                        | ns   |       |
| DS2 | DSPI_SCK output high/low time     | (t <sub>SCK</sub> /2) - 4     | (t <sub>SCK/2)</sub> + 4 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay | (t <sub>BUS</sub> x 2) –<br>4 | —                        | ns   | 2     |

 Table 35.
 Master mode DSPI timing (full voltage range)



#### rempheral operating requirements and behaviors

| Num. | Characteristic                                      | Min. | Max. | Unit |
|------|-----------------------------------------------------|------|------|------|
| S8   | I2S_TX_BCLK to I2S_TXD invalid                      | 0    | —    | ns   |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK | 25   | _    | ns   |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK      | 0    | —    | ns   |





### Figure 20. I2S/SAI timing — master modes

### Table 38. I2S/SAI slave mode timing

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 80   | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 10   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | —    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 29   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 10   | —    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    |      | 21   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



| 121<br>Map<br>Bga | Default                             | ALTO                                | ALT1              | ALT2                        | ALT3                        | ALT4       | ALT5 | ALT6         | ALT7                   | EzPort   |
|-------------------|-------------------------------------|-------------------------------------|-------------------|-----------------------------|-----------------------------|------------|------|--------------|------------------------|----------|
| L1                | ADC0_DP3                            | ADC0_DP3                            |                   |                             |                             |            |      |              |                        |          |
| L2                | ADC0_DM3                            | ADC0_DM3                            |                   |                             |                             |            |      |              |                        |          |
| F5                | VDDA                                | VDDA                                |                   |                             |                             |            |      |              |                        |          |
| G5                | VREFH                               | VREFH                               |                   |                             |                             |            |      |              |                        |          |
| G6                | VREFL                               | VREFL                               |                   |                             |                             |            |      |              |                        |          |
| F6                | VSSA                                | VSSA                                |                   |                             |                             |            |      |              |                        |          |
| L3                | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5  | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5  |                   |                             |                             |            |      |              |                        |          |
| K5                | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 |                   |                             |                             |            |      |              |                        |          |
| L7                | TAMPER0/<br>RTC_WAKEUP_<br>B        | TAMPER0/<br>RTC_WAKEUP_<br>B        |                   |                             |                             |            |      |              |                        |          |
| H5                | TAMPER1                             | TAMPER1                             |                   |                             |                             |            |      |              |                        |          |
| J5                | TAMPER2                             | TAMPER2                             |                   |                             |                             |            |      |              |                        |          |
| L4                | XTAL32                              | XTAL32                              |                   |                             |                             |            |      |              |                        |          |
| L5                | EXTAL32                             | EXTAL32                             |                   |                             |                             |            |      |              |                        |          |
| K6                | VBAT                                | VBAT                                |                   |                             |                             |            |      |              |                        |          |
| J6                | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK   |                                     | PTA0              | UART0_CTS_b/<br>UART0_COL_b | FTM0_CH5                    |            |      |              | JTAG_TCLK/<br>SWD_CLK  | EZP_CLK  |
| H8                | JTAG_TDI/<br>EZP_DI                 |                                     | PTA1              | UART0_RX                    | FTM0_CH6                    |            |      |              | JTAG_TDI               | EZP_DI   |
| J7                | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO   |                                     | PTA2              | UARTO_TX                    | FTM0_CH7                    |            |      |              | JTAG_TDO/<br>TRACE_SWO | EZP_DO   |
| H9                | JTAG_TMS/<br>SWD_DIO                |                                     | PTA3              | UART0_RTS_b                 | FTM0_CH0                    |            |      |              | JTAG_TMS/<br>SWD_DIO   |          |
| J8                | NMI_b/<br>EZP_CS_b                  |                                     | PTA4/<br>LLWU_P3  |                             | FTM0_CH1                    |            |      |              | NMI_b                  | EZP_CS_b |
| K7                | DISABLED                            |                                     | PTA5              |                             | FTM0_CH2                    |            |      | I2S0_TX_BCLK | JTAG_TRST_b            |          |
| K8                | DISABLED                            |                                     | PTA12             |                             | FTM1_CH0                    |            |      | I2S0_TXD0    | FTM1_QD_PHA            |          |
| L8                | DISABLED                            |                                     | PTA13/<br>LLWU_P4 |                             | FTM1_CH1                    |            |      | I2S0_TX_FS   | FTM1_QD_PHB            |          |
| K9                | DISABLED                            |                                     | PTA14             | SPI0_PCS0                   | UART0_TX                    |            |      | I2S0_RX_BCLK | I2S0_TXD1              |          |
| L9                | DISABLED                            |                                     | PTA15             | SPI0_SCK                    | UARTO_RX                    |            |      | I2S0_RXD0    |                        |          |
| J10               | DISABLED                            |                                     | PTA16             | SPI0_SOUT                   | UART0_CTS_b/<br>UART0_COL_b |            |      | 12S0_RX_FS   | 12S0_RXD1              |          |
| H10               | DISABLED                            |                                     | PTA17             | SPI0_SIN                    | UARTO_RTS_b                 |            |      | I2S0_MCLK    |                        |          |
| L10               | VDD                                 | VDD                                 |                   |                             |                             |            |      |              |                        |          |
| K10               | VSS                                 | VSS                                 |                   |                             |                             |            |      |              |                        |          |
| L11               | EXTALO                              | EXTALO                              | PTA18             |                             | FTM0_FLT2                   | FTM_CLKIN0 |      |              |                        |          |
| K11               | XTALO                               | XTALO                               | PTA19             |                             | FTM1_FLT0                   | FTM_CLKIN1 |      | LPTMR0_ALT1  |                        |          |



rmout

| 121<br>Map<br>Bga | Default | ALTO | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort |
|-------------------|---------|------|------|------|------|------|------|------|------|--------|
| D1                | NC      | NC   |      |      |      |      |      |      |      |        |
| E1                | NC      | NC   |      |      |      |      |      |      |      |        |

## 8.2 K11 Pinouts

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.

|   | 1        | 2                 | 3                                  | 4                 | 5                                   | 6     | 7                            | 8                 | 9     | 10    | 11               |   |
|---|----------|-------------------|------------------------------------|-------------------|-------------------------------------|-------|------------------------------|-------------------|-------|-------|------------------|---|
| A | PTD7     | PTD5              | PTD4/<br>LLWU_P14                  | NC                | NC                                  | PTC13 | PTC8                         | PTC4/<br>LLWU_P8  | NC    | PTE19 | PTE18            | А |
| в | NC       | PTD6/<br>LLWU_P15 | PTD3                               | NC                | NC                                  | PTC12 | PTC7                         | PTC3/<br>LLWU_P7  | PTC0  | PTB16 | PTB12            | в |
| с | NC       | NC                | PTD2/<br>LLWU_P13                  | PTC17             | PTC11/<br>LLWU_P11                  | PTC10 | PTC6/<br>LLWU_P10            | PTC2              | PTB19 | PTB11 | PTB13            | с |
| D | NC       | NC                | PTD1                               | PTD0/<br>LLWU_P12 | PTC16                               | PTC9  | PTC5/<br>LLWU_P9             | PTC1/<br>LLWU_P6  | PTB18 | PTB10 | NC               | D |
| E | NC       | PTE2/<br>LLWU_P1  | PTE1/<br>LLWU_P0                   | PTE0              | VDD                                 | VDD   | NC                           | NC                | PTB17 | NC    | NC               | E |
| F | NC       | NC                | NC                                 | PTE3              | VDDA                                | VSSA  | NC                           | NC                | NC    | NC    | NC               | F |
| G | NC       | NC                | VSS                                | PTE5              | VREFH                               | VREFL | VSS                          | PTB3              | PTB2  | PTB1  | PTB0/<br>LLWU_P5 | G |
| н | NC       | NC                | NC                                 | PTE17             | TAMPER1                             | NC    | PTE4/<br>LLWU_P2             | PTA1              | PTA3  | PTA17 | NC               | н |
| J | NC       | NC                | NC                                 | NC                | TAMPER2                             | PTA0  | PTA2                         | PTA4/<br>LLWU_P3  | NC    | PTA16 | RESET_b          | J |
| к | ADC0_DP0 | ADC0_DM0          | PTE16                              | NC                | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 | VBAT  | PTA5                         | PTA12             | PTA14 | VSS   | PTA19            | к |
| L | ADC0_DP3 | ADC0_DM3          | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5 | XTAL32            | EXTAL32                             | VSS   | TAMPER0/<br>RTC_<br>WAKEUP_B | PTA13/<br>LLWU_P4 | PTA15 | VDD   | PTA18            | L |
|   | 1        | 2                 | 3                                  | 4                 | 5                                   | 6     | 7                            | 8                 | 9     | 10    | 11               | 1 |







#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, Energy Efficient Solutions logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex are the registered trademarks of ARM Limited. © 2012-2013 Freescale Semiconductor, Inc.

Document Number: K11P121M50SF4 Rev. 4 08/2013

