

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                      |
|----------------------------|-------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                             |
| Core Size                  | 32-Bit Single-Core                                          |
| Speed                      | 50MHz                                                       |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                     |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                   |
| Number of I/O              | 60                                                          |
| Program Memory Size        | 256KB (256K x 8)                                            |
| Program Memory Type        | FLASH                                                       |
| EEPROM Size                | 4K x 8                                                      |
| RAM Size                   | 32K x 8                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                |
| Data Converters            | A/D 24x16b                                                  |
| Oscillator Type            | Internal                                                    |
| Operating Temperature      | -40°C ~ 105°C (TA)                                          |
| Mounting Type              | Surface Mount                                               |
| Package / Case             | 80-LQFP                                                     |
| Supplier Device Package    | 80-LQFP (12x12)                                             |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mk11dx256avlk5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Terminology and guidelines

| Field | Description                | Values                                                                                     |
|-------|----------------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status       | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| С     | Speed                      | • G = 50 MHz                                                                               |
| F     | Flash memory configuration | <ul> <li>G = 128 KB + Flex</li> <li>H = 256 KB + Flex</li> <li>9 = 512 KB</li> </ul>       |
| Т     | Temperature range (°C)     | • V = -40 to 105                                                                           |
| PP    | Package identifier         | • MC = 121 MAPBGA                                                                          |

This tables lists some examples of small package marking along with the original part numbers:

| Original part number | Alternate part number |  |  |
|----------------------|-----------------------|--|--|
| MK11DX128VLK5        | M11GGVLK              |  |  |
| MK11DX256VMC5        | M11GHVMC              |  |  |

# 3 Terminology and guidelines

# 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

# 3.1.1 Example

This is an example of an operating requirement:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | 0.9  | 1.1  | V    |



# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | —    | 3    | —    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   | 3     |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

# 4.4 Voltage and current operating ratings

| Symbol           | Description                                                    | Min.                  | Max.                  | Unit |
|------------------|----------------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub>  | Digital supply voltage                                         | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>  | Digital supply current                                         | —                     | 155                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL)          | -0.3                  |                       | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage     | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Maximum current single pin limit (applies to all digital pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                          | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| VREGIN           | USB regulator input                                            | -0.3                  | 6.0                   | V    |
| V <sub>BAT</sub> | RTC battery supply voltage                                     | -0.3                  | 3.8                   | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5 General



Notes

1. Rising threshold is the sum of falling threshold and hysteresis voltage

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | ſ |
|-----------------------|----------------------------------------|------|------|------|------|---|
| V <sub>POR VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |   |

Table 3. VBAT power operating requirements

### 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                                                            | Min.                  | Max. | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------|-----------------------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                                              |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = - 9 mA                                  | V <sub>DD</sub> – 0.5 | —    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3 mA                                  | V <sub>DD</sub> – 0.5 | —    | V    |       |
|                  | Output high voltage — low drive strength                                                               |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2 mA                                   | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OH}} = -0.6 \text{ mA}$ | V <sub>DD</sub> – 0.5 | —    | V    |       |
| I <sub>ОНТ</sub> | Output high current total for all ports                                                                | —                     | 100  | mA   |       |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                                               |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 9 mA                                    | —                     | 0.5  | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 3 \text{ mA}$    | _                     | 0.5  | V    |       |
|                  | Output low voltage — low drive strength                                                                |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2 mA                                    | _                     | 0.5  | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 0.6 \text{ mA}$  | _                     | 0.5  | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                                 | —                     | 100  | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin)                                                                        |                       |      |      |       |
|                  | @ full temperature range                                                                               | _                     | 1.0  | μA   | 1     |
|                  | • @ 25 °C                                                                                              | —                     | 0.1  | μA   |       |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                                             | —                     | 1    | μA   |       |
| I <sub>OZ</sub>  | Total Hi-Z (off-state) leakage current (all input pins)                                                | —                     | 4    | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                              | 22                    | 50   | kΩ   | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                                                            | 22                    | 50   | kΩ   | 3     |

1. Tested by ganged leakage method

- 2. Measured at Vinput =  $V_{SS}$
- 3. Measured at Vinput = V<sub>DD</sub>



| Symbol                | Description                                                                   | Min. | Тур.  | Max. | Unit   | Notes |
|-----------------------|-------------------------------------------------------------------------------|------|-------|------|--------|-------|
| I <sub>DD_RUN</sub>   | Run mode current — all peripheral clocks enabled, code executing from flash   |      |       |      |        | 3, 4  |
|                       | • @ 1.8 V                                                                     | _    | 17.04 | 19.3 | mΔ     |       |
|                       | • @ 3.0 V                                                                     |      | 17.04 | 10.0 | 11// ( |       |
|                       | • @ 25°C                                                                      | _    | 17.01 | 18.9 | mA     |       |
|                       | • @ 125°C                                                                     | _    | 19.8  | 21.3 | mA     |       |
| I <sub>DD_WAIT</sub>  | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled    | _    | 7.95  | 9.5  | mA     | 2     |
| I <sub>DD_WAIT</sub>  | Wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled |      | 5.88  | 7.4  | mA     | 5     |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                    | _    | 320   | 436  | μA     |       |
|                       | • @ -40 to 25°C<br>• @ 50°C                                                   |      | 360   | 489  |        |       |
|                       | • @ 70°C                                                                      |      | 410   | 620  |        |       |
|                       | • @ 105°C                                                                     |      | 610   | 1100 |        |       |
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled     | _    | 754   |      | μΑ     | 6     |
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled      |      | 1.1   |      | mA     | 7     |
| I <sub>DD_VLPW</sub>  | Very-low-power wait mode current at 3.0 V                                     |      | 437   | —    | μA     | 8     |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current at 3.0 V                                     | _    | 7.33  | 24.2 | μΑ     |       |
|                       | • @ -40 to 25°C<br>• @ 50°C                                                   |      | 14    | 32   |        |       |
|                       | • @ 70°C                                                                      |      | 28    | 48   |        |       |
|                       |                                                                               |      | 110   | 280  |        |       |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V<br>• @ -40 to 25°C                     | _    | 3.14  | 4.8  | μΑ     |       |
|                       | • @ 50°C                                                                      |      | 6.48  | 28.3 |        |       |
|                       | • @ 70°C<br>• @ 105°C                                                         |      | 13.85 | 44.6 |        |       |
|                       |                                                                               |      | 55.53 | 71.3 |        |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                                 | —    | 2.19  | 3.4  | μΑ     |       |
|                       | • @ -40 to 25°C                                                               |      | 4.35  | 4.35 |        |       |
|                       | • @ 70°C                                                                      |      | 8.92  | 24.6 |        |       |
|                       | • @ 105°C                                                                     |      | 35.33 | 45.3 |        |       |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                                 | _    | 1.77  | 3.1  | μA     |       |
|                       | • @ -40 to 25°C<br>• @ 50°C                                                   |      | 2.81  | 13.8 |        |       |
|                       | • @ 70°C                                                                      |      | 5.20  | 22.3 |        |       |
|                       | - @ 105 0                                                                     |      | 19.88 | 34.2 |        |       |

### Table 6. Power consumption operating behaviors (continued)

Table continues on the next page...



| Symbol                | Description                                                                    | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V<br>• @ -40 to 25°C               | —    | 1.03  | 1.8  | μA   |       |
|                       | • @ 50°C                                                                       |      | 1.92  | 7.5  |      |       |
|                       | • @ 70°C<br>• @ 105°C                                                          |      | 4.03  | 15.9 |      |       |
|                       |                                                                                |      | 17.43 | 28.7 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled  | —    | 0.543 | 1.1  | μA   |       |
|                       | • @ -40 to 25°C                                                                |      | 1.36  | 7.58 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 3.39  | 14.3 |      |       |
|                       | • @ 105°C                                                                      |      | 16.52 | 24.1 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled | _    | 0.359 | 0.95 | μA   |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                              |      | 1.03  | 6.8  |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 2.87  | 15.4 |      |       |
|                       | • @ 105°C                                                                      |      | 15.20 | 25.3 |      |       |
| I <sub>DD_VBAT</sub>  | Average current when CPU is not accessing RTC registers at 3.0 V               | _    | 0.91  | 1.1  | μA   | 9     |
|                       | • @ -40 to 25°C                                                                |      | 1.1   | 1.35 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 1.5   | 1.85 |      |       |
|                       | • @ 105°C                                                                      |      | 4.3   | 5.7  |      |       |

 Table 6. Power consumption operating behaviors (continued)

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled, and peripherals are in active operation.
- 4. Max values are measured with CPU executing DSP instructions
- 5. 25 MHz core and system clock, 25 MHz bus clock, and 12.5 MHz flash clock. MCG configured for FEI mode.
- 6. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Includes 32 kHz oscillator current and RTC operation.

## 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode
- USB regulator disabled
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL



General



Figure 3. VLPR mode supply current vs. core frequency

### 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors 1

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 2, 3  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | _    | 3, 4  |

1. This data was collected on a MK20DN128VLH5 64pin LQFP device.

2. Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.



#### rempheral operating requirements and behaviors

- 3. Determined according to JEDEC Standard JESD51-6, *Integrated Circuits Thermal Test Method Environmental Conditions Forced Convection (Moving Air)* with the board horizontal.
- 4. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*. Board temperature is measured on the top surface of the board near the package.
- 5. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 6. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions Natural Convection (Still Air).

# 6 Peripheral operating requirements and behaviors

# 6.1 Core modules

### 6.1.1 JTAG electricals

Table 12. JTAG limited voltage range electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 2.7  | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 25   |      |
|        | Serial Wire Debug                                  | 0    | 50   |      |
| J2     | TCLK cycle period                                  | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | —    | ns   |
|        | JTAG and CJTAG                                     | 20   | —    | ns   |
|        | Serial Wire Debug                                  | 10   | —    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | _    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    | _    | ns   |
| J7     | TCLK low to boundary scan output data valid        |      | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            |      | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    |      | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1    |      | ns   |
| J11    | TCLK low to TDO data valid                         |      | 17   | ns   |
| J12    | TCLK low to TDO high-Z                             | _    | 17   | ns   |
| J13    | TRST assert time                                   | 100  |      | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    |      | ns   |











| Symbol                   | Description                                                                    |                                                                                          | Min.   | Тур.  | Max.    | Unit | Notes |
|--------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------|-------|---------|------|-------|
|                          |                                                                                | FI                                                                                       | L      |       |         |      |       |
| f <sub>fll_ref</sub>     | FLL reference freq                                                             | luency range                                                                             | 31.25  | _     | 39.0625 | kHz  |       |
| f <sub>dco</sub>         | DCO output                                                                     | Low range (DRS=00)                                                                       | 20     | 20.97 | 25      | MHz  | 3, 4  |
|                          | frequency range                                                                | $640 	imes f_{fll\_ref}$                                                                 |        |       |         |      |       |
|                          |                                                                                | Mid range (DRS=01)                                                                       | 40     | 41.94 | 50      | MHz  |       |
|                          |                                                                                | $1280 \times f_{fll\_ref}$                                                               |        |       |         |      |       |
|                          |                                                                                | Mid-high range (DRS=10)                                                                  | 60     | 62.91 | 75      | MHz  |       |
|                          |                                                                                | $1920 \times f_{fll\_ref}$                                                               |        |       |         |      |       |
|                          |                                                                                | High range (DRS=11)                                                                      | 80     | 83.89 | 100     | MHz  |       |
|                          |                                                                                | $2560 \times f_{fll\_ref}$                                                               |        |       |         |      |       |
| f <sub>dco_t_DMX32</sub> | DCO output                                                                     | Low range (DRS=00)                                                                       | —      | 23.99 | —       | MHz  | 5, 6  |
|                          | trequency                                                                      | $732 \times f_{fll\_ref}$                                                                |        |       |         |      |       |
|                          |                                                                                | Mid range (DRS=01)                                                                       | —      | 47.97 | —       | MHz  |       |
|                          |                                                                                | $1464 \times f_{fll\_ref}$                                                               |        |       |         |      |       |
|                          |                                                                                | Mid-high range (DRS=10)                                                                  | —      | 71.99 | —       | MHz  |       |
|                          |                                                                                | $2197 \times f_{fll\_ref}$                                                               |        |       |         |      |       |
|                          |                                                                                | High range (DRS=11)                                                                      | —      | 95.98 | —       | MHz  |       |
|                          |                                                                                | $2929 \times f_{fll\_ref}$                                                               |        |       |         |      |       |
| J <sub>cyc_fll</sub>     | FLL period jitter                                                              |                                                                                          | _      | 180   | _       | ps   |       |
|                          | <ul> <li>f<sub>DCO</sub> = 48 MHz</li> <li>f<sub>DCO</sub> = 98 MHz</li> </ul> |                                                                                          | _      | 150   | _       |      |       |
| t <sub>fll_acquire</sub> | FLL target frequen                                                             | cy acquisition time                                                                      |        |       | 1       | ms   | 7     |
|                          |                                                                                | PI                                                                                       | LL     |       |         |      |       |
| f <sub>vco</sub>         | VCO operating fre                                                              | quency                                                                                   | 48.0   | _     | 100     | MHz  |       |
| I <sub>pll</sub>         | PLL operating curr<br>PLL @ 96 M<br>2 MHz, VDI                                 | rent<br>IHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>/ multiplier = 48) | _      | 1060  | _       | μA   | 8     |
| I <sub>pli</sub>         | PLL operating curr<br>PLL @ 48 M<br>2 MHz, VDI                                 | rent<br>IHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>/ multiplier = 24) |        | 600   |         | μA   | 8     |
| f <sub>pll_ref</sub>     | PLL reference free                                                             | luency range                                                                             | 2.0    |       | 4.0     | MHz  |       |
| J <sub>cyc_pll</sub>     | PLL period jitter (F                                                           | RMS)                                                                                     |        |       |         |      | 9     |
|                          | • f <sub>vco</sub> = 48 MH                                                     | Z                                                                                        | _      | 120   | _       | ps   |       |
|                          | • f <sub>vco</sub> = 100 M                                                     | Hz                                                                                       | _      | 50    | _       | ps   |       |
| J <sub>acc_pll</sub>     | PLL accumulated                                                                | jitter over 1µs (RMS)                                                                    |        |       |         |      | 9     |
|                          | • f <sub>vco</sub> = 48 MH                                                     | z                                                                                        | _      | 1350  | _       | ps   |       |
|                          | • f <sub>vco</sub> = 100 M                                                     | Hz                                                                                       | _      | 600   | _       | ps   |       |
| D <sub>lock</sub>        | Lock entry frequer                                                             | ncy tolerance                                                                            | ± 1.49 |       | ± 2.98  | %    |       |
| D <sub>unl</sub>         | Lock exit frequenc                                                             | y tolerance                                                                              | ± 4.47 |       | ± 5.97  | %    |       |

### Table 14. MCG specifications (continued)

Table continues on the next page ...



| Table 16. Oscillator frequency specifications |                                                                                                       |      |      |      |      |       |  |  |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|--|--|
| Symbol                                        | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |  |  |
| f <sub>osc_lo</sub>                           | Oscillator crystal or resonator frequency — low-<br>frequency mode (MCG_C2[RANGE]=00)                 | 32   |      | 40   | kHz  |       |  |  |
| f <sub>osc_hi_1</sub>                         | Oscillator crystal or resonator frequency — high-<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01) | 3    | _    | 8    | MHz  |       |  |  |
| f <sub>osc_hi_2</sub>                         | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |  |  |
| f <sub>ec_extal</sub>                         | Input clock frequency (external clock mode)                                                           | —    | _    | 50   | MHz  | 1, 2  |  |  |
| t <sub>dc_extal</sub>                         | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |  |  |
| t <sub>cst</sub>                              | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                                   |      | 750  | -    | ms   | 3, 4  |  |  |
|                                               | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                |      | 250  | -    | ms   |       |  |  |
|                                               | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode                     | _    | 0.6  | -    | ms   |       |  |  |

### Oscillator frequency specifications 6.3.2.2

1. Other frequency limits may apply when external clock is being used as a reference for FLL or PLL.

2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that-it remains within the limits of DCO input clock frequency when divided by FRDIV.

1

3. Proper PC board layout procedures must be followed to achieve specifications.

Crystal startup time — 8 MHz high-frequency

(MCG\_C2[RANGE]=01), high-gain mode

(HGO=1)

4. Crystal startup time is defined as the time between oscillator being enabled and OSCINIT bit in the MCG\_S register being set.

### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

#### 32 kHz oscillator electrical characteristics 6.3.3

#### 6.3.3.1 32 kHz oscillator DC electrical specifications Table 17. 32kHz oscillator DC electrical specifications

| Symbol            | Description                                   | Min. | Тур. | Max. | Unit |
|-------------------|-----------------------------------------------|------|------|------|------|
| V <sub>BAT</sub>  | Supply voltage                                | 1.71 | —    | 3.6  | V    |
| R <sub>F</sub>    | Internal feedback resistor                    | —    | 100  | —    | MΩ   |
| C <sub>para</sub> | Parasitical capacitance of EXTAL32 and XTAL32 |      | 5    | 7    | pF   |

Table continues on the next page ...

#### K11 Sub-Family Data Sheet, Rev. 4, 08/2013.

ms



| Symbol                  | Description                                              | Min.       | Тур.         | Max. | Unit | Notes |
|-------------------------|----------------------------------------------------------|------------|--------------|------|------|-------|
|                         | Byte-write to FlexRAM execution time:                    |            |              |      |      |       |
| t <sub>eewr8b32k</sub>  | 32 KB EEPROM backup                                      | _          | 385          | 1800 | μs   |       |
| t <sub>eewr8b64k</sub>  | 64 KB EEPROM backup                                      |            | 475          | 2000 | μs   |       |
|                         | Word-write to FlexRAM                                    | for EEPRON | I operation  |      |      |       |
| t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time     | _          | 175          | 260  | μs   |       |
|                         | Word-write to FlexRAM execution time:                    |            |              |      |      |       |
| t <sub>eewr16b32k</sub> | 32 KB EEPROM backup                                      | —          | 385          | 1800 | μs   |       |
| t <sub>eewr16b64k</sub> | 64 KB EEPROM backup                                      |            | 475          | 2000 | μs   |       |
|                         | Longword-write to FlexRA                                 | M for EEPR | OM operatior | 1    |      |       |
| t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time |            | 360          | 540  | μs   |       |
|                         | Longword-write to FlexRAM execution time:                |            |              |      |      |       |
| t <sub>eewr32b32k</sub> | 32 KB EEPROM backup                                      | _          | 630          | 2050 | μs   |       |
| t <sub>eewr32b64k</sub> | 64 KB EEPROM backup                                      |            | 810          | 2250 | μs   |       |

### Table 20. Flash command timing specifications (continued)

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.

### 6.4.1.3 Flash high voltage current behaviors Table 21. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | —    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       | —    | 1.5  | 4.0  | mA   |

# 6.4.1.4 Reliability specifications

### Table 22. NVM reliability specifications

| Symbol                  | Description                            | Min. | Typ. <sup>1</sup> | Max. | Unit   | Notes |  |
|-------------------------|----------------------------------------|------|-------------------|------|--------|-------|--|
| Program Flash           |                                        |      |                   |      |        |       |  |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5    | 50                | —    | years  |       |  |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20   | 100               | —    | years  |       |  |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K | 50 K              | —    | cycles | 2     |  |
| Data Flash              |                                        |      |                   |      |        |       |  |
| t <sub>nvmretd10k</sub> | Data retention after up to 10 K cycles | 5    | 50                |      | years  |       |  |

Table continues on the next page...



### 6.6.1.1 16-bit ADC operating conditions Table 24. 16-bit ADC operating conditions

| Symbol            | Description                       | Conditions                                                                                    | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-----------------------------------|-----------------------------------------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                    | Absolute                                                                                      | 1.71             | —                 | 3.6              | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> )                                | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                    | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> )                                | -100             | 0                 | +100             | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high        |                                                                                               | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    |       |
| V <sub>REFL</sub> | ADC reference voltage low         |                                                                                               | V <sub>SSA</sub> | $V_{SSA}$         | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub> | Input voltage                     | 16-bit differential mode                                                                      | VREFL            | _                 | 31/32 *<br>VREFH | V    |       |
|                   |                                   | All other modes                                                                               | VREFL            | —                 | VREFH            |      |       |
| C <sub>ADIN</sub> | Input capacitance                 | 16-bit mode                                                                                   | _                | 8                 | 10               | pF   |       |
|                   |                                   | <ul> <li>8-bit / 10-bit / 12-bit<br/>modes</li> </ul>                                         | _                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input resistance                  |                                                                                               | _                | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>   | Analog source<br>resistance       | 13-bit / 12-bit modes<br>f <sub>ADCK</sub> < 4 MHz                                            | _                | _                 | 5                | kΩ   | 3     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13-bit mode                                                                                 | 1.0              |                   | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16-bit mode                                                                                   | 2.0              | _                 | 12.0             | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion                    | ≤ 13-bit modes                                                                                |                  |                   |                  |      | 5     |
|                   | rate                              | No ADC hardware averaging                                                                     | 20.000           | —                 | 818.330          | Ksps |       |
|                   |                                   | Continuous conversions<br>enabled, subsequent<br>conversion time                              |                  |                   |                  |      |       |
| C <sub>rate</sub> | ADC conversion                    | 16-bit mode                                                                                   |                  |                   |                  |      | 5     |
|                   | rate                              | No ADC hardware averaging<br>Continuous conversions<br>enabled, subsequent<br>conversion time | 37.037           |                   | 461.467          | Ksps |       |

1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.

- 2. DC potential difference.
- 3. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8  $\Omega$  analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.
- 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.
- 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



| Symbol              | Description                        | Conditions <sup>1</sup> .                                   | Min. | Typ. <sup>2</sup>      | Max. | Unit             | Notes                                                                     |
|---------------------|------------------------------------|-------------------------------------------------------------|------|------------------------|------|------------------|---------------------------------------------------------------------------|
| EQ                  | Quantization                       | 16-bit modes                                                | —    | -1 to 0                | _    | LSB <sup>4</sup> |                                                                           |
|                     | error                              | <ul> <li>≤13-bit modes</li> </ul>                           | —    | —                      | ±0.5 |                  |                                                                           |
| ENOB                | Effective number                   | 16-bit differential mode                                    |      |                        |      |                  | 6                                                                         |
|                     | of bits                            | • Avg = 32                                                  | 12.8 | 14.5                   | —    | bits             |                                                                           |
|                     |                                    | • Avg = 4                                                   | 11.9 | 13.8                   | _    | bits             |                                                                           |
|                     |                                    | 16-bit single-ended mode                                    |      |                        |      |                  |                                                                           |
|                     |                                    | • Avg = 32                                                  | 12.2 | 13.9                   | _    | bits             |                                                                           |
|                     |                                    | • Avg = 4                                                   | 11.4 | 13.1                   | _    | bits             |                                                                           |
| SINAD               | Signal-to-noise<br>plus distortion | See ENOB                                                    | 6.02 | 2 × ENOB + 1           | 1.76 | dB               |                                                                           |
| THD                 | Total harmonic distortion          | <ul><li>16-bit differential mode</li><li>Avg = 32</li></ul> | _    | -94                    | _    | dB               | 7                                                                         |
|                     |                                    | <ul><li>16-bit single-ended mode</li><li>Avg = 32</li></ul> | _    | -85                    | _    | dB               |                                                                           |
| SFDR                | Spurious free<br>dynamic range     | <ul><li>16-bit differential mode</li><li>Avg = 32</li></ul> | 82   | 95                     | _    | dB               | 7                                                                         |
|                     |                                    | <ul><li>16-bit single-ended mode</li><li>Avg = 32</li></ul> | 78   | 90                     | _    | dB               |                                                                           |
| E <sub>IL</sub>     | Input leakage<br>error             |                                                             |      | $I_{In} \times R_{AS}$ |      | mV               | I <sub>In</sub> =<br>leakage<br>current                                   |
|                     |                                    |                                                             |      |                        |      |                  | (refer to<br>the MCU's<br>voltage<br>and current<br>operating<br>ratings) |
|                     | Temp sensor<br>slope               | Across the full temperature range of the device             | 1.55 | 1.62                   | 1.69 | mV/°C            | 8                                                                         |
| V <sub>TEMP25</sub> | Temp sensor<br>voltage             | 25 °C                                                       | 706  | 716                    | 726  | mV               | 8                                                                         |

### Table 25. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

- 1. All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDA}$
- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.
- 4. 1 LSB =  $(V_{REFH} V_{REFL})/2^N$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.

NP

rempheral operating requirements and behaviors



Figure 12. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0)



| Symbol              | Description                                                                         | Min.   | Тур.  | Max.   | Unit | Notes |
|---------------------|-------------------------------------------------------------------------------------|--------|-------|--------|------|-------|
| V <sub>out</sub>    | Voltage reference output with factory trim at nominal $V_{DDA}$ and temperature=25C | 1.1915 | 1.195 | 1.1977 | V    | 1     |
| V <sub>out</sub>    | Voltage reference output — factory trim                                             | 1.1584 | —     | 1.2376 | V    | 1     |
| V <sub>out</sub>    | Voltage reference output — user trim                                                | 1.193  | —     | 1.197  | V    | 1     |
| V <sub>step</sub>   | Voltage reference trim step                                                         | —      | 0.5   | —      | mV   | 1     |
| V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range)                    | _      | _     | 80     | mV   | 1     |
| I <sub>bg</sub>     | Bandgap only current                                                                | —      | —     | 80     | μA   | 1     |
| $\Delta V_{LOAD}$   | Load regulation                                                                     |        |       |        | μV   | 1, 2  |
|                     | • current = ± 1.0 mA                                                                | -      | 200   | _      |      |       |
| T <sub>stup</sub>   | Buffer startup time                                                                 | —      | —     | 100    | μs   |       |
| V <sub>vdrift</sub> | Voltage drift (Vmax -Vmin across the full voltage range)                            | _      | 2     |        | mV   | 1     |

### Table 30. VREF full-range operating behaviors

1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.

2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load

### Table 31. VREF limited-range operating requirements

| Symbol         | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   |       |

### Table 32. VREF limited-range operating behaviors

| Symbol           | Description                                | Min.  | Max.  | Unit | Notes |
|------------------|--------------------------------------------|-------|-------|------|-------|
| V <sub>out</sub> | Voltage reference output with factory trim | 1.173 | 1.225 | V    |       |

# 6.7 Timers

See General switching specifications.

# 6.8 Communication interfaces



| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | _                         | 10                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | —                         | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | _                         | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | _                         | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | _                         | 14                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven |                           | 14                        | ns   |

Table 34. Slave mode DSPI timing (limited voltage range) (continued)



Figure 17. DSPI classic SPI timing — slave mode

# 6.8.2 DSPI switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                       | Min.                          | Max.                     | Unit | Notes |
|-----|-----------------------------------|-------------------------------|--------------------------|------|-------|
|     | Operating voltage                 | 1.71                          | 3.6                      | V    | 1     |
|     | Frequency of operation            | —                             | 12.5                     | MHz  |       |
| DS1 | DSPI_SCK output cycle time        | 4 x t <sub>BUS</sub>          | _                        | ns   |       |
| DS2 | DSPI_SCK output high/low time     | (t <sub>SCK</sub> /2) - 4     | (t <sub>SCK/2)</sub> + 4 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay | (t <sub>BUS</sub> x 2) –<br>4 | —                        | ns   | 2     |

 Table 35.
 Master mode DSPI timing (full voltage range)

Table continues on the next page ...



#### rempheral operating requirements and behaviors

| Num | Description                                 | Min.                          | Max. | Unit | Notes |
|-----|---------------------------------------------|-------------------------------|------|------|-------|
| DS4 | DSPI_SCK to DSPI_PCS <i>n</i> invalid delay | (t <sub>BUS</sub> x 2) –<br>4 | _    | ns   | 3     |
| DS5 | DSPI_SCK to DSPI_SOUT valid                 | —                             | 10   | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid               | -4.5                          | _    | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup            | 20.5                          | —    | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold             | 0                             |      | ns   |       |

 Table 35.
 Master mode DSPI timing (full voltage range) (continued)

1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced.

2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].

3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



Figure 18. DSPI classic SPI timing — master mode

| Table 36. | Slave mode | DSPI | timing | (full | voltage | range) |
|-----------|------------|------|--------|-------|---------|--------|
|-----------|------------|------|--------|-------|---------|--------|

| Num  | Description                              | Min.                      | Max.                     | Unit |
|------|------------------------------------------|---------------------------|--------------------------|------|
|      | Operating voltage                        | 1.71                      | 3.6                      | V    |
|      | Frequency of operation                   | —                         | 6.25                     | MHz  |
| DS9  | DSPI_SCK input cycle time                | 8 x t <sub>BUS</sub>      |                          | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | —                         | 20                       | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | —                        | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         |                          | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         |                          | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       |                           | 19                       | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven |                           | 19                       | ns   |



### NOTE

- The analog input signals ADC0\_SE10, ADC0\_SE11, ADC0\_DP1, and ADC0\_DM1 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.
- The TRACE signals on PTE0, PTE1, PTE2, PTE3, and PTE4 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.
- If the VBAT pin is not used, the VBAT pin should be left floating. Do not connect VBAT pin to VSS.
- The FTM\_CLKIN signals on PTB16 and PTB17 are available only for K11, K12, K21, and K22 devices and is not present on K10 and K20 devices. For K22D devices this signal is on ALT4, and for K22F devices, this signal is on ALT7.
- The FTM0\_CH2 signal on PTC5/LLWU\_P9 is available only for K11, K12, K21, and K22 devices and is not present on K10 and K20 devices.
- The I2C0\_SCL signal on PTD2/LLWU\_P13 and I2C0\_SDA signal on PTD3 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.

| 121        | Default   | ALT0      | ALT1             | ALT2      | ALT3        | ALT4       | ALT5         | ALT6        | ALT7       | EzPort |
|------------|-----------|-----------|------------------|-----------|-------------|------------|--------------|-------------|------------|--------|
| MAP<br>Bga |           |           |                  |           |             |            |              |             |            |        |
| E4         | ADC0_SE10 | ADC0_SE10 | PTE0             | SPI1_PCS1 | UART1_TX    |            | TRACE_CLKOUT | I2C1_SDA    | RTC_CLKOUT |        |
| E3         | ADC0_SE11 | ADC0_SE11 | PTE1/<br>LLWU_P0 | SPI1_SOUT | UART1_RX    |            | TRACE_D3     | I2C1_SCL    | SPI1_SIN   |        |
| E2         | ADC0_DP1  | ADC0_DP1  | PTE2/<br>LLWU_P1 | SPI1_SCK  | UART1_CTS_b |            | TRACE_D2     |             |            |        |
| F4         | ADC0_DM1  | ADC0_DM1  | PTE3             | SPI1_SIN  | UART1_RTS_b |            | TRACE_D1     |             | SPI1_SOUT  |        |
| H7         | DISABLED  |           | PTE4/<br>LLWU_P2 | SPI1_PCS0 | UART3_TX    |            | TRACE_D0     |             |            |        |
| G4         | DISABLED  |           | PTE5             | SPI1_PCS2 | UART3_RX    |            |              |             |            |        |
| E6         | VDD       | VDD       |                  |           |             |            |              |             |            |        |
| G7         | VSS       | VSS       |                  |           |             |            |              |             |            |        |
| K3         | ADC0_SE4a | ADC0_SE4a | PTE16            | SPI0_PCS0 | UART2_TX    | FTM_CLKIN0 |              | FTM0_FLT3   |            |        |
| H4         | ADC0_SE5a | ADC0_SE5a | PTE17            | SPI0_SCK  | UART2_RX    | FTM_CLKIN1 |              | LPTMR0_ALT3 |            |        |
| A11        | ADC0_SE6a | ADC0_SE6a | PTE18            | SPI0_SOUT | UART2_CTS_b | I2C0_SDA   |              |             |            |        |
| A10        | ADC0_SE7a | ADC0_SE7a | PTE19            | SPI0_SIN  | UART2_RTS_b | I2C0_SCL   |              |             |            |        |
| L6         | VSS       | VSS       |                  |           |             |            |              |             |            |        |
| K1         | ADC0_DP0  | ADC0_DP0  |                  |           |             |            |              |             |            |        |
| K2         | ADC0_DM0  | ADC0_DM0  |                  |           |             |            |              |             |            |        |



| 121<br>Map<br>Bga | Default   | ALTO      | ALT1              | ALT2      | ALT3                        | ALT4     | ALT5 | ALT6      | ALT7 | EzPort |
|-------------------|-----------|-----------|-------------------|-----------|-----------------------------|----------|------|-----------|------|--------|
| C3                | DISABLED  |           | PTD2/<br>LLWU_P13 | SPI0_SOUT | UART2_RX                    | I2C0_SCL |      |           |      |        |
| B3                | DISABLED  |           | PTD3              | SPI0_SIN  | UART2_TX                    | I2C0_SDA |      |           |      |        |
| A3                | ADC0_SE21 | ADC0_SE21 | PTD4/<br>LLWU_P14 | SPI0_PCS1 | UART0_RTS_b                 | FTM0_CH4 |      | EWM_IN    |      |        |
| A2                | ADC0_SE6b | ADC0_SE6b | PTD5              | SPI0_PCS2 | UART0_CTS_b/<br>UART0_COL_b | FTM0_CH5 |      | EWM_OUT_b |      |        |
| B2                | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI0_PCS3 | UART0_RX                    | FTM0_CH6 |      | FTM0_FLT0 |      |        |
| A1                | ADC0_SE22 | ADC0_SE22 | PTD7              | CMT_IRO   | UART0_TX                    | FTM0_CH7 |      | FTM0_FLT1 |      |        |
| F3                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| H1                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| H2                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| J1                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| J2                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| J3                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| H3                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| K4                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| H6                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| J9                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| J4                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| H11               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| F11               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| E11               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| D11               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| E10               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| F10               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| F9                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| F8                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| E8                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| E7                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| F7                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| A5                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| B5                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| B4                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| A4                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| A9                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| B1                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| C2                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| C1                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| D2                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| L                 |           | 1         | 1                 |           | 1                           | 1        | 1    | 1         |      |        |





#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, Energy Efficient Solutions logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex are the registered trademarks of ARM Limited. © 2012-2013 Freescale Semiconductor, Inc.

Document Number: K11P121M50SF4 Rev. 4 08/2013

