



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                     |
|----------------------------|------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                            |
| Core Size                  | 32-Bit Single-Core                                         |
| Speed                      | 50MHz                                                      |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                    |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                  |
| Number of I/O              | 64                                                         |
| Program Memory Size        | 256KB (256K x 8)                                           |
| Program Memory Type        | FLASH                                                      |
| EEPROM Size                | 4K x 8                                                     |
| RAM Size                   | 32K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                               |
| Data Converters            | A/D 24x16b; D/A 1x12b                                      |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                         |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 121-LFBGA                                                  |
| Supplier Device Package    | 121-MAPBGA (8x8)                                           |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mk11dx256vmc5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Table of Contents**

| 1 | Ord  | ering pa  | rts3                                         |
|---|------|-----------|----------------------------------------------|
|   | 1.1  | Determ    | ining valid orderable parts3                 |
| 2 | Part | identifie | cation3                                      |
|   | 2.1  | Descrip   | otion3                                       |
|   | 2.2  | Format    |                                              |
|   | 2.3  | Fields.   |                                              |
|   | 2.4  | Examp     | le4                                          |
|   | 2.5  | Small p   | backage marking4                             |
| 3 | Terr | ninology  | y and guidelines5                            |
|   | 3.1  | Definiti  | on: Operating requirement5                   |
|   | 3.2  | Definiti  | on: Operating behavior5                      |
|   | 3.3  | Definiti  | on: Attribute6                               |
|   | 3.4  | Definiti  | on: Rating6                                  |
|   | 3.5  | Result    | of exceeding a rating7                       |
|   | 3.6  | Relatio   | nship between ratings and operating          |
|   |      | require   | ments7                                       |
|   | 3.7  | Guideli   | nes for ratings and operating requirements8  |
|   | 3.8  | Definiti  | on: Typical value8                           |
|   | 3.9  | Typical   | value conditions9                            |
| 4 | Rati | ngs       | 9                                            |
|   | 4.1  | Therma    | al handling ratings9                         |
|   | 4.2  | Moistu    | re handling ratings10                        |
|   | 4.3  | ESD ha    | andling ratings10                            |
|   | 4.4  | Voltage   | e and current operating ratings10            |
| 5 | Gen  | eral      |                                              |
|   | 5.1  | AC ele    | ctrical characteristics11                    |
|   | 5.2  | Nonsw     | itching electrical specifications11          |
|   |      | 5.2.1     | Voltage and current operating requirements11 |
|   |      | 5.2.2     | LVD and POR operating requirements12         |
|   |      | 5.2.3     | Voltage and current operating behaviors13    |
|   |      | 5.2.4     | Power mode transition operating behaviors13  |
|   |      | 5.2.5     | Power consumption operating behaviors14      |
|   |      | 5.2.6     | EMC radiated emissions operating behaviors18 |
|   |      | 5.2.7     | Designing with radiated emissions in mind19  |
|   |      | 5.2.8     | Capacitance attributes19                     |
|   | 5.3  | Switchi   | ing specifications19                         |
|   |      | 5.3.1     | Device clock specifications19                |
|   |      | 5.3.2     | General switching specifications20           |

|   | 5.4              | Therma   | al specifications20                                   |  |  |
|---|------------------|----------|-------------------------------------------------------|--|--|
|   |                  | 5.4.1    | Thermal operating requirements21                      |  |  |
|   |                  | 5.4.2    | Thermal attributes21                                  |  |  |
| 6 | Peri             | pheral c | operating requirements and behaviors22                |  |  |
|   | 6.1              | Core m   | nodules22                                             |  |  |
|   |                  | 6.1.1    | JTAG electricals22                                    |  |  |
|   | 6.2              | System   | n modules25                                           |  |  |
|   | 6.3              | Clock r  | nodules25                                             |  |  |
|   |                  | 6.3.1    | MCG specifications25                                  |  |  |
|   |                  | 6.3.2    | Oscillator electrical specifications27                |  |  |
|   |                  | 6.3.3    | 32 kHz oscillator electrical characteristics29        |  |  |
|   | 6.4              | Memor    | ies and memory interfaces                             |  |  |
|   |                  | 6.4.1    | Flash electrical specifications30                     |  |  |
|   |                  | 6.4.2    | EzPort switching specifications33                     |  |  |
|   | 6.5              | Securit  | ty and integrity modules34                            |  |  |
|   |                  | 6.5.1    | Drylce Tamper Electrical Specifications34             |  |  |
|   | 6.6              | Analog   |                                                       |  |  |
|   |                  | 6.6.1    | ADC electrical specifications                         |  |  |
|   |                  | 6.6.2    | CMP and 6-bit DAC electrical specifications38         |  |  |
|   |                  | 6.6.3    | 12-bit DAC electrical characteristics41               |  |  |
|   |                  | 6.6.4    | Voltage reference electrical specifications44         |  |  |
|   | 6.7              | Timers   |                                                       |  |  |
|   | 6.8              | Comm     | unication interfaces45                                |  |  |
|   |                  | 6.8.1    | DSPI switching specifications (limited voltage        |  |  |
|   |                  |          | range)45                                              |  |  |
|   |                  | 6.8.2    | DSPI switching specifications (full voltage range).47 |  |  |
|   |                  | 6.8.3    | I2C switching specifications49                        |  |  |
|   |                  | 6.8.4    | UART switching specifications49                       |  |  |
|   |                  | 6.8.5    | Normal Run, Wait and Stop mode performance            |  |  |
|   |                  |          | over the full operating voltage range49               |  |  |
|   |                  | 6.8.6    | VLPR, VLPW, and VLPS mode performance                 |  |  |
|   |                  |          | over the full operating voltage range51               |  |  |
| 7 | Dim              | ensions  |                                                       |  |  |
|   | 7.1              | Obtain   | ing package dimensions53                              |  |  |
| 8 | Pino             | out      |                                                       |  |  |
|   | 8.1              | K11 Si   | gnal Multiplexing and Pin Assignments53               |  |  |
|   | 8.2              | K11 Pi   | nouts58                                               |  |  |
| 9 | Revision History |          |                                                       |  |  |



Terminology and guidelines

| Field | Description                | Values                                                                                     |
|-------|----------------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status       | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| С     | Speed                      | • G = 50 MHz                                                                               |
| F     | Flash memory configuration | <ul> <li>G = 128 KB + Flex</li> <li>H = 256 KB + Flex</li> <li>9 = 512 KB</li> </ul>       |
| Т     | Temperature range (°C)     | • V = -40 to 105                                                                           |
| PP    | Package identifier         | • MC = 121 MAPBGA                                                                          |

This tables lists some examples of small package marking along with the original part numbers:

| Original part number | Alternate part number |
|----------------------|-----------------------|
| MK11DX128VLK5        | M11GGVLK              |
| MK11DX256VMC5        | M11GHVMC              |

# 3 Terminology and guidelines

### 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

### 3.1.1 Example

This is an example of an operating requirement:

| Symbol                                       | Description | Min. | Max. | Unit |
|----------------------------------------------|-------------|------|------|------|
| V <sub>DD</sub> 1.0 V core supply<br>voltage |             | 0.9  | 1.1  | V    |



reminology and guidelines

### 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

### 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μA   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.



# 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 3.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

### 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

### 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



### 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL})/2$ .

Figure 1. Input signal measurement reference

# 5.2 Nonswitching electrical specifications

# 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol             | Description                                                                              | Min.                 | Max.                 | Unit | Notes |
|--------------------|------------------------------------------------------------------------------------------|----------------------|----------------------|------|-------|
| V <sub>DD</sub>    | Supply voltage                                                                           | 1.71                 | 3.6                  | V    |       |
| V <sub>DDA</sub>   | Analog supply voltage                                                                    | 1.71                 | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$ | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                | -0.1                 | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$ | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                | -0.1                 | 0.1                  | V    |       |
| V <sub>BAT</sub>   | RTC battery supply voltage                                                               | 1.71                 | 3.6                  | V    |       |
| V <sub>IH</sub>    | Input high voltage                                                                       |                      |                      |      |       |
|                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                             | $0.7 \times V_{DD}$  | _                    | V    |       |
|                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | $0.75 \times V_{DD}$ | _                    | V    |       |
| V <sub>IL</sub>    | Input low voltage                                                                        |                      |                      |      |       |
|                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                             | _                    | $0.35 \times V_{DD}$ | V    |       |
|                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | —                    | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>   | Input hysteresis                                                                         | $0.06 \times V_{DD}$ | —                    | V    |       |
| I <sub>ICIO</sub>  | I/O pin DC injection current — single pin                                                |                      |                      |      | 1     |
|                    | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul> |                      |                      | mA   |       |
|                    | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul> | -3                   | —                    |      |       |
|                    |                                                                                          | —                    | +3                   |      |       |

Table continues on the next page ...



| Symbol              | Description                                                                                                                                                                                                                                              | Min.                  | Max.    | Unit | Notes |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|------|-------|
| I <sub>ICcont</sub> | <ul> <li>Contiguous pin DC injection current —regional limit, includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins</li> <li>Negative current injection</li> <li>Positive current injection</li> </ul> | -25<br>—              | <br>+25 | mA   |       |
| V <sub>RAM</sub>    | V <sub>DD</sub> voltage required to retain RAM                                                                                                                                                                                                           | 1.2                   | —       | V    |       |
| V <sub>RFVBAT</sub> | $V_{\text{BAT}}$ voltage required to retain the VBAT register file                                                                                                                                                                                       | V <sub>POR_VBAT</sub> |         | V    |       |

### Table 1. Voltage and current operating requirements (continued)

All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is less than V<sub>AIO\_MIN</sub> or greater than V<sub>AIO\_MAX</sub>, a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>ICAIO</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>AIO\_MAX</sub>)/II<sub>ICAIO</sub>I. Select the larger of these two calculated resistances if the pin is exposed to positive and negative injection currents.

# 5.2.2 LVD and POR operating requirements

### Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| V <sub>LVDH</sub>  | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| V <sub>LVW1H</sub> | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| V <sub>LVW2H</sub> | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| V <sub>LVW3H</sub> | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | V    |       |
| V <sub>LVW4H</sub> | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | —    | 80   | _    | mV   |       |
| V <sub>LVDL</sub>  | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                    | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| V <sub>LVW1L</sub> | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| V <sub>LVW2L</sub> | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| V <sub>LVW3L</sub> | <ul> <li>Level 3 falling (LVWV=10)</li> </ul>               | 1.94 | 2.00 | 2.06 | V    |       |
| V <sub>LVW4L</sub> | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range    | —    | 60   |      | mV   |       |
| V <sub>BG</sub>    | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   |       |



| Symbol                | Description                                                                    | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V<br>• @ -40 to 25°C               | —    | 1.03  | 1.8  | μA   |       |
|                       | • @ 50°C                                                                       |      | 1.92  | 7.5  |      |       |
|                       | • @ 70°C<br>• @ 105°C                                                          |      | 4.03  | 15.9 |      |       |
|                       |                                                                                |      | 17.43 | 28.7 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled  | —    | 0.543 | 1.1  | μA   |       |
|                       | • @ -40 to 25°C                                                                |      | 1.36  | 7.58 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 3.39  | 14.3 |      |       |
|                       | • @ 105°C                                                                      |      | 16.52 | 24.1 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled | _    | 0.359 | 0.95 | μA   |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                              |      | 1.03  | 6.8  |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 2.87  | 15.4 |      |       |
|                       | • @ 105°C                                                                      |      | 15.20 | 25.3 |      |       |
| I <sub>DD_VBAT</sub>  | Average current when CPU is not accessing RTC registers at 3.0 V               | _    | 0.91  | 1.1  | μA   | 9     |
|                       | • @ -40 to 25°C                                                                |      | 1.1   | 1.35 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 1.5   | 1.85 |      |       |
|                       | • @ 105°C                                                                      |      | 4.3   | 5.7  |      |       |

 Table 6. Power consumption operating behaviors (continued)

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled, and peripherals are in active operation.
- 4. Max values are measured with CPU executing DSP instructions
- 5. 25 MHz core and system clock, 25 MHz bus clock, and 12.5 MHz flash clock. MCG configured for FEI mode.
- 6. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Includes 32 kHz oscillator current and RTC operation.

### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode
- USB regulator disabled
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL



General



Figure 3. VLPR mode supply current vs. core frequency

### 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors 1

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 2, 3  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | _    | 3, 4  |

1. This data was collected on a MK20DN128VLH5 64pin LQFP device.

2. Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.

#### K11 Sub-Family Data Sheet, Rev. 4, 08/2013.



General

1. The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module.

### 5.3.2 General switching specifications

These general purpose specifications apply to all pins configured for:

- GPIO signaling
- Other peripheral module signaling not explicitly stated elsewhere

| Symbol | Description                                                                                                 | Min. | Max. | Unit                | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                          | 1.5  | _    | Bus clock<br>cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | _    | ns                  | 3     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50   | _    | ns                  | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | _    | ns                  | 3     |
|        | Port rise and fall time (high drive strength)                                                               |      |      |                     | 4     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 13   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 7    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | _    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 24   | ns                  |       |
|        | Port rise and fall time (low drive strength)                                                                |      |      |                     | 5     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 12   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 6    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | _    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 24   | ns                  |       |

 Table 10.
 General switching specifications

- 1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.
- 2. The greater synchronous and asynchronous timing must be met.
- 3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes.
- 4. 75 pF load
- 5. 15 pF load



Peripheral operating requirements and behaviors





### 6.2 System modules

There are no specifications necessary for the device's system modules.

### 6.3 Clock modules

### 6.3.1 MCG specifications

| Symbol                   | Description                                                                                                          | Min.                            | Тур.      | Max.    | Unit              | Notes |
|--------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------|---------|-------------------|-------|
| f <sub>ints_ft</sub>     | Internal reference frequency (slow clock) — factory trimmed at nominal VDD and 25 °C                                 | _                               | 32.768    | —       | kHz               |       |
| f <sub>ints_t</sub>      | Internal reference frequency (slow clock) — user trimmed                                                             | 31.25                           | _         | 39.0625 | kHz               |       |
| $\Delta_{fdco\_res\_t}$  | Resolution of trimmed average DCO output<br>frequency at fixed voltage and temperature —<br>using SCTRIM and SCFTRIM | _                               | ± 0.3     | ± 0.6   | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco\_res\_t}$ | Resolution of trimmed average DCO output<br>frequency at fixed voltage and temperature —<br>using SCTRIM only        | _                               | ± 0.2     | ± 0.5   | %f <sub>dco</sub> | 1     |
| Δf <sub>dco_t</sub>      | Total deviation of trimmed average DCO output<br>frequency over voltage and temperature                              | _                               | +0.5/-0.7 | ± 2     | %f <sub>dco</sub> | 1, 2  |
| Δf <sub>dco_t</sub>      | Total deviation of trimmed average DCO output frequency over fixed voltage and temperature range of 0–70°C           |                                 | ± 0.3     | ±1      | %f <sub>dco</sub> | 1, 2  |
| f <sub>intf_ft</sub>     | Internal reference frequency (fast clock) —<br>factory trimmed at nominal VDD and 25°C                               |                                 | 4         | _       | MHz               |       |
| f <sub>intf_t</sub>      | Internal reference frequency (fast clock) — user trimmed at nominal VDD and 25 °C                                    | 3                               | _         | 5       | MHz               |       |
| f <sub>loc_low</sub>     | Loss of external clock minimum frequency —<br>RANGE = 00                                                             | (3/5) x<br>f <sub>ints_t</sub>  |           | —       | kHz               |       |
| f <sub>loc_high</sub>    | Loss of external clock minimum frequency —<br>RANGE = 01, 10, or 11                                                  | (16/5) x<br>f <sub>ints_t</sub> |           |         | kHz               |       |

### Table 14. MCG specifications

Table continues on the next page...



### Table 14. MCG specifications (continued)

| Symbol                | Description                  | Min. | Тур. | Max.                                                          | Unit | Notes |
|-----------------------|------------------------------|------|------|---------------------------------------------------------------|------|-------|
| t <sub>pll_lock</sub> | Lock detector detection time | _    | _    | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 10    |

- 1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).
- 2. 2 V <= VDD <= 3.6 V.
- 3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
- The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature should be considered.
- 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
- 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 7. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 8. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 9. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- 10. This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

### 6.3.2 Oscillator electrical specifications

### 6.3.2.1 Oscillator DC electrical specifications Table 15. Oscillator DC electrical specifications

| Symbol             | Description                             | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-----------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub>    | Supply voltage                          | 1.71 | —    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) |      |      |      |      | 1     |
|                    | • 32 kHz                                | -    | 500  | _    | nA   |       |
|                    | • 4 MHz                                 | _    | 200  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                      | -    | 300  | _    | μA   |       |
|                    | • 16 MHz                                | -    | 950  | _    | μA   |       |
|                    | • 24 MHz                                | -    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                | _    | 1.5  | _    | mA   |       |
| 1                  |                                         |      | 1    |      | 1    | 1     |

Table continues on the next page ...



rempheral operating requirements and behaviors



Figure 9. ADC input impedance equivalency diagram

### 6.6.1.2 16-bit ADC electrical characteristics Table 25. 16-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

| Symbol               | Description                  | Conditions <sup>1</sup> .                    | Min.  | Typ. <sup>2</sup> | Max.         | Unit             | Notes               |
|----------------------|------------------------------|----------------------------------------------|-------|-------------------|--------------|------------------|---------------------|
| I <sub>DDA_ADC</sub> | Supply current               |                                              | 0.215 | —                 | 1.7          | mA               | 3                   |
|                      | ADC                          | • ADLPC = 1, ADHSC = 0                       | 1.2   | 2.4               | 3.9          | MHz              | $t_{ADACK} = 1/$    |
|                      | asynchronous<br>clock source | • ADLPC = 1, ADHSC = 1                       | 2.4   | 4.0               | 6.1          | MHz              | † <sub>ADACK</sub>  |
| † <sub>ADACK</sub>   |                              | • ADLPC = 0, ADHSC = 0                       | 3.0   | 5.2               | 7.3          | MHz              |                     |
|                      |                              | • ADLPC = 0, ADHSC = 1                       | 4.4   | 6.2               | 9.5          | MHz              |                     |
|                      | Sample Time                  | ee Reference Manual chapter for sample times |       |                   |              |                  |                     |
| TUE                  | Total unadjusted             | 12-bit modes                                 | _     | ±4                | ±6.8         | LSB <sup>4</sup> | 5                   |
|                      | error                        | <li>&lt;12-bit modes</li>                    | —     | ±1.4              | ±2.1         |                  |                     |
| DNL                  | Differential non-            | 12-bit modes                                 | _     | ±0.7              | -1.1 to +1.9 | LSB <sup>4</sup> | 5                   |
|                      | linearity                    |                                              |       |                   | -0.3 to 0.5  |                  |                     |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul>         | —     | ±0.2              |              |                  |                     |
| INL                  | Integral non-                | 12-bit modes                                 | —     | ±1.0              | -2.7 to +1.9 | LSB <sup>4</sup> | 5                   |
|                      | linearity                    |                                              |       |                   | -0.7 to +0.5 |                  |                     |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul>         | —     | ±0.5              |              |                  |                     |
| E <sub>FS</sub>      | Full-scale error             | 12-bit modes                                 | _     | -4                | -5.4         | LSB <sup>4</sup> | V <sub>ADIN</sub> = |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul>         | —     | -1.4              | -1.8         |                  | V <sub>DDA</sub>    |
|                      |                              |                                              |       |                   |              |                  | 5                   |

Table continues on the next page...

NP

rempheral operating requirements and behaviors



Figure 12. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0)

rempheral operating requirements and behaviors

### 6.6.3.2 12-bit DAC operating behaviors Table 28. 12-bit DAC operating behaviors

| Symbol                     | Description                                                                         | Min.                      | Тур.     | Max.              | Unit   | Notes |
|----------------------------|-------------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub>      | Supply current — low-power mode                                                     | _                         | —        | 330               | μΑ     |       |
| I <sub>DDA_DACH</sub><br>P | Supply current — high-speed mode                                                    | _                         | —        | 1200              | μΑ     |       |
| tDACLP                     | Full-scale settling time (0x080 to 0xF7F) — low-power mode                          | _                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>         | Full-scale settling time (0x080 to 0xF7F) — high-power mode                         | —                         | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>       | Code-to-code settling time (0xBF8 to 0xC08)<br>— low-power mode and high-speed mode | _                         | 0.7      | 1                 | μs     | 1     |
| V <sub>dacoutl</sub>       | DAC output voltage range low — high-speed mode, no load, DAC set to 0x000           | _                         | _        | 100               | mV     |       |
| V <sub>dacouth</sub>       | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF      | V <sub>DACR</sub><br>-100 | —        | V <sub>DACR</sub> | mV     |       |
| INL                        | Integral non-linearity error — high speed mode                                      | —                         | —        | ±8                | LSB    | 2     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                       | —                         | —        | ±1                | LSB    | 3     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                     | —                         | —        | ±1                | LSB    | 4     |
| V <sub>OFFSET</sub>        | Offset error                                                                        | _                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>             | Gain error                                                                          | _                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                       | Power supply rejection ratio, $V_{DDA} \ge 2.4 \text{ V}$                           | 60                        | —        | 90                | dB     |       |
| T <sub>CO</sub>            | Temperature coefficient offset voltage                                              | _                         | 3.7      | _                 | μV/C   | 6     |
| T <sub>GE</sub>            | Temperature coefficient gain error                                                  | _                         | 0.000421 | _                 | %FSR/C |       |
| Rop                        | Output resistance (load = $3 \text{ k}\Omega$ )                                     | _                         | —        | 250               | Ω      |       |
| SR                         | Slew rate -80h $\rightarrow$ F7Fh $\rightarrow$ 80h                                 |                           |          |                   | V/µs   |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                    | 1.2                       | 1.7      | —                 |        |       |
|                            | Low power (SP <sub>LP</sub> )                                                       | 0.05                      | 0.12     | _                 |        |       |
| СТ                         | Channel to channel cross talk                                                       | —                         | —        | -80               | dB     |       |
| BW                         | 3dB bandwidth                                                                       |                           |          |                   | kHz    |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                    | 550                       | _        | —                 |        |       |
|                            | Low power (SP <sub>LP</sub> )                                                       | 40                        | -        | —                 |        |       |

1. Settling within ±1 LSB

- 2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 3. The DNL is measured for 0 + 100 mV to  $V_{\text{DACR}}$  –100 mV
- 4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V
- 5. Calculated by a best fit curve from V\_{SS} + 100 mV to V\_{DACR} 100 mV
- V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device



| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | _                         | 10                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | —                         | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | _                         | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | _                         | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | _                         | 14                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven |                           | 14                        | ns   |

Table 34. Slave mode DSPI timing (limited voltage range) (continued)



Figure 17. DSPI classic SPI timing — slave mode

### 6.8.2 DSPI switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                       | Min.                          | Max.                     | Unit | Notes |
|-----|-----------------------------------|-------------------------------|--------------------------|------|-------|
|     | Operating voltage                 | 1.71                          | 3.6                      | V    | 1     |
|     | Frequency of operation            | —                             | 12.5                     | MHz  |       |
| DS1 | DSPI_SCK output cycle time        | 4 x t <sub>BUS</sub>          | _                        | ns   |       |
| DS2 | DSPI_SCK output high/low time     | (t <sub>SCK</sub> /2) - 4     | (t <sub>SCK/2)</sub> + 4 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay | (t <sub>BUS</sub> x 2) –<br>4 | —                        | ns   | 2     |

 Table 35.
 Master mode DSPI timing (full voltage range)

Table continues on the next page...



#### rempheral operating requirements and behaviors

| Num | Description                                 | Min.                          | Max. | Unit | Notes |
|-----|---------------------------------------------|-------------------------------|------|------|-------|
| DS4 | DSPI_SCK to DSPI_PCS <i>n</i> invalid delay | (t <sub>BUS</sub> x 2) –<br>4 | _    | ns   | 3     |
| DS5 | DSPI_SCK to DSPI_SOUT valid                 | —                             | 10   | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid               | -4.5                          | _    | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup            | 20.5                          | —    | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold             | 0                             |      | ns   |       |

 Table 35.
 Master mode DSPI timing (full voltage range) (continued)

1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced.

2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].

3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



Figure 18. DSPI classic SPI timing — master mode

| Table 36. | Slave mode | DSPI | timing | (full | voltage | range) |
|-----------|------------|------|--------|-------|---------|--------|
|-----------|------------|------|--------|-------|---------|--------|

| Num  | Description                              | Min.                      | Max.                     | Unit |
|------|------------------------------------------|---------------------------|--------------------------|------|
|      | Operating voltage                        | 1.71                      | 3.6                      | V    |
|      | Frequency of operation                   |                           | 6.25                     | MHz  |
| DS9  | DSPI_SCK input cycle time                | 8 x t <sub>BUS</sub>      | —                        | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | —                         | 20                       | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | —                        | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         |                          | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         |                          | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       |                           | 19                       | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven |                           | 19                       | ns   |



#### rempheral operating requirements and behaviors

| Num. | Characteristic                                      | Min. | Max. | Unit |
|------|-----------------------------------------------------|------|------|------|
| S8   | I2S_TX_BCLK to I2S_TXD invalid                      | 0    | —    | ns   |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK | 25   | _    | ns   |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK      | 0    | —    | ns   |





### Figure 20. I2S/SAI timing — master modes

### Table 38. I2S/SAI slave mode timing

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 80   | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 10   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | —    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 29   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 10   | —    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    |      | 21   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear





Figure 23. I2S/SAI timing — slave modes

# 7 Dimensions

### 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 81-pin MAPBGA                            | 98ASA00344D                   |
| 121-pin MAPBGA                           | 98ASA00344D                   |

# 8 Pinout

# 8.1 K11 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.



rmout

| 121<br>Map | Default                | ALTO                   | ALT1                      | ALT2        | ALT3                        | ALT4         | ALT5   | ALT6         | ALT7       | EzPort |
|------------|------------------------|------------------------|---------------------------|-------------|-----------------------------|--------------|--------|--------------|------------|--------|
| BGA        |                        |                        |                           |             |                             |              |        |              |            |        |
| J11        | RESEI_D                | RESEI_b                | DTD0/                     | 1000.001    |                             |              |        |              |            |        |
| G11        | ADC0_SE8               | ADC0_SE8               | LTMO <sup>1</sup><br>TTRO | 12C0_SCL    | FIM1_CH0                    |              |        | FIM1_QD_PHA  |            |        |
| G10        | ADC0_SE9               | ADC0_SE9               | PTB1                      | I2C0_SDA    | FTM1_CH1                    |              |        | FTM1_QD_PHB  |            |        |
| G9         | ADC0_SE12              | ADC0_SE12              | PTB2                      | I2C0_SCL    | UART0_RTS_b                 |              |        | FTM0_FLT3    |            |        |
| G8         | ADC0_SE13              | ADC0_SE13              | PTB3                      | I2C0_SDA    | UART0_CTS_b/<br>UART0_COL_b |              |        | FTM0_FLT0    |            |        |
| D10        | DISABLED               |                        | PTB10                     | SPI1_PCS0   | UART3_RX                    |              |        | FTM0_FLT1    |            |        |
| C10        | DISABLED               |                        | PTB11                     | SPI1_SCK    | UART3_TX                    |              |        | FTM0_FLT2    |            |        |
| B11        | DISABLED               |                        | PTB12                     | UART3_RTS_b | FTM1_CH0                    | FTM0_CH4     |        | FTM1_QD_PHA  |            |        |
| C11        | DISABLED               |                        | PTB13                     | UART3_CTS_b | FTM1_CH1                    | FTM0_CH5     |        | FTM1_QD_PHB  |            |        |
| B10        | DISABLED               |                        | PTB16                     | SPI1_SOUT   | UART0_RX                    |              |        | EWM_IN       | FTM_CLKIN0 |        |
| E9         | DISABLED               |                        | PTB17                     | SPI1_SIN    | UART0_TX                    |              |        | EWM_OUT_b    | FTM_CLKIN1 |        |
| D9         | DISABLED               |                        | PTB18                     |             | FTM2_CH0                    | I2S0_TX_BCLK |        |              |            |        |
| C9         | DISABLED               |                        | PTB19                     |             | FTM2_CH1                    | I2S0_TX_FS   |        |              |            |        |
| B9         | ADC0_SE14              | ADC0_SE14              | PTC0                      | SPI0_PCS4   | PDB0_EXTRG                  |              |        | I2S0_TXD1    |            |        |
| D8         | ADC0_SE15              | ADC0_SE15              | PTC1/<br>LLWU_P6          | SPI0_PCS3   | UART1_RTS_b                 | FTM0_CH0     |        | I2S0_TXD0    |            |        |
| C8         | ADC0_SE4b/<br>CMP1_IN0 | ADC0_SE4b/<br>CMP1_IN0 | PTC2                      | SPI0_PCS2   | UART1_CTS_b                 | FTM0_CH1     |        | I2S0_TX_FS   |            |        |
| B8         | CMP1_IN1               | CMP1_IN1               | PTC3/<br>LLWU_P7          | SPI0_PCS1   | UART1_RX                    | FTM0_CH2     | CLKOUT | I2S0_TX_BCLK |            |        |
| G3         | VSS                    | VSS                    |                           |             |                             |              |        |              |            |        |
| E5         | VDD                    | VDD                    |                           |             |                             |              |        |              |            |        |
| A8         | DISABLED               |                        | PTC4/<br>LLWU_P8          | SPI0_PCS0   | UART1_TX                    | FTM0_CH3     |        | CMP1_OUT     |            |        |
| D7         | DISABLED               |                        | PTC5/<br>LLWU_P9          | SPI0_SCK    | LPTMR0_ALT2                 | I2S0_RXD0    |        | CMP0_OUT     | FTM0_CH2   |        |
| C7         | CMP0_IN0               | CMP0_IN0               | PTC6/<br>LLWU_P10         | SPI0_SOUT   | PDB0_EXTRG                  | I2S0_RX_BCLK |        | I2S0_MCLK    |            |        |
| B7         | CMP0_IN1               | CMP0_IN1               | PTC7                      | SPI0_SIN    |                             | I2S0_RX_FS   |        |              |            |        |
| A7         | CMP0_IN2               | CMP0_IN2               | PTC8                      |             |                             | I2S0_MCLK    |        |              |            |        |
| D6         | CMP0_IN3               | CMP0_IN3               | PTC9                      |             |                             | I2S0_RX_BCLK |        | FTM2_FLT0    |            |        |
| C6         | DISABLED               |                        | PTC10                     | I2C1_SCL    |                             | I2S0_RX_FS   |        |              |            |        |
| C5         | DISABLED               |                        | PTC11/<br>LLWU_P11        | I2C1_SDA    |                             | 12S0_RXD1    |        |              |            |        |
| B6         | DISABLED               |                        | PTC12                     |             |                             |              |        |              |            |        |
| A6         | DISABLED               |                        | PTC13                     |             |                             |              |        |              |            |        |
| D5         | DISABLED               |                        | PTC16                     |             | UART3_RX                    |              |        |              |            |        |
| C4         | DISABLED               |                        | PTC17                     |             | UART3_TX                    |              |        |              |            |        |
| D4         | DISABLED               |                        | PTD0/<br>LLWU_P12         | SPI0_PCS0   | UART2_RTS_b                 |              |        |              |            |        |
| D3         | ADC0_SE5b              | ADC0_SE5b              | PTD1                      | SPI0_SCK    | UART2_CTS_b                 |              |        |              |            |        |





#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, Energy Efficient Solutions logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex are the registered trademarks of ARM Limited. © 2012-2013 Freescale Semiconductor, Inc.

Document Number: K11P121M50SF4 Rev. 4 08/2013

