



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, UART/USART                                               |
| Peripherals                | LVD, POR, WDT                                                                   |
| Number of I/O              | 21                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 1.5K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 11x10b; D/A 2x8b                                                            |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 24-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 24-HWQFN (4x4)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f1057agna-w0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 1.3.5 25-pin products

• 25-pin plastic WFLGA (3 × 3 mm, 0.5 mm pitch)



|   | А                                                                            | В                                               | С                                                                                  | D                                                                         | Е                                                                           |   |
|---|------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------|---|
| 5 | P40/TOOL0/TO03/(PC<br>LBUZ0)/SCK10/SCL10<br>/VCOUT0/VCOUT1/IN<br>TFO/(SCLA1) | P125/RESET/INTP9                                | P01/ANI16/INTP5/SO1<br>0/TxD1                                                      | P20/ANI0/AVREFP/IV<br>REF1/(SO10/TxD1)                                    | P21/ANI1/AVREFM/IV<br>REF0                                                  | 5 |
| 4 | P122/X2/EXCLK/(SI10<br>/RxD1)/(TI02)/INTP1                                   | P137/INTP0/SSI00/(TI<br>03)                     | P00/ANI17/PCLBUZ1/<br>TI03/(VCOUT1)/SI10/<br>RxD1/SDA10/(SDAA1)                    | P22/ANI2/PGAI/IVCM<br>P0                                                  | P23/ANI3/ANO1/PGA<br>GND                                                    | 4 |
| 3 | P121/X1/(TI01)/INTP2/<br>(SI01)                                              | Vdd                                             | EVDD                                                                               | P33/ANI18/IVCMP1/(I<br>NTP11)/(SCLA1)                                     | P32/ANI19/SO11/(INT<br>P10)/(VCOUT1)/(SDA<br>A1)                            | 3 |
| 2 | REGC                                                                         | Vss                                             | P30/ANI21/KR1/TI00/T<br>O01/INTP3/SCK11/SC<br>L11/(TxD0)/PCLBUZ0/<br>TKBO1/(SDAA0) | P31/ANI20/KR0/TI01/T<br>O00/INTP4/TKBO0/(R<br>xD0)/SI11/SDA11/(SC<br>LA0) | P56/ANI22/KR2/SCK0<br>0/SCL00/(SO11)/INTP<br>10/(TO03)/(INTFO)/SC<br>LA1    | 2 |
| 1 | P51/KR7/INTP8/(TI02)<br>/(TO02)/SCK01/SCL01<br>/(TxD0)                       | P52/KR6/INTP7/SI01/<br>SDA01/(RxD0)/(SDAA<br>0) | P53/KR5/INTP6/SO01/<br>SDAA0                                                       | P54/KR4/SO00/TxD0/<br>TOOLTXD/(TI03)/(TO0<br>3)/SCLA0                     | P55/KR3/SI00/RxD0/S<br>DA00/TOOLRXD/TI02/<br>TO02/INTP11/(VCOUT<br>0)/SDAA1 | 1 |
|   | А                                                                            | В                                               | С                                                                                  | D                                                                         | E                                                                           |   |

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.



**Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0 to 3 (PIOR0 to PIOR3).

# 1.5.2 16-pin products





# 2.2 Oscillator Characteristics

## 2.2.1 X1 characteristics

#### (TA = -40 to +85°C, 1.6 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Resonator                                | Resonator          | Conditions                       | MIN. | TYP. | MAX. | Unit |
|------------------------------------------|--------------------|----------------------------------|------|------|------|------|
| X1 clock oscillation frequency (fx) Note | Ceramic resonator/ | $2.7~V \leq V_{DD} \leq 5.5~V$   | 1.0  |      | 20.0 | MHz  |
|                                          | crystal resonator  | $2.4~V \leq V \text{DD} < 2.7~V$ | 1.0  |      | 16.0 |      |
|                                          |                    | $1.8~V \leq V \text{DD} < 2.4~V$ | 1.0  |      | 8.0  |      |
|                                          |                    | $1.6~V \leq V \text{DD} < 1.8~V$ | 1.0  |      | 4.0  |      |

Note Indicates only permissible oscillator frequency ranges. Refer to 2.4 AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator, refer to 6.4 System Clock Oscillator in the RL78/G11 User's Manual.

## 2.2.2 On-chip oscillator characteristics

(TA = -40 to +85°C, 1.6 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Oscillators                                                                         | Parameters |                                                | Conditions                           | MIN. | TYP.  | MAX. | Unit |
|-------------------------------------------------------------------------------------|------------|------------------------------------------------|--------------------------------------|------|-------|------|------|
| High-speed on-chip oscillator clock frequency Notes 1, 2                            | fін        | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq$ | 1                                    |      | 24    | MHz  |      |
|                                                                                     |            | $2.4 \text{ V} \leq \text{V}_{DD} \leq$        | 5.5 V                                | 1    |       | 16   |      |
|                                                                                     |            | $1.8 \text{ V} \leq \text{VDD} \leq$           | 5.5 V                                | 1    |       | 8    |      |
|                                                                                     |            | $1.6 \text{ V} \leq \text{VDD} \leq$           | 5.5 V                                | 1    |       | 4    |      |
| High-speed on-chip oscillator clock frequency accuracy                              |            | TA = -20 to                                    | $1.8~V \leq V_{DD} \leq 5.5~V$       | -1   |       | 1    | %    |
|                                                                                     |            | +85°C                                          | $1.6 \ V \leq V \text{DD} < 1.8 \ V$ | -5   |       | 5    |      |
|                                                                                     |            | TA = -40 to                                    | $1.8~V \leq V_{DD} \leq 5.5~V$       | -1.5 |       | 1.5  | %    |
|                                                                                     |            | -20°C                                          | $1.6~V \leq V \text{DD} < 1.8~V$     | -5.5 |       | 5.5  |      |
| Middle-speed on-chip oscillator oscillation frequency Note 2                        | fıм        |                                                |                                      | 1    |       | 4    | MHz  |
| Middle-speed on-chip oscillator oscillation frequency accuracy                      |            |                                                |                                      | -12  |       | +12  | %    |
| Temperature drift of Middle-speed on-chip oscillator oscillation frequency accuracy | DIMT       |                                                |                                      |      | 0.008 |      | %/°C |
| Voltage drift of Middle-speed on-chip oscillator oscillation                        | Dimv       | TA = 25°C                                      | $2.1~V \leq V_{DD} \leq 5.5~V$       |      | 0.02  |      | %/V  |
| frequency accuracy                                                                  |            |                                                | $2.0~V \leq V_{DD} < 2.1~V$          |      | -12   |      |      |
|                                                                                     |            |                                                | $1.6~V \leq V_{DD} < 2.0~V$          |      | 10    |      |      |
| Low-speed on-chip oscillator clock frequency Note 2                                 | fı∟        |                                                | 1                                    |      | 15    |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy                               |            |                                                |                                      | -15  | 1     | +15  | %    |

Note 1. High-speed on-chip oscillator frequency is selected with bits 0 to 3 of the option byte (000C2H) and bits 0 to 2 of the HOCODIV register.

Note 2. This only indicates the oscillator characteristics. Refer to 2.4 AC Characteristics for instruction execution time.



AC Timing Test Points



External System Clock Timing



TI/TO Timing







# (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

| Parameter                                                | Symbol | Conditions                                                                            | HS (high-speed main)<br>Mode |      | LS (low-speed main)<br>Mode |      | LP (Low-power main)<br>mode |      | LV (low-vo<br>Mo | ltage main)<br>ode | Unit |
|----------------------------------------------------------|--------|---------------------------------------------------------------------------------------|------------------------------|------|-----------------------------|------|-----------------------------|------|------------------|--------------------|------|
|                                                          |        |                                                                                       | MIN.                         | MAX. | MIN.                        | MAX. | MIN.                        | MAX. | MIN.             | MAX.               | 1    |
| SCKp cycle time                                          | tксү1  | $t_{KCY1} \geq 2/f_{CLK}$                                                             | 83.3                         |      | 250                         |      | 2000                        |      | 500              |                    | ns   |
| SCKp high-/low-level width                               | tĸ∟1   | $\begin{array}{l} 4.0 \ V \leq EV \text{DD} \\ \leq 5.5 \ V \end{array}$              | tксү1/2<br>- 7               |      | tксү1/2<br>- 50             |      | tксү1/2<br>- 50             |      | tксү1/2<br>- 50  |                    | ns   |
|                                                          |        | $\begin{array}{l} 2.7 \ \text{V} \leq \text{EVDD} \\ \leq 5.5 \ \text{V} \end{array}$ | tксү1/2<br>- 10              |      |                             |      |                             |      |                  |                    | ns   |
| SIp setup time (to SCKp↑)<br>Note 1                      | tsıĸ1  | $\begin{array}{l} 4.0 \ V \leq EV \text{DD} \\ \leq 5.5 \ V \end{array}$              | 23                           |      | 110                         |      | 110                         |      | 110              |                    | ns   |
|                                                          |        | $\begin{array}{l} 2.7 \ \text{V} \leq \text{EVDD} \\ \leq 5.5 \ \text{V} \end{array}$ | 33                           |      |                             |      |                             |      |                  |                    | ns   |
| SIp hold time (from SCKp↑)<br>Note 2                     | tksi1  |                                                                                       | 10                           |      | 10                          |      | 10                          |      | 10               |                    | ns   |
| Delay time from SCKp↓ to<br>SOp output <sup>Note 3</sup> | tkso1  | C = 20 pF<br>Note 4                                                                   |                              | 10   |                             | 20   |                             | 20   |                  | 20                 | ns   |

#### (TA = -40 to +85°C, 2.7 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 4. C is the load capacitance of the SCKp and SOp output lines.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

Remark 1. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM numbers (g = 5)

Remark 2. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))



| Parameter                              | Symbol |                     | Conditions                                                 |                 | peed main)<br>ode |                 | beed main)<br>bde | • •             | ower main)<br>ode | LV (low-vo<br>Mo | ltage main)<br>ode | Unit |
|----------------------------------------|--------|---------------------|------------------------------------------------------------|-----------------|-------------------|-----------------|-------------------|-----------------|-------------------|------------------|--------------------|------|
|                                        |        |                     |                                                            | MIN.            | MAX.              | MIN.            | MAX.              | MIN.            | MAX.              | MIN.             | MAX.               |      |
| Delay time from<br>SCKp↓ to SOp output | tkso2  | C = 30 pF<br>Note 2 | $2.7~V \leq EV_{DD} \leq 5.5~V$                            |                 | 2/fмск<br>+ 44    |                 | 2/fмск<br>+ 110   |                 | 2/fмск<br>+ 110   |                  | 2/fмск<br>+ 110    | ns   |
| Note 1                                 |        |                     | $2.4~V \leq EV_{DD} \leq 5.5~V$                            |                 | 2/fмск<br>+ 75    |                 |                   |                 |                   |                  |                    |      |
|                                        |        |                     | $1.8~V \leq EV_{DD} \leq 5.5~V$                            |                 | 2/fмск<br>+ 110   |                 |                   |                 |                   |                  |                    |      |
|                                        |        |                     | $1.7~V \leq EV_{DD} \leq 5.5~V$                            |                 | 2/fмск            |                 | 2/fмск            |                 | 2/fмск            |                  | 2/fмск             |      |
|                                        |        |                     | $1.6~V \leq EV_{\text{DD}} \leq 5.5~V$                     |                 | + 220             |                 | + 220             |                 | + 220             |                  | + 220              |      |
| SSI00 setup time                       | tssik  | DAPmn = 0           | $2.7~V \leq EV_{\text{DD}} \leq 5.5~V$                     | 120             |                   | 120             |                   | 120             |                   | 120              |                    | ns   |
|                                        |        |                     | $1.8~V \leq EV_{\text{DD}} < 2.7~V$                        | 200             |                   | 200             |                   | 200             |                   | 200              |                    |      |
|                                        |        |                     | $1.7~V \leq EV_{\text{DD}} < 1.8~V$                        | 400             |                   | 400             |                   | 400             |                   | 400              |                    |      |
|                                        |        |                     | $1.6~V \leq EV_{\text{DD}} < 1.7~V$                        | _               |                   |                 |                   |                 |                   |                  |                    |      |
|                                        |        | DAPmn = 1           | $2.7~V \leq EV_{\text{DD}} \leq 5.5~V$                     | 1/fмск<br>+ 120 |                   | 1/fмск<br>+ 120 |                   | 1/fмск<br>+ 120 |                   | 1/fмск<br>+ 120  |                    | ns   |
|                                        |        |                     | $1.8 \text{ V} \leq \text{EV}_{\text{DD}} < 2.7 \text{ V}$ | 1/fмск<br>+ 200 |                   | 1/fмск<br>+ 200 |                   | 1/fмск<br>+ 200 |                   | 1/fмск<br>+ 200  |                    |      |
|                                        |        |                     | $1.7 \text{ V} \leq \text{EV}_{\text{DD}} < 1.8 \text{ V}$ | 1/fмск<br>+ 400 |                   | 1/fмск<br>+ 400 |                   | 1/fмск<br>+ 400 |                   | 1/fмск<br>+ 400  |                    |      |
|                                        |        |                     | $1.6~V \leq EV_{\text{DD}} < 1.7~V$                        | _               |                   |                 |                   |                 |                   |                  |                    |      |
| SSI00 hold time                        | tĸssi  | DAPmn = 0           | $2.7~V \leq EV_{DD} \leq 5.5~V$                            | 1/fмск<br>+ 120 |                   | 1/fмск<br>+ 120 |                   | 1/fмск<br>+ 120 |                   | 1/fмск<br>+ 120  |                    | ns   |
|                                        |        |                     | $1.8~V \leq EV_{DD} < 2.7~V$                               | 1/fмск<br>+ 200 |                   | 1/fмск<br>+ 200 |                   | 1/fмск<br>+ 200 |                   | 1/fмск<br>+ 200  |                    |      |
|                                        |        |                     | $1.7 \text{ V} \leq \text{EV}_{\text{DD}} < 1.8 \text{ V}$ | 1/fмск<br>+ 400 |                   | 1/fмск<br>+ 400 |                   | 1/fмск<br>+ 400 |                   | 1/fмск<br>+ 400  |                    |      |
|                                        |        |                     | $1.6~V \leq EV_{\text{DD}} < 1.7~V$                        | _               |                   |                 |                   |                 |                   |                  |                    |      |
|                                        |        | DAPmn = 1           | $2.7~V \leq EV_{\text{DD}} \leq 5.5~V$                     | 120             |                   | 120             |                   | 120             |                   | 120              |                    | ns   |
|                                        |        |                     | $1.8~V \leq EV_{\text{DD}} < 2.7~V$                        | 200             |                   | 200             |                   | 200             |                   | 200              |                    |      |
|                                        |        |                     | $1.7~V \leq EV_{\text{DD}} < 1.8~V$                        | 400             |                   | 400             |                   | 400             |                   | 400              |                    |      |
|                                        |        |                     | $1.6 \text{ V} \le \text{EV}_{\text{DD}} < 1.7 \text{ V}$  | _               |                   | 1               |                   | 1               |                   | 1                |                    | 1    |

#### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

(2/2)

Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 2. C is the load capacitance of the SOp output lines.

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

Remark 1. p: CSI number (p = 00, 01, 10 and 11), m: Unit number (m = 0), n: Channel number (n = 0 to 3), g: PIM and POM numbers (g = 0, 2, 3 to 5 and 12)

Remark 2. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03))



| Parameter                       | Symbol        | Cond                                                                                                                  | ditions                        | HS (high-s<br>Mo    | · ,             |                 | beed main)<br>bde |                 | v-power<br>mode | LV (low-<br>main) | -voltage<br>Mode | Uni |
|---------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------|-----------------|-----------------|-------------------|-----------------|-----------------|-------------------|------------------|-----|
|                                 |               |                                                                                                                       |                                | MIN.                | MAX.            | MIN.            | MAX.              | MIN.            | MAX.            | MIN.              | MAX.             |     |
| SCKp cycle time                 | tксү2         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 | fмск > 20 MHz                  | 14/fмск             |                 | —               |                   | —               |                 | —                 |                  | n   |
| Note 5                          |               |                                                                                                                       | fмск $\leq$ 20 MHz             | 12/fмск             |                 | 12/fмск         |                   | 12/fмск         |                 | 12/fмск           |                  |     |
|                                 |               | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 | fмск > 16 MHz                  | 14/fмск<br>and 850  |                 | -               |                   | -               |                 | —                 |                  |     |
|                                 |               |                                                                                                                       | fмск $\leq$ 16 MHz             | 12/fмск<br>and 850  |                 | 12/fмск         |                   | 12/fмск         |                 | 12/fмск           |                  |     |
|                                 |               | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | 12/fмск<br>and 1000 |                 | 12/fмск         |                   | 12/fмск         |                 | 12/fмск           |                  |     |
|                                 |               | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | —                   |                 | 12/fмск         |                   | 12/fмск         |                 | 12/fмск           |                  |     |
|                                 |               | $1.7~V \leq V_{\text{DD}} \leq 5.5V$                                                                                  |                                | —                   |                 | —               |                   | —               |                 | 12/fмск           |                  |     |
|                                 |               | $1.6~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | —                   |                 |                 |                   |                 |                 |                   |                  |     |
| SCKp high-/<br>low-level width  | tкн2,<br>tкL2 | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | tксү2/2 -<br>7      |                 | tксү2/2 -<br>7  |                   | tксү2/2 -<br>7  |                 | tксү2/2 -<br>7    |                  | n   |
|                                 |               | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | tксү2/2 -<br>8      |                 | tксү2/2 -<br>8  |                   | tксү2/2 -<br>8  |                 | tксү2/2 -<br>8    |                  |     |
|                                 |               | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | -                   |                 | tксү2/2 -<br>18 |                   | tксү2/2 -<br>18 |                 | tксү2/2 -<br>18   |                  |     |
|                                 |               | $1.7~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | —                   |                 | _               |                   | _               |                 | tксү2/2 -         |                  |     |
|                                 |               | $1.6~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | -                   |                 | _               |                   | —               |                 | 66                |                  |     |
| SIp setup time<br>(to SCKp↑)    | tsık2         | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ |                                | 1/fмск<br>+ 20      |                 | 1/fмск<br>+ 30  |                   | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30    |                  | n   |
| Note 1                          |               |                                                                                                                       |                                | 1/fмск<br>+ 30      |                 |                 |                   |                 |                 |                   |                  |     |
|                                 |               | $1.7~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | —                   |                 | —               |                   | —               |                 | 1/fMCK            |                  |     |
|                                 |               | $1.6~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | —                   |                 | —               |                   | —               |                 | + 40              |                  |     |
| SIp hold time<br>(from SCKp↑)   | tĸsı2         | $2.5~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | 1/fмск<br>+ 31      |                 | 1/fмск<br>+ 31  |                   | 1/fмск<br>+ 31  |                 | 1/fмск<br>+ 31    |                  | n   |
| Note 2                          |               | $1.8~V \leq V_{DD} \leq 5.5~V$                                                                                        |                                | -                   |                 | 1/fмск<br>+ 31  |                   | 1/fмск<br>+ 31  |                 | 1/fмск<br>+ 31    |                  |     |
|                                 |               | $1.7~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | _                   |                 | _               |                   | _               |                 | 1/fмск            |                  |     |
|                                 |               | $1.6~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                 |                                | —                   |                 | _               |                   | _               |                 | + 250             |                  |     |
| Delay time from<br>SCKp↓ to SOp | tĸso2         | C = 30 pF Note 4                                                                                                      | $2.7~V \leq V_{DD} \leq 5.5~V$ |                     | 2/fмск<br>+ 160 |                 | 2/fмск<br>+ 260   |                 | 2/fмск<br>+ 260 |                   | 2/fмск<br>+ 260  | n   |
| output <sup>Note 3</sup>        |               |                                                                                                                       | $2.4~V \leq V_{DD} \leq 5.5~V$ |                     | 2/fмск<br>+ 190 |                 |                   |                 |                 |                   |                  |     |
|                                 |               |                                                                                                                       | $1.8~V \leq V_{DD} \leq 5.5~V$ |                     | _               |                 |                   |                 |                 |                   |                  |     |
|                                 |               |                                                                                                                       | $1.7~V \leq V_{DD} \leq 5.5~V$ |                     | _               |                 | _                 |                 | _               | 1                 | 2/fмск           |     |
|                                 |               |                                                                                                                       | $1.6~V \le V_{DD} \le 5.5~V$   |                     | _               |                 | _                 |                 | _               | 1                 | + 320            |     |

#### When P20 is used as SO10 pin

#### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 4. C is the load capacitance of the SOp output lines.

Note 5. The maximum transfer rate when using the SNOOZE mode is 1 Mbps.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remark 1.** p: CSI number (p = 00, 01, 10 and 11), m: Unit number (m = 0), n: Channel number (n = 0 to 3), g: PIM and POM numbers (g = 0, 4 and 12)

(1/2)

# (6) Communication at different potential (1.8 V, 2.5 V, 3.0 V) (UART mode) (dedicated baud rate generator output)

| (TA = -40 to +85°C. | 1.8 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, | Vss = 0 V |
|---------------------|--------------------------------------------|-----------|
|                     |                                            |           |

| Parameter        | Symbol |           | Conditions                                                                                         |      | HS (high-speed main) Mode  |      | LS (low-speed<br>main) Mode |      | w-power<br>) mode    | LV (low-voltage main) Mode |                      | Unit |
|------------------|--------|-----------|----------------------------------------------------------------------------------------------------|------|----------------------------|------|-----------------------------|------|----------------------|----------------------------|----------------------|------|
|                  |        |           |                                                                                                    | MIN. | MAX.                       | MIN. | MAX.                        | MIN. | MAX.                 | MIN.                       | MAX.                 |      |
| Transfer<br>rate |        | reception | $\begin{array}{l} 4.0 \ V \leq EV_{DD} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V \end{array}$ |      | fмск/6<br>Note 1           |      | fмск/6<br>Note 1            |      | fмск/6<br>Note 1     |                            | fмск/6<br>Note 1     | bps  |
|                  |        |           | Theoretical value of<br>the maximum transfer<br>rate<br>f <sub>MCK</sub> = f <sub>CLK</sub> Note 3 |      | 4.0                        |      | 1.3                         |      | 0.1                  |                            | 0.6                  | Mbps |
|                  |        |           | $\begin{array}{l} 2.7 \ V \leq EV_{DD} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V \end{array}$    |      | fмск/6<br>Note 1           |      | fмск/6<br>Note 1            |      | fмск/6<br>Note 1     |                            | fмск/6<br>Note 1     | bps  |
|                  |        |           | Theoretical value of<br>the maximum transfer<br>rate<br>f <sub>MCK</sub> = f <sub>CLK</sub> Note 3 |      | 4.0                        |      | 1.3                         |      | 0.1                  |                            | 0.6                  | Mbps |
|                  |        |           | $\begin{array}{l} 1.8 \ V \leq EV_{DD} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \end{array}$    |      | fмск/6<br>Notes 1, 2,<br>4 |      | fмск/6<br>Notes 1, 2        |      | fмск/6<br>Notes 1, 2 |                            | fмск/6<br>Notes 1, 2 | bps  |
|                  |        |           | Theoretical value of<br>the maximum transfer<br>rate<br>f <sub>MCK</sub> = f <sub>CLK</sub> Note 3 |      | 4.0                        |      | 1.3                         |      | 0.1                  |                            | 0.6                  | Mbps |

Note 1. Transfer rate in the SNOOZE mode is 4,800 bps only.

Note 2. Use it with  $EV_{DD} \ge Vb$ .

 $\label{eq:Note 3.} \qquad \mbox{The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:}$ 

| HS (high-speed main) mode:  | 24 MHz (2.7 V $\leq$ VDD $\leq$ 5.5 V) |
|-----------------------------|----------------------------------------|
|                             | 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) |
| LS (low-speed main) mode:   | 8 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V)  |
| LP (low-power main) mode:   | 1 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V)  |
| LV (low-voltage main) mode: | 4 MHz (1.6 V $\leq$ VDD $\leq$ 5.5 V)  |

Note 4.The following conditions are required for low voltage interface when EVDD < VDD</th>2.4 V ≤ EVDD < 2.7 V: MAX. 2.6 Mbps</td>1.8 V ≤ EVDD < 2.4 V: MAX. 1.3 Mbps</td>

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (EVDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

Remark 1. Vb[V]: Communication line voltage

**Remark 2.** q: UART number (q = 0 and 1), g: PIM and POM number (g = 0, 2, 3, 5 and 12)

Remark 3. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03))



- Note 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps
- Note 2. Use it with  $EVDD \ge Vb$ .
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Caution Select the TTL input buffer for the SIp pin and SCKp pin and the N-ch open drain output (EVDD tolerance) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

#### CSI mode connection diagram (during communication at different potential)



- **Remark 1.** Rb[Ω]: Communication line (SOp) pull-up resistance, Cb[F]: Communication line (SOp) load capacitance, Vb[V]: Communication line voltage
- Remark 2. p: CSI number (p = 00 to 03), m: Unit number (m = 0), n: Channel number (n = 0 to 3), g: PIM and POM numbers (g = 0, 2, 3 to 5 and 12)
- Remark 3. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03))





#### CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





**Remark** p: CSI number (p = 00, 01, 10 and 11), m: Unit number (m = 0), n: Channel number (n = 0 to 3), g: PIM and POM numbers (g = 0, 2, 3 to 5 and 12)

#### (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI0, ANI2 and ANI3, ANI16 to ANI22

(TA = -40 to +85°C, 1.8 V  $\leq$  VDD  $\leq$  5.5 V, 1.6 V  $\leq$  EVDD  $\leq$  VDD, Vss = 0 V, Reference voltage (+) = VBGR Note 3, Reference voltage (-) = AVREFM = 0 V Note 4, HS (high-speed main) mode)

| Parameter                           | Symbol | Conditions | MIN. | TYP. | MAX.        | Unit  |
|-------------------------------------|--------|------------|------|------|-------------|-------|
| Resolution                          | RES    |            | 8    |      |             | bit   |
| Conversion time                     | tconv  |            | 17   |      | 39          | μs    |
| Zero-scale error Notes 1, 2         | Ezs    |            |      |      | ±0.60       | % FSR |
| Integral linearity error Note 1     | ILE    |            |      |      | ±2.0        | LSB   |
| Differential linearity error Note 1 | DLE    |            |      |      | ±1.0        | LSB   |
| Analog input voltage                | Vain   |            | 0    |      | VBGR Note 3 | V     |

**Note 1.** Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (% FSR) to the full-scale value.

Note 3. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic.

Note 4. When reference voltage (-) = Vss, the MAX. values are as follows.

Zero-scale error:Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM.Integral linearity error:Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM.Differential linearity error:Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM.



# 2.6.4 Comparator

| (Comparator 0: TA = -40 to +85°C, 2.7 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) |  |
|-----------------------------------------------------------------------------------------|--|
| (Comparator 1: TA = -40 to +85°C, 1.6 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) |  |

| Parameter                                                                          | Symbol | Со                                                    | nditions                                  | MIN.          | TYP. | MAX.             | Unit |
|------------------------------------------------------------------------------------|--------|-------------------------------------------------------|-------------------------------------------|---------------|------|------------------|------|
| Input voltage range                                                                | VIREF0 | IVREF0 pin IVREF1 pin IVCMP0 pin                      |                                           | 0             |      | VDD - 1.4 Note 1 | V    |
|                                                                                    | VIREF1 |                                                       |                                           | 1.4<br>Note 1 |      | Vdd              | V    |
|                                                                                    | VICMP  |                                                       |                                           | -0.3          |      | Vdd + 0.3        | V    |
|                                                                                    |        | IVCMP1 pin                                            |                                           | -0.3          |      | EVDD + 0.3       | V    |
| Output delay                                                                       | td     | V <sub>DD</sub> = 3.0 V<br>Input slew rate > 50 mV/µs | Comparator high-speed mode, standard mode |               |      | 1.2              | μs   |
|                                                                                    |        |                                                       | Comparator high-speed mode, window mode   |               |      | 1.5              | μs   |
|                                                                                    |        |                                                       | Comparator low-speed mode, standard mode  |               | 3    |                  | μs   |
|                                                                                    |        |                                                       | Comparator low-speed mode, window mode    |               | 4    |                  | μs   |
| Operation stabilization wait time                                                  | tсмр   |                                                       |                                           | 100           |      |                  | μs   |
| Reference voltage<br>declination in channel 0<br>of internal DAC <sup>Note 2</sup> | ⊴VIDAC |                                                       |                                           |               |      | ± 2.5            | LSB  |

Note 1. In window mode, make sure that VREF1 - VREF0  $\ge$  0.2 V.

Note 2. Only in CMP0



#### (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output)

#### When P01, P32, P53, P54 and P56 are used as SOmn pins

#### (TA = -40 to +105°C, 2.7 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Parameter                                             | Symbol     | Conditions                                                                                   |                                | HS (high-spee          | Unit |      |
|-------------------------------------------------------|------------|----------------------------------------------------------------------------------------------|--------------------------------|------------------------|------|------|
| Parameter                                             | Symbol     |                                                                                              |                                | Symbol Conditions MIN. |      | MAX. |
| SCKp cycle time                                       | tксү1      | $t_{\text{KCY1}} \ge 4/f_{\text{CLK}} \qquad 2.7 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ |                                | 250                    |      | ns   |
|                                                       |            |                                                                                              | $2.4~V \leq V_{DD} \leq 5.5~V$ | 500                    |      | ns   |
| SCKp high-/low-level width                            | tĸнı, tĸ∟ı | $4.0 V \le EV_{DD} \le 3$                                                                    | 5.5 V                          | tксү1/2 <b>-</b> 24    |      | ns   |
|                                                       |            | $2.7 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5 \text{ V}$                                |                                | tксү1/2 - 36           |      | ns   |
|                                                       |            | $2.4 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5 \text{ V}$                                |                                | tксү1/2 - 76           |      | ns   |
| SIp setup time (to SCKp↑) <sup>Note 1</sup>           | tsiĸ1      | $4.0~V \leq EV_{DD} \leq 5.5~V$                                                              |                                | 66                     |      | ns   |
|                                                       |            | $2.7~V \leq EV_{DD} \leq 5.5~V$                                                              |                                |                        |      | ns   |
|                                                       |            | $2.4 V \le EV_{DD} \le 8$                                                                    | 5.5 V                          | 133                    |      | ns   |
| SIp hold time (from SCKp↑) Note 2                     | tksi1      |                                                                                              |                                | 38                     |      | ns   |
| Delay time from SCKp↓ to SOp output <sup>Note 3</sup> | tkso1      | C = 30 pF Note 4                                                                             |                                |                        | 50   | ns   |

Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 4. C is the load capacitance of the SCKp and SOp output lines.

- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- **Remark 1.** p: CSI number (p = 00, 01, 10 and 11), m: Unit number (m = 0), n: Channel number (n = 0 to 3), g: PIM and POM numbers (g = 0, 2, 3 to 5 and 12)

Remark 2. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03))



#### Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



 $\label{eq:result} \textbf{Remark 1. } Rb[\Omega]: Communication line (SDAr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance and the second secon$ 

**Remark 2.** r: IIC number (r = 00, 01, 10 and 11), g: PIM number (g = 0, 3 and 5), h: POM number (h = 0, 3 and 5)

Remark 3. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0), n: Channel number (n = 0 to 3), mn = 00 to 03)



#### UART mode connection diagram (during communication at different potential)



#### UART mode bit width (during communication at different potential) (reference)



- **Remark 1.** Rb[Ω]: Communication line (TxDq) pull-up resistance, Cb[F]: Communication line (TxDq) load capacitance, Vb[V]: Communication line voltage
- Remark 2. q: UART number (q = 0 and 1), g: PIM and POM number (g = 0, 2, 3, 5 and 12)

Remark 3. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03))



(3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin: ANI0 to ANI3, ANI16 to ANI22, internal reference voltage, and temperature sensor output voltage

| Parameter                              | Symbol | Conditions                                                                    |                                       | MIN.   | TYP.                    | MAX.  | Unit |
|----------------------------------------|--------|-------------------------------------------------------------------------------|---------------------------------------|--------|-------------------------|-------|------|
| Resolution                             | RES    |                                                                               |                                       | 8      |                         | 10    | bit  |
| Overall error Note 1                   | AINL   | 10-bit resolution                                                             | $2.4~V \leq V_{DD} \leq 5.5~V$        |        | 1.2                     | ±7.0  | LSB  |
| Conversion time                        | tconv  | 10-bit resolution                                                             | $3.6~V \leq V_{\text{DD}} \leq 5.5~V$ | 2.125  |                         | 39    | μs   |
|                                        |        | Target pin: ANI0 to ANI3, ANI16 to ANI22                                      | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 3.1875 |                         | 39    | μs   |
|                                        |        |                                                                               | $2.4~V \leq V_{DD} \leq 5.5~V$        | 17     |                         | 39    | μs   |
|                                        |        | 10-bit resolution                                                             | $3.6~V \leq V_{\text{DD}} \leq 5.5~V$ | 2.375  |                         | 39    | μs   |
|                                        |        | Target pin: internal reference voltage, and temperature sensor output voltage | $2.7~V \leq V_{DD} \leq 5.5~V$        | 3.5625 |                         | 39    | μs   |
|                                        |        |                                                                               | $2.4~V \leq V_{DD} \leq 5.5~V$        | 17     |                         | 39    | μs   |
| Zero-scale error Notes 1, 2            | Ezs    | 10-bit resolution                                                             | $2.4~V \leq V_{DD} \leq 5.5~V$        |        |                         | ±0.60 | %FSR |
| Full-scale error Notes 1, 2            | Efs    | 10-bit resolution                                                             | $2.4~V \leq V_{DD} \leq 5.5~V$        |        |                         | ±0.60 | %FSR |
| Integral linearity error Note 1        | ILE    | 10-bit resolution                                                             | $2.4~V \leq V_{DD} \leq 5.5~V$        |        |                         | ±4.0  | LSB  |
| Differential linearity error<br>Note 1 | DLE    | 10-bit resolution                                                             | $2.4~V \leq V_{DD} \leq 5.5~V$        |        |                         | ±2.0  | LSB  |
| Analog input voltage                   | VAIN   | ANI0 to ANI3                                                                  |                                       | 0      |                         | Vdd   | V    |
|                                        |        | ANI16 to ANI22                                                                |                                       |        |                         | EVDD  | V    |
|                                        |        | Internal reference voltage (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V)        |                                       |        | V <sub>BGR</sub> Note 3 |       |      |
|                                        |        | Temperature sensor output voltage (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V) |                                       | V      | MPS25 Not               | ie 3  | V    |

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = VDD, Reference voltage (-) = Vss)

**Note 1.** Excludes quantization error (±1/2 LSB).

**Note 2.** This value is indicated as a ratio (% FSR) to the full-scale value.

Note 3. Refer to 3.6.2 Temperature sensor characteristics/internal reference voltage characteristic.



# 3.6.2 Temperature sensor characteristics/internal reference voltage characteristic

| Parameter                         | Symbol  | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | VTMPS25 | Setting ADS register = 80H, TA = +25°C             |      | 1.05 |      | V     |
| Internal reference voltage        | Vbgr    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS  | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp    | $2.4~V \leq V_{DD} \leq 3.6~V$                     | 5    |      |      | μs    |

(TA = -40 to +105°C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

# 3.6.3 D/A converter characteristics

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVss $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Parameter     | Symbol       | Conditions           |                                | MIN. | TYP. | MAX. | Unit |
|---------------|--------------|----------------------|--------------------------------|------|------|------|------|
| Resolution    | RES          |                      |                                |      |      | 8    | bit  |
| Overall error | AINL         | Rload = 4 M $\Omega$ | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±2.5 | LSB  |
|               |              | Rload = 8 M $\Omega$ | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±2.5 | LSB  |
| Settling time | <b>t</b> SET | Cload = 20 pF        | $2.7~V \leq V_{DD} \leq 5.5~V$ |      |      | 3    | μs   |
|               |              |                      | $2.4~V \leq V_{DD} < 2.7~V$    |      |      | 6    | μs   |



# 3.7 RAM Data Retention Characteristics

| (TA = -40 to +105°C, 2.4 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 | 0 V) |
|-------------------------------------------------------------------------|------|
|-------------------------------------------------------------------------|------|



# 3.8 Flash Memory Programming Characteristics

| (TA = -40 to +105°C, | $\textbf{2.4 V} \leq \textbf{EVDD} \leq \textbf{VDD}$ | $\leq$ 5.5 V, Vss = 0 V) |
|----------------------|-------------------------------------------------------|--------------------------|
| (                    |                                                       |                          |

| Parameter                                      | Symbol | Conditions            |           | MIN.    | TYP.      | MAX. | Unit  |
|------------------------------------------------|--------|-----------------------|-----------|---------|-----------|------|-------|
| System clock frequency                         | fclk   |                       |           | 1       |           | 24   | MHz   |
| Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr  | Retained for 20 years | TA = 85°C | 1,000   |           |      | Times |
| Number of data flash rewrites                  |        | Retained for 1 year   | TA = 25°C |         | 1,000,000 |      |       |
| Notes 1, 2, 3                                  |        | Retained for 5 years  | TA = 85°C | 100,000 |           |      |       |
|                                                |        | Retained for 20 years | TA = 85°C | 10,000  |           |      |       |

Note 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.

Note 2. When using flash memory programmer and Renesas Electronics self-programming library

Note 3. These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.



# 4.3 20-pin products

R5F1056AGSP, R5F1056AASP

| JEITA Package Code     | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|------------------------|--------------|----------------|-----------------|
| P-LSSOP20-4.4x6.5-0.65 | PLSP0020JB-A | P20MA-65-NAA-1 | 0.1             |



detail of lead end





#### NOTE

1.Dimensions "%1" and "%2" do not include mold flash.

2.Dimension "※3" does not include trim offset.



|      | (UNIT:mm)          |
|------|--------------------|
| ITEM | DIMENSIONS         |
| D    | 6.50±0.10          |
| Е    | 4.40±0.10          |
| HE   | 6.40±0.20          |
| А    | 1.45 MAX.          |
| A1   | 0.10±0.10          |
| A2   | 1.15               |
| е    | 0.65±0.12          |
| bp   | 0.22 + 0.10 - 0.05 |
| С    | 0.15 + 0.05 - 0.02 |
| L    | 0.50±0.20          |
| У    | 0.10               |
| θ    | 0° to 10°          |
|      |                    |

#### © 2012 Renesas Electronics Corporation. All rights reserved.



# 4.4 24-pin products

R5F1057AGNA, R5F1057AANA

| JEITA Package code | RENESAS code | Previous code  | MASS(TYP.)[g] |
|--------------------|--------------|----------------|---------------|
| P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-3 | 0.04          |









| Referance<br>Symbol | Dimension in Millimeters |      |      |
|---------------------|--------------------------|------|------|
|                     | Min                      | Nom  | Max  |
| D                   | 3.95                     | 4.00 | 4.05 |
| E                   | 3.95                     | 4.00 | 4.05 |
| A                   |                          |      | 0.80 |
| A <sub>1</sub>      | 0.00                     |      |      |
| b                   | 0.18                     | 0.25 | 0.30 |
| е                   |                          | 0.50 |      |
| Lp                  | 0.30                     | 0.40 | 0.50 |
| х                   |                          |      | 0.05 |
| у                   |                          |      | 0.05 |
| Z <sub>D</sub>      |                          | 0.75 |      |
| Z <sub>E</sub>      |                          | 0.75 |      |
| C <sub>2</sub>      | 0.15                     | 0.20 | 0.25 |
| D <sub>2</sub>      |                          | 2.50 |      |
| E <sub>2</sub>      |                          | 2.50 |      |

© 2013 Renesas Electronics Corporation. All rights reserved.

