

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
|                            |                                                                                 |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, UART/USART                                               |
| Peripherals                | LVD, POR, WDT                                                                   |
| Number of I/O              | 21                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 1.5K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 11x10b; D/A 2x8b                                                            |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 25-WFLGA                                                                        |
| Supplier Device Package    | 25-LGA (3x3)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f1058agla-w0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G11 1. OUTLINE

| Pin<br>count | Package                                               | Ordering Part Number                                             |
|--------------|-------------------------------------------------------|------------------------------------------------------------------|
| 10 pins      | 10-pin plastic LSSOP<br>(4.4 × 3.6 mm, 0.65 mm pitch) | R5F1051AGSP#30, R5F1051AASP#30<br>R5F1051AGSP#50, R5F1051AASP#50 |
| 16 pins      | 16-pin plastic SSOP<br>(4.4 × 5.0 mm, 0.65 mm pitch)  | R5F1054AGSP#30, R5F1054AASP#30<br>R5F1054AGSP#50, R5F1054AASP#50 |
| 20 pins      | 20-pin plastic LSSOP<br>(4.4 × 6.5 mm, 0.65 mm pitch) | R5F1056AGSP#30,R5F1056AASP#30<br>R5F1056AGSP#50,R5F1056AASP#50   |
| 24 pins      | 24-pin plastic HWQFN<br>(4 × 4 mm, 0.50 mm pitch)     | R5F1057AGNA#U0,R5F1057AANA#U0<br>R5F1057AGNA#W0,R5F1057AANA#W0   |
| 25 pins      | 25-pin plastic WFLGA<br>(3 × 3 mm, 0.50 mm pitch)     | R5F1058AGLA#U0,R5F1058AALA#U0<br>R5F1058AGLA#W0,R5F1058AALA#W0   |

Caution 1. For the fields of application, refer to Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G11.

Caution 2. The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.

RL78/G11 1. OUTLINE

## 1.3 Pin Configuration (Top View)

## 1.3.1 10-pin products

• 10-pin plastic LSSOP (4.4 × 3.6 mm, 0.65 mm pitch)



### **1.3.2 16-pin products**

• 16-pin plastic SSOP (4.4 × 5.0 mm, 0.65 mm pitch)



## 1.3.3 20-pin products

• 20-pin plastic LSSOP (4.4 × 6.5 mm, 0.65 mm pitch)



Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

**Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0 to 3 (PIOR0 to PIOR3).

### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

(2/5)

| Items                         | Symbol | Conditions                                                |                                                      | MIN. | TYP. | MAX.           | Unit |
|-------------------------------|--------|-----------------------------------------------------------|------------------------------------------------------|------|------|----------------|------|
| Output current, low<br>Note 1 | IOL1   | Per pin for P00, P01, P30 to P33, P40, and P51 to P56     |                                                      |      |      | 20.0<br>Note 2 | mA   |
|                               |        | Total of P00, P01, and P40                                | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}$ |      |      | 70.0           | mA   |
|                               |        | (When duty ≤ 70% Note 3)                                  | 2.7 V ≤ EV <sub>DD</sub> < 4.0 V                     |      |      | 15.0           | mA   |
|                               |        |                                                           | 1.8 V ≤ EV <sub>DD</sub> < 2.7 V                     |      |      | 9.0            | mA   |
|                               |        |                                                           | 1.6 V ≤ EV <sub>DD</sub> < 1.8 V                     |      |      | 4.5            | mA   |
|                               |        | Total of P30 to P33, and P51 to P56                       | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}$ |      |      | 80.0           | mA   |
|                               |        | (When duty ≤ 70% <sup>Note 3</sup> )                      | 2.7 V ≤ EV <sub>DD</sub> < 4.0 V                     |      |      | 35.0           | mA   |
|                               |        |                                                           | 1.8 V ≤ EV <sub>DD</sub> < 2.7 V                     |      |      | 20.0           | mA   |
|                               |        |                                                           | 1.6 V ≤ EV <sub>DD</sub> < 1.8 V                     |      |      | 10.0           | mA   |
|                               |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> ) |                                                      |      |      | 150.0          | mA   |
| IOL2                          | lOL2   | Per pin for P20 to P23                                    |                                                      |      |      | 0.4<br>Note 2  | mA   |
|                               |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> ) | $1.6~V \leq V_{DD} \leq 5.5~V$                       |      |      | 1.6            | mA   |

- Note 1. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the Vss pin.
- Note 2. Do not exceed the total current value.
- **Note 3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(IoL \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and IoL = 10.0 mA Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

<R>

### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

(3/5)

| Items               | Symbol | Conditions                                | 3                                                             | MIN.     | TYP. | MAX.     | Unit |
|---------------------|--------|-------------------------------------------|---------------------------------------------------------------|----------|------|----------|------|
| Input voltage, high | VIH1   | P00, P01, P30 to P33, P40, and P51 to P56 | Normal mode                                                   | 0.8 EVDD |      | EVDD     | V    |
|                     | VIH2   | P00, P30 to P32, P40, P51 to P56          | TTL mode $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}$ | 2.2      |      | EVDD     | V    |
|                     |        |                                           | TTL mode<br>3.3 V ≤ EV <sub>DD</sub> < 4.0 V                  | 2.0      |      | EVDD     | V    |
|                     |        |                                           | TTL mode<br>1.6 V ≤ EV <sub>DD</sub> < 3.3 V                  | 1.5      |      | EVDD     | V    |
|                     | VIH3   | P20 to P23 (digital input)                | 0.7 Vdd                                                       |          | VDD  | V        |      |
|                     | VIH4   | P121, P122, P125, P137, EXCL              | K, RESET                                                      | 0.8 VDD  |      | Vdd      | V    |
| Input voltage, low  | VIL1   | P00, P01, P30 to P33, P40, and P51 to P56 |                                                               |          |      | 0.2 EVDD | ٧    |
|                     | VIL2   | P00, P30 to P32, P40, P51 to P56          | TTL mode $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}$ | 0        |      | 0.8      | V    |
|                     |        |                                           | TTL mode<br>3.3 V ≤ EV <sub>DD</sub> < 4.0 V                  | 0        |      | 0.5      | V    |
|                     |        |                                           | TTL mode<br>1.6 V ≤ EV <sub>DD</sub> < 3.3 V                  | 0        |      | 0.32     | V    |
|                     | VIH3   | P20 to P23 (digital input)                |                                                               | 0        |      | 0.3 VDD  | V    |
|                     | VIH4   | P121, P122, P125, P137, EXCL              | K, RESET                                                      | 0        |      | 0.2 Vdd  | ٧    |

Caution The maximum value of VIH of pins P00, P01, P20, P30 to P33, P40 and P51 to P56 is VDD or EVDD, even in the N-ch open-drain mode.

(P20: VDD

P00, P01, P30 to P33, P40, P51 to P56: EVDD)

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

### 2.4 AC Characteristics

## (TA = -40 to +85°C, 1.6 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

(1/2)

| Items                                    | Symbol                        |                                                    | Conditions                 |                                                                     | MIN.           | TYP. | MAX. | Unit |
|------------------------------------------|-------------------------------|----------------------------------------------------|----------------------------|---------------------------------------------------------------------|----------------|------|------|------|
| Instruction cycle                        | Tcy                           | Main system clock                                  | HS (high-speed main)       | $2.7~V \leq V_{DD} \leq 5.5~V$                                      | 0.04167        |      | 1    | μS   |
| (minimum instruction                     |                               | (fmain) operation                                  | mode                       | $2.4 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$                 | 0.0625         |      | 1    | μS   |
| execution time)                          |                               |                                                    | LS (low-speed main) mode   | $1.8 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$<br>PMMC. MCSEL = 0 | 0.125          |      | 1    | μS   |
|                                          |                               |                                                    |                            | 1.8 V ≤ VDD ≤ 5.5 V<br>PMMC. MCSEL = 1                              | 0.25           |      | 1    |      |
|                                          |                               |                                                    | LP (low-power main) mode   | $1.8~V \le V \text{DD} \le 5.5~V$                                   |                | 1    |      | μS   |
|                                          |                               |                                                    | LV (low-voltage main) mode | $1.6~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$                    | 0.25           |      | 1    | μS   |
|                                          |                               | Subsystem clock (fsub) operation                   | fiL                        | $1.8 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$                    |                | 66.7 |      | μS   |
|                                          |                               | In the self-                                       | HS (high-speed main)       | $2.7~V \leq V_{DD} \leq 5.5~V$                                      | 0.04167        |      | 1    | μS   |
|                                          |                               | programming                                        | mode                       | $2.4 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$                 | 0.0625         |      | 1    | μS   |
|                                          |                               | mode                                               | LS (low-speed main) mode   | $1.8 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$                    | 0.125          |      | 1    | μS   |
|                                          |                               |                                                    | LV (low-voltage main) mode | $1.8~V \le VDD \le 5.5~V$                                           | 0.25           |      | 1    | μs   |
| External system                          | fEX                           | $2.7 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$ | /                          | 1                                                                   | 1              |      | 20   | MHz  |
| clock frequency                          |                               | 2.4 V ≤ V <sub>DD</sub> < 2.7 \                    | /                          |                                                                     | 1              |      | 16   | MHz  |
|                                          |                               | 1.8 V ≤ V <sub>DD</sub> < 2.4 \                    | /                          |                                                                     | 1              |      | 8    | MHz  |
|                                          |                               | 1.6 V ≤ V <sub>DD</sub> < 1.8 \                    | /                          |                                                                     | 1              |      | 4    | MHz  |
| External system                          | texH,                         | $2.7 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$ | /                          |                                                                     | 24             |      |      | ns   |
| clock input high-/low-                   | texL                          | 2.4 V ≤ V <sub>DD</sub> < 2.7 \                    | /                          |                                                                     | 30             |      |      | ns   |
| level width                              |                               | 1.8 V ≤ V <sub>DD</sub> < 2.4 \                    | /                          |                                                                     | 60             |      |      | ns   |
|                                          |                               | 1.6 V ≤ V <sub>DD</sub> < 1.8 V                    |                            |                                                                     |                |      |      | ns   |
| TI00 to TI03 input high-/low-level width | tTIH,<br>tTIL <sup>Note</sup> |                                                    |                            |                                                                     | 1/fмск +<br>10 |      |      | ns   |

**Note** Following conditions must be satisfied on low level interface of EVDD < VDD.

 $1.8 \text{ V} \le \text{EVdd} \le 2.7 \text{ V: MIN. } 125 \text{ ns}$   $1.6 \text{ V} \le \text{EVdd} < 1.8 \text{ V: MIN. } 250 \text{ ns}$ 

Remark fMCK: Timer array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of timer mode register mn (TMRmn). m: Unit number (m = 0), n: Channel number (n = 0 to 3))

### $(TA = -40 \text{ to } +85^{\circ}C, 1.8 \text{ V} \le EVDD \le VDD \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$

(2/2)

| Parameter     | Symbol |                                                                                                      | Conditions                                                                                                | ,                                                                                                      | gh-speed<br>) Mode | ,             | w-speed<br>) Mode | ,             | w-power<br>) mode | ,             | v-voltage<br>) Mode | Unit   |     |
|---------------|--------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------|---------------|-------------------|---------------|-------------------|---------------|---------------------|--------|-----|
|               |        |                                                                                                      |                                                                                                           | MIN.                                                                                                   | MAX.               | MIN.          | MAX.              | MIN.          | MAX.              | MIN.          | MAX.                |        |     |
| Transfer rate |        | Transmission                                                                                         | $4.0 \text{ V} \leq \text{EVDD} \leq 5.5 \text{ V},$ $2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}$   |                                                                                                        | Note 1             |               | Note 1            |               | Note 1            |               | Note 1              | bps    |     |
|               |        | Theoretical value of the maximum transfer rate $C_b = 50$ pF, $R_b = 1.4$ k $\Omega$ , $V_b = 2.7$ V |                                                                                                           | 2.8<br>Note 2                                                                                          |                    | 2.8<br>Note 2 |                   | 2.8<br>Note 2 |                   | 2.8<br>Note 2 | Mbps                |        |     |
|               |        |                                                                                                      |                                                                                                           | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{Vb} \le 2.7 \text{ V}$ |                    | Note 3        |                   | Note 3        |                   | Note 3        |                     | Note 3 | bps |
|               |        |                                                                                                      | Theoretical value of the maximum transfer rate $C_b = 50$ pF, $R_b = 2.7$ k $\Omega$ , $V_b = 2.3$ V      |                                                                                                        | 1.2<br>Note 4      |               | 1.2<br>Note 4     |               | 1.2<br>Note 4     |               | 1.2<br>Note 4       | Mbps   |     |
|               |        |                                                                                                      | $1.8 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V}$ |                                                                                                        | Notes 5, 6         |               | Notes 5, 6        |               | Notes 5, 6        |               | Notes 5, 6          | bps    |     |
|               |        |                                                                                                      | Theoretical value of the maximum transfer rate $C_b = 50$ pF, $R_b = 5.5$ k $\Omega$ , $V_b = 1.6$ V      |                                                                                                        | 0.43<br>Note 7     |               | 0.43<br>Note 7    |               | 0.43<br>Note 7    |               | 0.43<br>Note 7      | Mbps   |     |

Note 1. The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when  $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}$  and  $2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V}$ 

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln \left(1 - \frac{2.2}{V_b}\right)\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.2}{V_b})\} }{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits} }$$

- Note 2. This value as an example is calculated when the conditions described in the "Conditions" column are met.

  Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.
- Note 3. The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when  $2.7 \text{ V} \le \text{EV}_{DD} \le 4.0 \text{ V}$  and  $2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$

Maximum transfer rate = 
$$\frac{}{\left\{-C_b \times R_b \times In \left(1 - \frac{2.0}{V_b}\right)\right\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}}$$

**Note 4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.

Note 5. Use it with  $EVDD \ge Vb$ .



<sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides

<sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides

# (7) Communication at different potential (1.8 V, 2.5 V, 3.0 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

(TA = -40 to +85°C, 2.7 V  $\leq$  EVDD = VDD  $\leq$  5.5 V, Vss = 0 V)

(1/2)

| Parameter                                        | Sym<br>bol   |                                                                                                                                                                                                                                                                                                                                                                                | Conditions                                                                                                                                                                                                                                 | ` `                               | h-speed<br>Mode | LS (low<br>main) | /-speed<br>Mode | ,                | v-power<br>mode | ,                | -voltage<br>Mode | Unit |
|--------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------|------------------|-----------------|------------------|-----------------|------------------|------------------|------|
|                                                  |              |                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                            | MIN.                              | MAX.            | MIN.             | MAX.            | MIN.             | MAX.            | MIN.             | MAX.             |      |
| SCKp cycle time                                  | tkcy1        | tkcY1 ≥ 2/fcLK                                                                                                                                                                                                                                                                                                                                                                 | $\begin{split} 4.0 \ V &\leq E V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 20 \ pF, \ R_b = 1.4 \ k\Omega \end{split}$                                                                                               | 200                               |                 | 1150             |                 | 1150             |                 | 1150             |                  | ns   |
|                                                  |              | tkcy1 ≥ 2/fclk                                                                                                                                                                                                                                                                                                                                                                 | $\begin{split} 2.7 & \text{ V} \leq \text{EV}_{\text{DD}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{split}$ | 300                               |                 |                  |                 |                  |                 |                  |                  | ns   |
| SCKp high-level width                            | <b>t</b> кн1 | $4.0 \text{ V} \leq \text{EV}_{DD} \leq$<br>$2.7 \text{ V} \leq \text{V}_{b} \leq 4.0$<br>$C_{b} = 20 \text{ pF, Rb}$                                                                                                                                                                                                                                                          | 0 V,                                                                                                                                                                                                                                       | tксү1/2<br>- 50                   |                 | tксү1/2<br>- 50  |                 | tксү1/2<br>- 50  |                 | tксү1/2<br>- 50  |                  | ns   |
|                                                  |              | $2.7 \text{ V} \leq \text{EV}_{DD} \leq$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2.$ $C_{b} = 20 \text{ pF, Rb}$                                                                                                                                                                                                                                                                 | 7 V,                                                                                                                                                                                                                                       | tксү1/2<br>- 120                  |                 | tксу1/2<br>- 120 |                 | tксү1/2<br>- 120 |                 | tксу1/2<br>- 120 |                  | ns   |
| SCKp low-level<br>width                          | tkl1         | $ \begin{aligned} 4.0 \ V &\leq EV_{DD} \leq \\ 2.7 \ V &\leq V_b \leq 4. \\ C_b &= 20 \ \text{pF}, \ R_b \\ 2.7 \ V &\leq EV_{DD} \leq \\ 2.3 \ V &\leq V_b \leq 2. \\ C_b &= 20 \ \text{pF}, \ R_b \end{aligned} $                                                                                                                                                           | 0 V,<br>= 1.4 kΩ<br>4.0 V,<br>7 V,                                                                                                                                                                                                         | tkcy1/2<br>- 7<br>tkcy1/2<br>- 10 |                 | tkcy1/2<br>- 50  |                 | tксү1/2<br>- 50  |                 | tксү1/2<br>- 50  |                  | ns   |
| SIp setup time (to SCKp↑) Note 1                 | tsık1        | $C_b - 20 \text{ pF}, R_b$<br>$4.0 \text{ V} \le \text{EV}_{DD} \le 2.7 \text{ V} \le V_b \le 4.$<br>$C_b = 20 \text{ pF}, R_b$<br>$2.7 \text{ V} \le \text{EV}_{DD} \le 2.$<br>$2.3 \text{ V} \le V_b \le 2.$                                                                                                                                                                 | 5.5 V,<br>0 V,<br>= 1.4 kΩ<br>4.0 V,                                                                                                                                                                                                       | 58<br>121                         |                 | 479              |                 | 479              |                 | 479              |                  | ns   |
| SIp hold time (from SCKp↑) Note 1                | tksi1        | $C_b = 20 \text{ pF, Rb}$ $4.0 \text{ V} \leq \text{EV}_{DD} \leq$ $2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ Cb} = 20 \text{ pF, Rb}$                                                                                                                                                                                                                                     | = 2.7 kΩ<br>: 5.5 V,<br>0 V,                                                                                                                                                                                                               | 10                                |                 | 10               |                 | 10               |                 | 10               |                  | ns   |
|                                                  |              | $2.7 \text{ V} \leq \text{EV}_{DD} < 2.3 \text{ V} \leq \text{V}_{b} \leq 2.$<br>$C_{b} = 20 \text{ pF}, R_{b}$                                                                                                                                                                                                                                                                | 4.0 V,<br>7 V,                                                                                                                                                                                                                             |                                   |                 |                  |                 |                  |                 | -                |                  | -    |
| Delay time from<br>SCKp↓ to SOp<br>output Note 1 | tkso1        | $4.0 \text{ V} \leq \text{EV}_{DD} \leq$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ C}_{b} = 20 \text{ pF, Rb}$                                                                                                                                                                                                                                                          | 0 V,                                                                                                                                                                                                                                       |                                   | 60              |                  | 60              |                  | 60              |                  | 60               | ns   |
|                                                  |              | $2.7 \text{ V} \leq \text{EV}_{DD} \leq$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2.$ $C_{b} = 20 \text{ pF, Rb}$                                                                                                                                                                                                                                                                 | 7 V,                                                                                                                                                                                                                                       |                                   | 130             |                  | 130             |                  | 130             |                  | 130              |      |
| SIp setup time (to SCKp↓) Note 2                 | tsıĸ1        | $4.0 \text{ V} \leq \text{EV}_{DD} \leq$<br>$2.7 \text{ V} \leq \text{V}_{b} \leq 4.0$<br>$C_{b} = 20 \text{ pF, Rb}$                                                                                                                                                                                                                                                          | 0 V,                                                                                                                                                                                                                                       | 23                                |                 | 110              |                 | 110              |                 | 110              |                  | ns   |
|                                                  |              | $2.7 \text{ V} \leq \text{EV}_{DD} \leq$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2.$ $C_{b} = 20 \text{ pF, Rb}$                                                                                                                                                                                                                                                                 | 7 V,                                                                                                                                                                                                                                       | 33                                |                 |                  |                 |                  |                 |                  |                  |      |
| SIp hold time (from SCKp↓) Note 2                | tksii        | $\begin{array}{l} 4.0 \; \text{V} \leq \text{EV}_{\text{DD}} \leq \\ 2.7 \; \text{V} \leq \text{V}_{\text{b}} \leq 4. \\ \text{C}_{\text{b}} = 20 \; \text{pF}, \; \text{R}_{\text{b}} \\ \\ 2.7 \; \text{V} \leq \text{EV}_{\text{DD}} \leq \\ 2.3 \; \text{V} \leq \text{V}_{\text{b}} \leq 2. \\ \text{C}_{\text{b}} = 20 \; \text{pF}, \; \text{R}_{\text{b}} \end{array}$ | 0 V,<br>= 1.4 kΩ<br>4.0 V,<br>7 V,                                                                                                                                                                                                         | 10                                |                 | 10               |                 | 10               |                 | 10               |                  | ns   |

# (8) Communication at different potential (1.8 V, 2.5 V, 3.0 V) (CSI mode) (master mode, SCKp... internal clock output)

(TA = -40 to +85°C, 1.8 V  $\leq$  EVDD  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

(1/2)

| Parameter                 | Sym   |                                                                                                 | Conditions                                                                                                                                                                                                                                  |                  | h-speed<br>Mode | LS (low<br>main) | /-speed<br>Mode | ,                | v-power<br>mode | LV (low-<br>main) | •    | Unit |
|---------------------------|-------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------|-----------------|------------------|-----------------|-------------------|------|------|
|                           | DOI   |                                                                                                 |                                                                                                                                                                                                                                             | MIN.             | MAX.            | MIN.             | MAX.            | MIN.             | MAX.            | MIN.              | MAX. |      |
| SCKp cycle time           | tkcy1 | tkcy1 ≥ 4/fclk                                                                                  | $ \begin{aligned} 4.0 & \ V \leq EV_{DD} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b & = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                                                                        | 300              |                 | 1150             |                 | 1150             |                 | 1150              |      | ns   |
|                           |       |                                                                                                 | $\begin{split} 2.7 & \text{ V} \leq \text{EV}_{\text{DD}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} &= 30 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{split}$ | 500              |                 | -                |                 |                  |                 |                   |      | ns   |
|                           |       |                                                                                                 | $\begin{split} &1.8 \; \text{V} \leq \text{EV}_{\text{DD}} < 3.3 \; \text{V}, \\ &1.6 \; \text{V} \leq \text{V}_{b} \leq 2.0 \; \text{V} \; \text{Note}, \\ &C_{b} = 30 \; \text{pF}, \; R_{b} = 5.5 \; \text{k}\Omega \end{split}$         | 1150             |                 |                  |                 |                  |                 |                   |      | ns   |
| SCKp high-<br>level width | tĸн1  | 4.0 V ≤ EV <sub>DD</sub> ≤ C <sub>b</sub> = 30 pF, R <sub>b</sub>                               | $ 5.5 \text{ V}, 2.7 \text{ V} \le \text{Vb} \le 4.0 \text{ V}, $ = 1.4 kΩ                                                                                                                                                                  | tксү1/2<br>- 75  |                 | tксү1/2<br>- 75  |                 | tксү1/2<br>- 75  |                 | tксү1/2<br>- 75   |      | ns   |
|                           |       | 2.7 V ≤ EV <sub>DD</sub> <<br>C <sub>b</sub> = 30 pF, R <sub>b</sub>                            | $ = 4.0 \text{ V}, 2.3 \text{ V} \le \text{Vb} \le 2.7 \text{ V}, $<br>= 2.7 kΩ                                                                                                                                                             | tксү1/2<br>- 170 |                 | tксү1/2<br>- 170 |                 | tксү1/2<br>- 170 |                 | tксү1/2<br>- 170  |      | ns   |
|                           |       | $1.8 \text{ V} \leq \text{EV}_{\text{DD}} < \\ \text{Note}, \\ \text{Cb} = 30 \text{ pF, Rb}$   | $\sim 3.3 \text{ V}, 1.6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V}$<br>= 5.5 kΩ                                                                                                                                                          | tkcy1/2<br>- 458 |                 | tксү1/2<br>- 458 |                 | tксү1/2<br>- 458 |                 | tксү1/2<br>- 458  |      | ns   |
| SCKp low-level width      | tĸL1  | 4.0 V ≤ EV <sub>DD</sub> ≤ C <sub>b</sub> = 30 pF, R <sub>b</sub>                               | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{Vb} \leq 4.0 \text{ V},$<br>= 1.4 k $\Omega$                                                                                                                                                  | tксү1/2<br>- 12  |                 | tксү1/2<br>- 50  |                 | tkcy1/2<br>- 50  |                 | tксү1/2<br>- 50   |      | ns   |
|                           |       | 2.7 V ≤ EV <sub>DD</sub> <<br>C <sub>b</sub> = 30 pF, R <sub>b</sub>                            | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{Vb} \le 2.7 \text{ V},$<br>= 2.7 kΩ                                                                                                                                                               | tксү1/2<br>- 18  |                 |                  |                 |                  |                 |                   |      |      |
|                           |       | $1.8 \text{ V} \leq \text{EV}_{\text{DD}} \leq \text{Note},$ $C_{\text{b}} = 30 \text{ pF, Rb}$ | $\sim 3.3 \text{ V}, 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}$<br>= 5.5 kΩ                                                                                                                                                 | tkcy1/2<br>- 50  |                 |                  |                 |                  |                 |                   |      | ns   |

Note Use it with  $EVDD \ge Vb$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (EVDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the page after the next page.)

## 2.6 Analog Characteristics

### 2.6.1 A/D converter characteristics

#### Classification of A/D converter characteristics

| Reference Voltage Input channel                              | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = V <sub>DD</sub><br>Reference voltage (-) = Vss | Reference voltage (+) = Vвся<br>Reference voltage (-)= AVREFM |
|--------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------|
| ANI0 to ANI3                                                 | Refer to 2.6.1 (1).                                              | Refer to 2.6.1 (3).                                                    | Refer to 2.6.1 (4).                                           |
| ANI16 to ANI22                                               | Refer to 2.6.1 (2).                                              |                                                                        |                                                               |
| Internal reference voltage Temperature sensor output voltage | Refer to <b>2.6.1 (1)</b> .                                      |                                                                        | _                                                             |

(1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI2 and ANI3, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +85°C, 1.6 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                           | Symbol | Condition                                                         | ns                                               | MIN.   | TYP.                  | MAX.   | Unit |
|-------------------------------------|--------|-------------------------------------------------------------------|--------------------------------------------------|--------|-----------------------|--------|------|
| Resolution                          | RES    |                                                                   |                                                  | 8      |                       | 10     | bit  |
| Overall error Note 1                | AINL   | 10-bit resolution                                                 | 1.8 V ≤ AVREFP ≤ 5.5 V                           |        | 1.2                   | ±3.5   | LSB  |
|                                     |        | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                       | 1.6 V ≤ AVREFP ≤ 5.5 V Note 4                    |        | 1.2                   | ±7.0   | LSB  |
| Conversion time                     | tconv  | 10-bit resolution                                                 | $3.6~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 2.125  |                       | 39     | μs   |
|                                     |        | Target pin: ANI2 and ANI3                                         | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 3.1875 |                       | 39     | μs   |
|                                     |        |                                                                   | $1.8~V \leq V_{DD} \leq 5.5~V$                   | 17     |                       | 39     | μs   |
|                                     |        |                                                                   | $1.6~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 57     |                       | 95     | μS   |
|                                     |        | 10-bit resolution                                                 | $3.6~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 2.375  |                       | 39     | μs   |
|                                     |        | Target pin: Internal reference voltage,                           | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 3.5625 |                       | 39     | μs   |
|                                     |        | and temperature sensor output voltage                             | $1.8~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 17     |                       | 39     | μS   |
| Zero-scale error Notes 1, 2         | Ezs    | 10-bit resolution                                                 | 1.8 V ≤ AVREFP ≤ 5.5 V                           |        |                       | ±0.25  | %FSR |
|                                     |        | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                       | 1.6 V ≤ AVREFP ≤ 5.5 V Note 4                    |        |                       | ±0.50  | %FSR |
| Full-scale error Notes 1, 2         | Ers    | 10-bit resolution                                                 | 1.8 V ≤ AVREFP ≤ 5.5 V                           |        |                       | ±0.25  | %FSR |
|                                     |        | AVREFP = VDD Note 3                                               | 1.6 V ≤ AVREFP ≤ 5.5 V Note 4                    |        |                       | ±0.50  | %FSR |
| Integral linearity error Note 1     | ILE    | 10-bit resolution                                                 | 1.8 V ≤ AVREFP ≤ 5.5 V                           |        |                       | ±2.5   | LSB  |
|                                     |        | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                       | 1.6 V ≤ AVREFP ≤ 5.5 V Note 4                    |        |                       | ±5.0   | LSB  |
| Differential linearity error Note 1 | DLE    | 10-bit resolution                                                 | 1.8 V ≤ AVREFP ≤ 5.5 V                           |        |                       | ±1.5   | LSB  |
|                                     |        | AVREFP = VDD Note 3                                               | 1.6 V ≤ AVREFP ≤ 5.5 V Note 4                    |        |                       | ±2.0   | LSB  |
| Analog input voltage                | Vain   | ANI2 and ANI3                                                     |                                                  | 0      |                       | AVREFP | V    |
|                                     |        | Internal reference voltage (1.8 V ≤ VDD ≤ 5.5 V)                  |                                                  | \      | / <sub>BGR</sub> Note | 5      | V    |
|                                     |        | Temperature sensor output voltage (1.8 V $\leq$ VDD $\leq$ 5.5 V) |                                                  | Vī     | MPS25 Not             | te 5   | V    |

Note 1. Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (%FSR) to the full-scale value.

**Note 3.** When AVREFP < VDD, the MAX, values are as follows.

Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add  $\pm 0.05\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AVREFP = VDD.

**Note 4.** Values when the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).

Note 5. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic.



## 2.6.4 Comparator

(Comparator 0: TA = -40 to +85°C, 2.7 V  $\leq$  EVDD  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V) (Comparator 1: TA = -40 to +85°C, 1.6 V  $\leq$  EVDD  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter                                                               | Symbol | Cor                                                   | nditions                                  | MIN.          | TYP.                   | MAX.                         | Unit |
|-------------------------------------------------------------------------|--------|-------------------------------------------------------|-------------------------------------------|---------------|------------------------|------------------------------|------|
| Input voltage range                                                     | VIREF0 | IVREF0 pin                                            |                                           | 0             |                        | V <sub>DD</sub> - 1.4 Note 1 | V    |
|                                                                         | VIREF1 | IVREF1 pin                                            |                                           | 1.4<br>Note 1 |                        | VDD                          | V    |
|                                                                         | VICMP  | IVCMP0 pin                                            |                                           | -0.3          |                        | V <sub>DD</sub> + 0.3        | V    |
|                                                                         |        | IVCMP1 pin -0.3                                       |                                           |               | EV <sub>DD</sub> + 0.3 | V                            |      |
| Output delay                                                            | td     | V <sub>DD</sub> = 3.0 V<br>Input slew rate > 50 mV/μs | Comparator high-speed mode, standard mode |               |                        | 1.2                          | μs   |
|                                                                         |        |                                                       | Comparator high-speed mode, window mode   |               |                        | 1.5                          | μs   |
|                                                                         |        |                                                       | Comparator low-speed mode, standard mode  |               | 3                      |                              | μs   |
|                                                                         |        |                                                       | Comparator low-speed mode, window mode    |               | 4                      |                              | μs   |
| Operation stabilization wait time                                       | tсмр   |                                                       |                                           | 100           |                        |                              | μs   |
| Reference voltage<br>declination in channel 0<br>of internal DAC Note 2 | ∆VIDAC |                                                       |                                           |               |                        | ± 2.5                        | LSB  |

Note 1. In window mode, make sure that VREF1 - VREF0  $\geq$  0.2 V.

Note 2. Only in CMP0

### 2.6.5 PGA

(Ta = -40 to +85°C, 2.7 V  $\leq$  EVDD  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter                                  | Symbol             | Cor                                           | nditions                                            | MIN.                        | TYP. | MAX.                           | Unit |
|--------------------------------------------|--------------------|-----------------------------------------------|-----------------------------------------------------|-----------------------------|------|--------------------------------|------|
| Input offset voltage                       | VIOPGA             |                                               |                                                     |                             |      | ±10                            | mV   |
| Input voltage range                        | VIPGA              |                                               |                                                     | 0                           |      | 0.9 ×<br>V <sub>DD</sub> /Gain | ٧    |
| Output voltage range                       | VIOHPGA            |                                               |                                                     | $0.93 \times V_{\text{DD}}$ |      |                                | V    |
|                                            | VIOLPGA            |                                               |                                                     |                             |      | $0.07 \times V_{DD}$           | V    |
| Gain error                                 |                    | x4, x8                                        |                                                     |                             |      | ±1                             | %    |
|                                            |                    | x16                                           |                                                     |                             |      | ±1.5                           | %    |
|                                            |                    | x32                                           |                                                     |                             |      | ±2                             | %    |
| Slew rate                                  | SRRPGA             | Rising When VIN = 0.1Vpb/gain to 0.9Vpb/gain. | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V<br>(Other than x32) | 3.5                         |      |                                | V/µs |
|                                            |                    | 10 to 90% of output                           | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V (x32)               | 3.0                         |      |                                |      |
|                                            |                    | voltage amplitude                             | 2.7 V ≤ V <sub>DD</sub> ≤ 4.0V                      | 0.5                         |      |                                |      |
|                                            | SR <sub>FPGA</sub> | Falling When VIN= 0.1Vpb/gain to 0.9Vpb/gain. | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V<br>(Other than x32) | 3.5                         |      |                                |      |
|                                            |                    | 90 to 10% of output                           | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V (x32)               | 3.0                         |      |                                |      |
|                                            |                    | voltage amplitude                             | 2.7 V ≤ V <sub>DD</sub> ≤ 4.0V                      | 0.5                         |      |                                |      |
| Reference voltage                          | <b>t</b> PGA       | x4, x8                                        |                                                     |                             |      | 5                              | μs   |
| stabilization wait<br>time <sup>Note</sup> |                    | x16, x32                                      |                                                     |                             |      | 10                             | μs   |

**Note** Time required until a state is entered where the DC and AC specifications of the PGA are satisfied after the PGA operation has been enabled (PGAEN = 1).

# 3. ELECTRICAL SPECIFICATIONS (TA = -40 to +105°C)

This chapter describes the following electrical specifications. Target products G: Industrial applications (TA = -40 to +105°C) R5F105xxGxx

- Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
- Caution 2. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product in the RL78/G11 User's Manual.
- Caution 3. Please contact Renesas Electronics sales office for derating of operation under TA = +85 to +105°C.

  Derating is the systematic reduction of load for the sake of improved reliability.
- Caution 4. When operating temperature exceeds 85°C, only HS (high-speed main) mode can be used as the flash operation mode. Regulator mode should be used with the normal setting (MCSEL = 0).
- Caution 5. The EVDD pin is not present on products with 24 or less pins. Accordingly, replace EVDD with VDD and the voltage condition  $1.6 \le \text{EVDD} \le 5.5 \text{ V}$  with  $1.6 \le \text{VDD} \le 5.5 \text{ V}$ .
- Remark When the products "G: Industrial applications" is used in the range of TA = -40 to +85°C, see 2. ELECTRICAL SPECIFICATIONS (TA = -40 to +85°C).

| Fields of application                              | A: Consumer applications                                                                                                                                                                                                                                                                                                                                                                                               | G: Industrial applications                                                                                                               |
|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Operating ambient temperature                      | TA = -40 to +85°C                                                                                                                                                                                                                                                                                                                                                                                                      | TA = -40 to +105°C                                                                                                                       |
| Operating mode Operating Voltage Range             | HS (High-speed main) mode: $2.7 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V} \text{ @ 1 MHz to 24 MHz}$ $2.4 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V} \text{ @ 1 MHz to 16 MHz}$ $LS \text{ (Low-speed main) mode:}$ $1.8 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V} \text{ @ 1 MHz to 8 MHz}$ $LV \text{ (Low-voltage main) mode:}$ $1.8 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V} \text{ @ 1 MHz to 4 MHz}$ | Only in HS (High-speed main) mode:<br>2.7 V $\leq$ VDD $\leq$ 5.5 V @ 1 MHz to 24 MHz<br>2.4 V $\leq$ VDD $\leq$ 5.5 V @ 1 MHz to 16 MHz |
| High-speed on-chip oscillator clock to an accuracy | 1.8 $V \le VDD \le 5.5 V$ :<br>$\pm 1.0\%$ @ TA = -20 to +85°C<br>$\pm 1.5\%$ @ TA = -40 to -20°C<br>1.6 $V \le VDD < 1.8 V$ :<br>$\pm 5.0\%$ @ TA = -20 to +85°C<br>$\pm 5.5\%$ @ TA = -40 to -20°C                                                                                                                                                                                                                   | 2.4 V \le VDD \le 5.5 V:<br>±2.0% @ TA = +85 to +105°C<br>±1.0% @ TA = -20 to +85°C<br>±1.5% @ TA = -40 to -20°C                         |
| Serial array unit                                  | UART CSI: fcLk/2 (12 Mbps are supported), fcLk/4 Simplified I <sup>2</sup> C                                                                                                                                                                                                                                                                                                                                           | UART CSI: fcLk/4 Simplified I <sup>2</sup> C                                                                                             |
| IICA                                               | Standard mode Fast mode Fast mode plus                                                                                                                                                                                                                                                                                                                                                                                 | Standard mode<br>Fast mode                                                                                                               |
| Voltage Detector                                   | • Rising: 1.67 V to 4.06 V (14 levels) • Falling: 1.63 V to 3.98 V (14 levels)                                                                                                                                                                                                                                                                                                                                         | • Rising: 2.61 V to 4.06 V (8 levels) • Falling: 2.55 V to 3.98 V (8 levels)                                                             |

**Remark** The electrical characteristics for "G: Industrial applications" differ from those for "A: Consumer applications" when the product is in use in an ambient temperature over 85°C. For details, see **3.1** to **3.10** in the following pages.

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, VSS = 0 V)

(2/2)

| Parameter        | C. mah al |           | Conditions                                          | HS (high-speed | HS (high-speed main) Mode |      |
|------------------|-----------|-----------|-----------------------------------------------------|----------------|---------------------------|------|
|                  | Symbol    |           | Conditions                                          | MIN.           | MAX.                      | Unit |
| SSI00 setup time | tssıĸ     | DAPmn = 0 | $2.7~\text{V} \leq \text{Vdd} \leq 3.6~\text{V}$    | 240            |                           | ns   |
|                  |           |           | $2.4~V \leq V_{DD} < 2.7~V$                         | 400            |                           | ns   |
|                  |           | DAPmn = 1 | $2.7~\text{V} \leq \text{Vdd} \leq 3.6~\text{V}$    | 1/fмск + 240   |                           | ns   |
|                  |           |           | $2.4~V \leq V_{DD} < 2.7~V$                         | 1/fмcк + 400   |                           | ns   |
| SSI00 hold time  | tkssi     | DAPmn = 0 | $2.7~\text{V} \leq \text{Vdd} \leq 3.6~\text{V}$    | 1/fмск + 240   |                           | ns   |
|                  |           |           | $2.4~V \leq V_{DD} < 2.7~V$                         | 1/fмск + 400   |                           | ns   |
|                  |           | DAPmn = 1 | $2.7~\text{V} \leq \text{Vdd} \leq 3.6~\text{V}$    | 240            |                           | ns   |
|                  |           |           | $2.4~\textrm{V} \leq \textrm{Vdd} < 2.7~\textrm{V}$ | 400            |                           | ns   |

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remark** p: CSI number (p = 00, 01, 10 and 11), m: Unit number (m = 0), n: Channel number (n = 0 to 3), g: PIM and POM numbers (g = 0, 2, 3 to 5, 12)

# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remark** p: CSI number (p = 00, 01, 10 and 11), m: Unit number (m = 0), n: Channel number (n = 0 to 3), g: PIM and POM numbers (g = 0, 2, 3 to 5 and 12)

### 3.7 RAM Data Retention Characteristics

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, VSS = 0 V)

| Parameter                     | Symbol | Conditions | MIN.      | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|-----------|------|------|------|
| Data retention supply voltage | VDDDR  |            | 1.44 Note |      | 5.5  | V    |

**Note** The value depends on the POR detection voltage. When the voltage drops, the RAM data is retained before a POR reset is effected, but RAM data is not retained when a POR reset is effected.



## 3.8 Flash Memory Programming Characteristics

#### $(TA = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EVDD} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Parameter                                      | Symbol | Conditions            |           | MIN.    | TYP.      | MAX. | Unit  |
|------------------------------------------------|--------|-----------------------|-----------|---------|-----------|------|-------|
| System clock frequency                         | fclk   |                       |           | 1       |           | 24   | MHz   |
| Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr  | Retained for 20 years | Ta = 85°C | 1,000   |           |      | Times |
| Number of data flash rewrites                  |        | Retained for 1 year   | TA = 25°C |         | 1,000,000 |      |       |
| Notes 1, 2, 3                                  |        | Retained for 5 years  | Ta = 85°C | 100,000 |           |      |       |
|                                                |        | Retained for 20 years | Ta = 85°C | 10,000  |           |      |       |

- Note 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.
- Note 2. When using flash memory programmer and Renesas Electronics self-programming library
- **Note 3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

## 3.9 Dedicated Flash Memory Programmer Communication (UART)

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |

## 3.10 Timing of Entry to Flash Memory Programming Modes

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Parameter                                                                                                                                                                | Symbol  | Conditions                                                 | MIN. | TYP. | MAX. | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------|------|------|------|------|
| How long from when an external reset ends until the initial communication settings are specified Note 1                                                                  | tsuinit | POR and LVD reset must end before the external reset ends. |      |      | 100  | ms   |
| How long from when the TOOL0 pin is placed at the low level until an external reset ends Note 1                                                                          | tsu     | POR and LVD reset must end before the external reset ends. | 10   |      |      | μS   |
| How long the TOOL0 pin must be kept at the low level after an external reset ends (excluding the processing time of the firmware to control the flash memory) Notes 1, 2 | thD     | POR and LVD reset must end before the external reset ends. | 1    |      |      | ms   |

Note 1. Deassertion of the POR and LVD reset signals must precede deassertion of the pin reset signal.

**Note 2.** This excludes the flash firmware processing time (723 μs).



<1> The low level is input to the TOOL0 pin.

<2> The external reset ends (POR and LVD reset must end before the external reset ends).

<3> The TOOL0 pin is set to the high level.

<4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

Remark tsuinit. The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from

when the external resets end.

tsu: How long from when the TOOL0 pin is placed at the low level until a pin reset ends
thd: How long to keep the TOOL0 pin at the low level from when the external resets end
(excluding the processing time of the firmware to control the flash memory)

<R>

## 4.2 16-pin products

R5F1054AGSP, R5F1054AASP

| JEITA Package code  | RENESAS code | Previous code | MASS(TYP.)[g] |
|---------------------|--------------|---------------|---------------|
| P-SSOP16-4.4x5-0.65 | PRSP0016JC-B | P16MA-65-FAB  | 0.08          |







Dimension in Millimeters Referance Symbol Nom Max Min 5.00 4.85 5.15  $D_1$ 5.05 5.20 5.35 Е 4.40 4.60 4.20  $A_2$ 1.50  $A_1$ 0.075 0.125 0.175 1.725 Α 0.17 0.32  $b_{\text{p}}$ 0.24 b<sub>1</sub> 0.22 С 0.20 0.14 0.17  $c_1$ 0.15 0° 8°  $H_{\mathsf{E}}$ 6.20 6.40 6.60 е 0.65 Х 0.13 0.10  $Z_D$ 0.225 L 0.50 0.65 0.35 1.00  $L_{1}$ 

Terminal cross section



| RF\ | /ISI  | ON           | HIST | <b>TORY</b>            |
|-----|-------|--------------|------|------------------------|
| 11  | , 101 | $\mathbf{v}$ | 1110 | $I \cup I \setminus I$ |

## RL78/G11 Datasheet

| Davi | Dete         |                         | Description                                                                                                                                                            |
|------|--------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page                    | Summary                                                                                                                                                                |
| 0.50 | Mar 31 2016  | _                       | First Edition issued                                                                                                                                                   |
| 1.00 | Sep 28 2016  | p.7                     | Modification of Pin Configuration in 1.3.3 25-pin products                                                                                                             |
|      |              | p.9                     | Addition of 1.5.1 20-pin products                                                                                                                                      |
|      |              | p.10                    | Addition of product name and Modification of Block Diagram in 1.5.2 24-pin, 25-pin products                                                                            |
|      |              | p.12                    | Addition of I <sup>2</sup> C bus in 1.6 Outline of Functions                                                                                                           |
|      |              | p.15                    | Modification of Conditions of I <sub>OH1</sub> , I <sub>OL1</sub> in 2.1 Absolute Maximum Ratings                                                                      |
|      |              | p.16                    | Modification of High-speed on-chip oscillator clock frequency accuracy and addition of D <sub>IMT</sub> , D <sub>IMV</sub> in 2.2.2 On-chip oscillator characteristics |
|      |              | p.17                    | Modification of Caution in 2.3.1 Pin characteristics                                                                                                                   |
|      |              | p.19                    | Modification of Input voltage, high and Input voltage, low in 2.3.1 Pin characteristics                                                                                |
|      |              | p.19, 20                | Modification of Caution in 2.3.1 Pin characteristics                                                                                                                   |
|      |              | p.22, 23,<br>24, 26, 27 | Modification of specifications in 2.3.2 Supply current characteristics                                                                                                 |
|      |              | p.29, 30                | Modification of specification in 2.4 AC Characteristics                                                                                                                |
|      |              | p.35                    | Modification of specifications in 2.5.1 Serial array unit (1)                                                                                                          |
|      |              | p.39                    | Modification of specifications in 2.5.1 Serial array unit (3)                                                                                                          |
|      |              | p.40, 42                | Modification of specification in 2.5.1 Serial array unit (4)                                                                                                           |
|      |              | p.62                    | Addition of LP (Low-power main) mode in 2.5.2 Serial interface IICA (1)                                                                                                |
|      |              | p.64                    | Addition of LP (Low-power main) mode in 2.5.2 Serial interface IICA (2)                                                                                                |
|      |              | p.65                    | Addition of LP (Low-power main) mode in 2.5.2 Serial interface IICA (3)                                                                                                |
|      |              | p.70                    | Modification of Conditions in 2.6.2 Temperature sensor haracteristics/internal reference voltage characteristic                                                        |
|      |              | p.79                    | Addition of description in 3 ELECTRICAL SPECIFICATIONS (TA = -40 to +105°C)                                                                                            |
|      |              | p.82                    | Modification of High-speed on-chip oscillator clock frequency accuracy and addition of D <sub>IMT</sub> , D <sub>IMV</sub> in 3.2.2 On-chip oscillator characteristics |
|      |              | p.83                    | Modification of Caution in 3.3.1 Pin characteristics                                                                                                                   |
|      |              | p.85                    | Modification of Input voltage, high and Input voltage, low in 3.3.1 Pin characteristics                                                                                |
|      |              | p.85, 86                | Modification of Caution in 3.3.1 Pin characteristics                                                                                                                   |
|      |              | p.88 to 91              | Modification of specifications in 3.3.2 Supply current characteristics                                                                                                 |
|      |              | p.97                    | Modification of specifications and specification table in 3.5.1 Serial array unit (1)                                                                                  |
|      |              | p.103                   | Modification of specifications in 3.5.1 Serial array unit (3)                                                                                                          |
|      |              | p.125                   | Modification of Conditions in 3.6.1 A/D converter characteristics (4)                                                                                                  |
|      |              | p.126                   | Modification of Conditions in 3.6.2 Temperature sensor haracteristics/internal reference voltage characteristic                                                        |
| 1.10 | Dec 28 2016  | p.4                     | Modification of 1.2 Ordering Information                                                                                                                               |
| 2.00 | Feb 15, 2018 | Throughout              | Addition of specifications of 10-pin and 16-pin products                                                                                                               |
|      |              | p.2                     | Modification of description in 1.1 Features                                                                                                                            |
|      |              | p.6                     | Modification of figure in 1.3.4 24-pin products                                                                                                                        |
|      |              | p.11                    | Modification of figure in 1.5.3 20-pin products                                                                                                                        |
|      |              | p.12                    | Modification of figure in 1.5.4 24-pin, 25-pin products                                                                                                                |

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment: industrial robots: etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU ROHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics

(Rev.4.0-1 November 2017)



### **SALES OFFICES**

# Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc.

1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-651-700, Fax: +44-1628-651-804

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germar Tel: +49-211-6503-0, Fax: +49-211-6503-132

Renesas Electronics (China) Co., Ltd.
Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.

Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Unit 1601-1611, 16/F., Tower 2, Grand Cent Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd.

13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tel: +82-2-558-3737, Fax: +82-2-558-5338