



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 4MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI                                                     |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 22                                                                        |
| Program Memory Size        | 3.5КВ (2К х 14)                                                           |
| Program Memory Type        | OTP                                                                       |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 128 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                 |
| Data Converters            | -                                                                         |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                            |
| Supplier Device Package    | 28-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c62b-04-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.3 PCL and PCLATH

The program counter (PC) specifies the address of the instruction to fetch for execution. The PC is 13 bits wide. The low byte is called the PCL register and is readable and writable. The high byte is called the PCH register. This register contains the PC<12:8> bits and is not directly accessible. All updates to the PCH register go through the PCLATH register.

#### 2.3.1 STACK

The stack allows any combination of up to 8 program calls and interrupts to occur. The stack contains the return address from this branch in program execution.

Mid-range devices have an 8 level deep hardware stack. The stack space is not part of either program or data space and the stack pointer is not accessible. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RET-FIE instruction execution. PCLATH is not modified when the stack is PUSHed or POPed.

After the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

### 2.4 Program Memory Paging

The CALL and GOTO instructions provide 11 bits of address to allow branching within any 2K program memory page. When doing a CALL or GOTO instruction, the upper bit of the address is provided by PCLATH<3>. The user must ensure that the page select bit is programmed to address the proper program memory page. If a return from a CALL instruction (or interrupt) is executed, the entire 13-bit PC is popped from the stack. Therefore, manipulation of the PCLATH<3> bit is not required for the return instructions.

#### 6.1 <u>Timer2 Operation</u>

The Timer2 output is also used by the CCP module to generate the PWM "On-Time", and the PWM period with a match with PR2.

The TMR2 register is readable and writable, and is cleared on any device reset.

The input clock (Fosc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits T2CKPS1:T2CKPS0 (T2CON<1:0>).

The match output of TMR2 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling) to generate a TMR2 interrupt (latched in flag bit TMR2IF, (PIR1<1>)).

The prescaler and postscaler counters are cleared when any of the following occurs:

- a write to the TMR2 register
- a write to the T2CON register
- any device reset (Power-on Reset, MCLR reset, Watchdog Timer reset or Brown-out Reset)

TMR2 is not cleared when T2CON is written.

#### 6.2 <u>Timer2 Interrupt</u>

The Timer2 module has an 8-bit period register PR2. Timer2 increments from 00h until it matches PR2 and then resets to 00h on the next increment cycle. PR2 is a readable and writable register. The PR2 register is initialized to FFh upon reset.

#### 6.3 Output of TMR2

The output of TMR2 (before the postscaler) is fed to the Synchronous Serial Port module, which optionally uses it to generate shift clock.

## TABLE 6-1 REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER

| Address | Name   | Bit 7                     | Bit 6          | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Value on<br>POR,<br>BOR | Value on<br>all other<br>resets |
|---------|--------|---------------------------|----------------|---------|---------|---------|--------|---------|---------|-------------------------|---------------------------------|
| 0Bh,8Bh | INTCON | GIE                       | PEIE           | TOIE    | INTE    | RBIE    | T0IF   | INTF    | RBIF    | 0000 000x               | 0000 000u                       |
| 0Ch     | PIR1   | -                         | ADIF           |         |         | SSPIF   | CCP1IF | TMR2IF  | TMR1IF  | -00-0000                | 0000 0000                       |
| 8Ch     | PIE1   | _                         | ADIE           | _       | _       | SSPIE   | CCP1IE | TMR2IE  | TMR1IE  | -0 0000                 | 0000 0000                       |
| 11h     | TMR2   | Timer2 mod                | lule's registe | r       |         |         |        |         |         | 0000 0000               | 0000 0000                       |
| 12h     | T2CON  | _                         | TOUTPS3        | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000               | -000 0000                       |
| 92h     | PR2    | R2 Timer2 Period Register |                |         |         |         |        |         |         |                         | 1111 1111                       |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the Timer2 module.

#### 8.3.1.3 TRANSMISSION

When the  $R/\overline{W}$  bit of the incoming address byte is set and an address match occurs, the  $R/\overline{W}$  bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The ACK pulse will be sent on the ninth bit and the CKP will be cleared by hardware, holding SCL low. Slave devices cause the master to wait by holding the SCL line low. The transmit data is loaded into the SSPBUF register, which in turn loads the SSPSR register. When bit CKP (SSP-CON<4>) is set, pin RC3/SCK/SCL releases SCL. When the SCL line goes high, the master may resume operating the SCL line and receiving data. The master must monitor the SCL pin prior to asserting another clock pulse. The slave devices may be holding off the master by stretching the clock. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 8-4).

An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF must be cleared in software, and the SSPSTAT register used to determine the status of the byte. Flag bit SSPIF is set on the falling edge of the ninth clock pulse.

As a slave-transmitter, the  $\overline{ACK}$  pulse from the masterreceiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line was high (not  $\overline{ACK}$ ), then the data transfer is complete. When the  $\overline{ACK}$  is latched by the slave, the slave logic is reset (resets SSPSTAT register) and the slave then monitors for another occurrence of the START bit. If the SDA line was low ( $\overline{ACK}$ ), the transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then pin RC3/SCK/SCL should be enabled by setting bit CKP.



FIGURE 8-4: I<sup>2</sup>C WAVEFORMS FOR TRANSMISSION (7-BIT ADDRESS)

# 9.0 ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE

Note: This section applies to the PIC16C72A only.

The analog-to-digital (A/D) converter module has five input channels.

The A/D allows conversion of an analog input signal to a corresponding 8-bit digital number (refer to Application Note AN546 for use of A/D Converter). The output of the sample and hold is the input into the converter, which generates the result via successive approximation. The analog reference voltage is software selectable to either the device's positive supply voltage (VDD) or the voltage level on the RA3/AN3/VREF pin.

The A/D converter has the feature of being able to operate while the device is in SLEEP mode. To operate in sleep, the A/D conversion clock must be derived from the A/D's internal RC oscillator.

Additional information on the A/D module is available in the PIC<sup>®</sup> MCU Mid-Range Reference Manual, (DS33023).

The A/D module has three registers. These registers are:

- A/D Result Register (ADRES)
- A/D Control Register 0 (ADCON0)
- A/D Control Register 1 (ADCON1)

A device reset forces all registers to their reset state. This forces the A/D module to be turned off, and any conversion is aborted.

The ADCON0 register, shown in Figure 9-1, controls the operation of the A/D module. The ADCON1 register, shown in Figure 9-2, configures the functions of the port pins. The port pins can be configured as analog inputs (RA3 can also be a voltage reference) or as digital I/O.

| R/W-0    | R/W-0                                                                                                                                                                                                                | R/W-0     | R/W-0       | R/W-0      | R/W-0   | U-0 | R/W-0 |                                                                                       |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------|------------|---------|-----|-------|---------------------------------------------------------------------------------------|--|--|--|
| ADCS1    | ADCS0                                                                                                                                                                                                                | CHS2      | CHS1        | CHS0       | GO/DONE | —   | ADON  | R = Readable bit                                                                      |  |  |  |
| bit7     |                                                                                                                                                                                                                      |           |             |            |         |     | bitO  | W = Writable bit<br>U = Unimplemented bit,<br>read as '0'<br>- n = Value at POR reset |  |  |  |
| bit 7-6: | 6: ADCS1:ADCS0: A/D Conversion Clock Select bits<br>00 = Fosc/2<br>01 = Fosc/8<br>10 = Fosc/32<br>11 = FRC (clock derived from an internal RC oscillator)                                                            |           |             |            |         |     |       |                                                                                       |  |  |  |
| bit 5-3: | 5-3: <b>CHS2:CHS0</b> : Analog Channel Select bits<br>000 = channel 0, (RA0/AN0)<br>001 = channel 1, (RA1/AN1)<br>010 = channel 2, (RA2/AN2)<br>011 = channel 3, (RA3/AN3)<br>100 = channel 4, (RA5/AN4)             |           |             |            |         |     |       |                                                                                       |  |  |  |
| bit 2:   | GO/DON                                                                                                                                                                                                               | E: A/D Co | nversion S  | Status bit |         |     |       |                                                                                       |  |  |  |
|          | If ADON = 1<br>1 = A/D conversion in progress (setting this bit starts the A/D conversion)<br>0 = A/D conversion not in progress (This bit is automatically cleared by hardware when the A/D conversion is complete) |           |             |            |         |     |       |                                                                                       |  |  |  |
| bit 1:   | Unimpler                                                                                                                                                                                                             | mented: F | Read as '0' |            |         |     |       |                                                                                       |  |  |  |
| bit 0:   | ADON: A/D On bit<br>1 = A/D converter module is operating<br>0 = A/D converter module is shutoff and consumes no operating current                                                                                   |           |             |            |         |     |       |                                                                                       |  |  |  |

#### **REGISTER 9-1: ADCON0 REGISTER (ADDRESS 1Fh)**

## **REGISTER 9-2: ADCON1 REGISTER (ADDRESS 9Fh)**



#### 9.2 Selecting the A/D Conversion Clock

The A/D conversion time per bit is defined as TAD. The A/D conversion requires 9.5TAD per 8-bit conversion. The source of the A/D conversion clock is software selectable. The four possible options for TAD are:

- 2Tosc
- 8Tosc
- 32Tosc
- Internal RC oscillator

For correct A/D conversions, the A/D conversion clock (TAD) must be selected to ensure a minimum TAD time of 1.6  $\mu s.$ 

The A/D module can operate during sleep mode, but the RC oscillator must be selected as the A/D clock source prior to the SLEEP instruction.

Table 9-1 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected.

### 9.3 Configuring Analog Port Pins

The ADCON1 and TRISA registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

The A/D operation is independent of the state of the CHS2:CHS0 bits and the TRIS bits.

- Note 1: When reading the port register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs, will convert an analog input. Analog levels on a digitally configured input will not affect the conversion accuracy.
- **Note 2:** Analog levels on any pin that is defined as a digital input (including the AN4:AN0 pins) may cause the input buffer to consume current that is out of the devices specification.

## TABLE 9-1TAD vs. DEVICE OPERATING FREQUENCIES

| AD Clock S        | Source (TAD) | Device Frequency          |                           |                           |                         |  |  |  |  |
|-------------------|--------------|---------------------------|---------------------------|---------------------------|-------------------------|--|--|--|--|
| Operation         | ADCS1:ADCS0  | 20 MHz                    | 5 MHz                     | 1.25 MHz 333.33 kHz       |                         |  |  |  |  |
| 2Tosc             | 0.0          | 100 ns <sup>(2)</sup>     | 400 ns <sup>(2)</sup>     | 1.6 μs                    | 6 μs                    |  |  |  |  |
| 8Tosc             | 01           | 400 ns <sup>(2)</sup>     | 1.6 μs                    | 6.4 μs                    | 24 μs <sup>(3)</sup>    |  |  |  |  |
| 32Tosc            | 10           | 1.6 μs                    | 6.4 μs                    | 25.6 μs <sup>(3)</sup>    | 96 μs <sup>(3)</sup>    |  |  |  |  |
| RC <sup>(5)</sup> | 11           | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1)</sup> |  |  |  |  |

Legend: Shaded cells are outside of recommended range.

Note 1: The RC source has a typical TAD time of 4  $\mu$ s.

- 2: These values violate the minimum required TAD time.
- **3:** For faster conversion times, the selection of another clock source is recommended.
- 4: When device frequency is greater than 1 MHz, the RC A/D conversion clock source is recommended for sleep operation only.
- 5: For extended voltage devices (LC), please refer to Electrical Specifications section.

#### 10.10.1 INT INTERRUPT

The external interrupt on RB0/INT pin is edge triggered: either rising, if bit INTEDG (OPTION\_REG<6>) is set, or falling, if the INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, flag bit INTF (INTCON<1>) is set. This interrupt can be disabled by clearing enable bit INTE (INTCON<4>). Flag bit INTF must be cleared in software in the interrupt service routine before re-enabling this interrupt. The INT interrupt can wake-up the processor from SLEEP, if bit INTE was set prior to going into SLEEP. The status of global interrupt enable bit GIE decides whether or not the processor branches to the interrupt vector following wake-up. See Section 10.13 for details on SLEEP mode.

#### 10.10.2 TMR0 INTERRUPT

An overflow (FFh  $\rightarrow$  00h) in the TMR0 register will set flag bit T0IF (INTCON<2>). The interrupt can be enabled/disabled by setting/clearing enable bit T0IE (INTCON<5>). (Section 4.0)

#### 10.10.3 PORTB INTCON CHANGE

An input change on PORTB<7:4> sets flag bit RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit RBIE (INTCON<4>). (Section 3.2)

#### 10.11 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt, (i.e., W register and STATUS register). This will have to be implemented in software.

Example 10-1 stores and restores the W and STATUS registers. The register, W\_TEMP, must be defined in each bank and must be defined at the same offset from the bank base address (i.e., if W\_TEMP is defined at 0x20 in bank 0, it must also be defined at 0xA0 in bank 1).

The example:

- a) Stores the W register.
- b) Stores the STATUS register in bank 0.
- c) Stores the PCLATH register.
- d) Executes the interrupt service routine code (User-generated).
- e) Restores the STATUS register (and bank select bit).
- f) Restores the W and PCLATH registers.

#### EXAMPLE 10-1: SAVING STATUS, W, AND PCLATH REGISTERS IN RAM

| MOVWF  | W_TEMP        | ;Copy W to TEMP register, could be bank one or zero     |
|--------|---------------|---------------------------------------------------------|
| SWAPF  | STATUS,W      | ;Swap status to be saved into W                         |
| CLRF   | STATUS        | ;bank 0, regardless of current bank, Clears IRP,RP1,RP0 |
| MOVWF  | STATUS_TEMP   | ;Save status to bank zero STATUS_TEMP register          |
| :      |               |                                                         |
| :(ISR) |               |                                                         |
| :      |               |                                                         |
| SWAPF  | STATUS_TEMP,W | ;Swap STATUS_TEMP register into W                       |
|        |               | ;(sets bank to original state)                          |
| MOVWF  | STATUS        | ;Move W into STATUS register                            |
| SWAPF  | W_TEMP,F      | ;Swap W_TEMP                                            |
| SWAPF  | W_TEMP,W      | ;Swap W_TEMP into W                                     |
|        |               |                                                         |

#### 13.1 DC Characteristics: PIC16C62B/72A-04 (Commercial, Industrial, Extended) PIC16C62B/72A-20 (Commercial, Industrial, Extended)

| DC CHA          | RACTEI | RISTICS                                                                      | Standar<br>Operatir | d Opera     | ating Co<br>perature | ondition<br>0°C<br>-40°C<br>-40°C | is (unless otherwise stated)<br>$\leq TA \leq +70^{\circ}C$ for commercial<br>$\leq TA \leq +85^{\circ}C$ for industrial<br>$\leq TA \leq +125^{\circ}C$ for extended |
|-----------------|--------|------------------------------------------------------------------------------|---------------------|-------------|----------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Param<br>No.    | Sym    | Characteristic                                                               | Min                 | Тур†        | Max                  | Units                             | Conditions                                                                                                                                                            |
| D001<br>D001A   | Vdd    | Supply Voltage                                                               | 4.0<br>4.5<br>VBOR* | -<br>-<br>- | 5.5<br>5.5<br>5.5    | V<br>V<br>V                       | XT, RC and LP osc mode<br>HS osc mode<br>BOR enabled (Note 7)                                                                                                         |
| D002*           | Vdr    | RAM Data Retention<br>Voltage (Note 1)                                       | -                   | 1.5         | -                    | V                                 |                                                                                                                                                                       |
| D003            | VPOR   | <b>VDD Start Voltage</b> to<br>ensure internal<br>Power-on Reset signal      | -                   | Vss         | -                    | V                                 | See section on Power-on Reset for details                                                                                                                             |
| D004*<br>D004A* | SVDD   | <b>VDD Rise Rate</b> to<br>ensure internal<br>Power-on Reset signal          | 0.05<br>TBD         | -           | -                    | V/ms                              | PWRT enabled ( <u>PWRTE</u> bit clear)<br>PWRT disabled ( <u>PWRTE</u> bit set)<br>See section on Power-on Reset for details                                          |
| D005            | VBOR   | Brown-out Reset<br>voltage trip point                                        | 3.65                | -           | 4.35                 | V                                 | BODEN bit set                                                                                                                                                         |
| D010            | IDD    | Supply Current<br>(Note 2, 5)                                                | -                   | 2.7         | 5                    | mA                                | XT, RC osc modes<br>Fosc = 4 MHz, VDD = 5.5V (Note 4)                                                                                                                 |
| D013            |        |                                                                              | -                   | 10          | 20                   | mA                                | HS osc mode<br>Fosc = 20 MHz, VDD = 5.5V                                                                                                                              |
| D020            | IPD    | Power-down Current<br>(Note 3, 5)                                            | -                   | 10.5<br>1.5 | 42<br>16             | μΑ<br>μΑ                          | $V_{DD} = 4.0V$ , WDT enabled, -40°C to +85°C<br>$V_{DD} = 4.0V$ , WDT disabled, 0°C to +70°C                                                                         |
| D021<br>D021B   |        |                                                                              | -                   | 1.5<br>2.5  | 19<br>19             | μΑ<br>μΑ                          | VDD = $4.0V$ , WDT disabled, $-40^{\circ}C$ to $+85^{\circ}C$<br>VDD = $4.0V$ , WDT disabled, $-40^{\circ}C$ to $+125^{\circ}C$                                       |
| D022*           |        | Module Differential<br>Current (Note 6)<br>Watchdog Timer<br>Brown-out Beset | -                   | 6.0<br>TBD  | 20                   | μA                                | WDTE BIT SET, VDD = 4.0V                                                                                                                                              |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD,

 $\overline{MCLR} = VDD$ ; WDT enabled/disabled as specified.

- **3:** The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss.
- 4: For RC osc mode, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.
- 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested.
- 6: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.
- 7: This is the voltage where the device enters the Brown-out Reset. When BOR is enabled, the device will perform a brown-out reset when VDD falls below VBOR.

### 13.4 AC (Timing) Characteristics

#### 13.4.1 TIMING PARAMETER SYMBOLOGY

The timing parameter symbols have been created following one of the following formats:

| 1. TppS2p              | pS                                 | 3. TCC:ST | (I <sup>2</sup> C specifications only) |
|------------------------|------------------------------------|-----------|----------------------------------------|
| 2. TppS                |                                    | 4. Ts     | (I <sup>2</sup> C specifications only) |
| Т                      |                                    |           |                                        |
| F                      | Frequency                          | Т         | Time                                   |
| Lowercase              | e letters (pp) and their meanings: |           |                                        |
| рр                     |                                    |           |                                        |
| сс                     | CCP1                               | OSC       | OSC1                                   |
| ck                     | CLKOUT                             | rd        | RD                                     |
| CS                     | CS                                 | rw        | RD or WR                               |
| di                     | SDI                                | SC        | SCK                                    |
| do                     | SDO                                | SS        | SS                                     |
| dt                     | Data in                            | tO        | TOCKI                                  |
| io                     | I/O port                           | t1        | T1CKI                                  |
| mc                     | MCLR                               | wr        | WR                                     |
| Uppercase              | e letters and their meanings:      |           |                                        |
| S                      |                                    |           |                                        |
| F                      | Fall                               | Р         | Period                                 |
| н                      | High                               | R         | Rise                                   |
| I                      | Invalid (Hi-impedance)             | V         | Valid                                  |
| L                      | Low                                | Z         | Hi-impedance                           |
| I <sup>2</sup> C only  |                                    |           |                                        |
| AA                     | output access                      | High      | High                                   |
| BUF                    | Bus free                           | Low       | Low                                    |
| TCC:ST (I <sup>2</sup> | C specifications only)             |           |                                        |
| CC                     |                                    |           |                                        |
| HD                     | Hold                               | SU        | Setup                                  |
| ST                     |                                    |           |                                        |
| DAT                    | DATA input hold                    | STO       | STOP condition                         |
| STA                    | START condition                    |           |                                        |





#### FIGURE 13-8: BROWN-OUT RESET TIMING



# TABLE 13-4:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER<br/>AND BROWN-OUT RESET REQUIREMENTS

| Param<br>No. | Sym   | Characteristic                                 | Min | Тур†         | Max | Units | Conditions                                         |
|--------------|-------|------------------------------------------------|-----|--------------|-----|-------|----------------------------------------------------|
|              |       |                                                |     |              |     |       |                                                    |
| 30           | TmcL  | MCLR Pulse Width (low)                         | 2   |              |     | μS    | VDD = 5V, -40°C to +125°C                          |
| 31*          | Twdt  | Watchdog Timer Time-out Period (No Prescaler)  | 7   | 18           | 33  | ms    | VDD = 5V, -40°C to +125°C                          |
| 32           | Tost  | Oscillator Start-up Timer Period               |     | 1024<br>Tosc |     | —     | Tosc = OSC1 period                                 |
| 33*          | Tpwrt | Power-up Timer Period                          | 28  | 72           | 132 | ms    | $VDD = 5V, -40^{\circ}C \text{ to } +125^{\circ}C$ |
| 34           | Tıoz  | I/O Hi-impedance from MCLR<br>Low or WDT reset |     |              | 2.1 | μS    |                                                    |
| 35           | TBOR  | Brown-out Reset Pulse Width                    | 100 |              |     | μS    | $V$ DD $\leq B$ VDD (D005)                         |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

### FIGURE 13-12: EXAMPLE SPI MASTER MODE TIMING (CKE = 1)



## TABLE 13-8: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 1)

| Param.<br>No. | Symbol                  | Characteris                               | Min         | Тур†         | Max | Units | Conditions |        |
|---------------|-------------------------|-------------------------------------------|-------------|--------------|-----|-------|------------|--------|
| 71            | TscH                    | SCK input high time                       | Continuous  | 1.25Tcy + 30 | —   |       | ns         |        |
| 71A           |                         | (slave mode)                              | Single Byte | 40           | —   | _     | ns         | Note 1 |
| 72            | TscL                    | SCK input low time                        | Continuous  | 1.25Tcy + 30 | —   | -     | ns         |        |
| 72A           |                         | (slave mode)                              | Single Byte | 40           | —   |       | ns         | Note 1 |
| 73            | TdiV2scH,<br>TdiV2scL   | Setup time of SDI data in edge            | 100         | _            | —   | ns    |            |        |
| 73A           | Тв2в                    | Last clock edge of Byte1<br>edge of Byte2 | 1.5Tcy + 40 | _            | —   | ns    | Note 1     |        |
| 74            | TscH2diL,<br>TscL2diL   | Hold time of SDI data inp                 | 100         | _            | _   | ns    |            |        |
| 75            | TdoR                    | SDO data output rise                      | PIC16CXX    | —            | 10  | 25    | ns         |        |
|               |                         | time                                      | PIC16LCXX   |              | 20  | 45    | ns         |        |
| 76            | TdoF                    | SDO data output fall time                 |             | —            | 10  | 25    | ns         |        |
| 78            | TscR                    | SCK output rise time                      | PIC16CXX    | _            | 10  | 25    | ns         |        |
|               |                         | (master mode)                             | PIC16LCXX   |              | 20  | 45    | ns         |        |
| 79            | TscF                    | SCK output fall time (mas                 | ster mode)  | —            | 10  | 25    | ns         |        |
| 80            | TscH2doV,               | SDO data output valid PIC16CXX            |             | _            | —   | 50    | ns         |        |
|               | TscL2doV after SCK edge |                                           | PIC16LCXX   |              | —   | 100   | ns         |        |
| 81            | TdoV2scH,<br>TdoV2scL   | SDO data output setup to                  | SCK edge    | Тсү          | _   | _     | ns         |        |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** Specification 73A is only required if specifications 71A and 72A are used.

# FIGURE 13-15: I<sup>2</sup>C BUS START/STOP BITS TIMING



# TABLE 13-11: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS

| Parameter<br>No. | Sym     | Charact         | Min          | Ty<br>p | Max    | Unit<br>s | Conditions |                                   |  |
|------------------|---------|-----------------|--------------|---------|--------|-----------|------------|-----------------------------------|--|
| 90*              | TSU:STA | START condition | 100 kHz mode | 4700    | -<br>- | —         | ns         | Only relevant for repeated        |  |
|                  |         | Setup time      | 400 kHz mode | 600     | _      | —         |            | START condition                   |  |
| 91*              | THD:STA | START condition | 100 kHz mode | 4000    | _      | —         | ns         | After this period the first clock |  |
|                  |         | Hold time       | 400 kHz mode | 600     | _      | —         |            | pulse is generated                |  |
| 92*              | Tsu:sto | STOP condition  | 100 kHz mode | 4700    | _      | —         | ns         |                                   |  |
|                  |         | Setup time      | 400 kHz mode | 600     | _      | —         |            |                                   |  |
| 93               | THD:STO | STOP condition  | 100 kHz mode | 4000    | _      | —         | ns         |                                   |  |
|                  |         | Hold time       | 400 kHz mode | 600     | _      | —         |            |                                   |  |

These parameters are characterized but not tested.

# TABLE 13-13:A/D CONVERTER CHARACTERISTICS:<br/>PIC16C72A-04 (COMMERCIAL, INDUSTRIAL, EXTENDED)<br/>PIC16C72A-20 (COMMERCIAL, INDUSTRIAL, EXTENDED)<br/>PIC16LC72A-04 (COMMERCIAL, INDUSTRIAL)

| Param<br>No. | Sym  | Characte                                   | ristic    | Min       | Тур†                   | Max        | Units                                                                                                                  | Conditions                                                                                                                                               |
|--------------|------|--------------------------------------------|-----------|-----------|------------------------|------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| A01          | NR   | Resolution                                 |           | —         | _                      | 8-bits     | bit                                                                                                                    | $\begin{array}{l} \text{VREF} = \text{VDD} = 5.12\text{V},\\ \text{VSS} \leq \text{VAIN} \leq \text{VREF} \end{array}$                                   |
| A02          | Eabs | Total Absolute error                       |           | —         | _                      | < ± 1      | LSB                                                                                                                    | $\begin{array}{l} \text{VREF} = \text{VDD} = 5.12\text{V},\\ \text{VSS} \leq \text{VAIN} \leq \text{VREF} \end{array}$                                   |
| A03          | EIL  | Integral linearity error                   |           | —         |                        | < ± 1      | LSB                                                                                                                    | $\begin{array}{l} \text{VREF} = \text{VDD} = 5.12\text{V},\\ \text{VSS} \leq \text{VAIN} \leq \text{VREF} \end{array}$                                   |
| A04          | Edl  | Differential linearity e                   | ror       | —         |                        | < ± 1      | LSB                                                                                                                    | $\begin{array}{l} \text{VREF} = \text{VDD} = 5.12\text{V},\\ \text{VSS} \leq \text{VAIN} \leq \text{VREF} \end{array}$                                   |
| A05          | Efs  | Full scale error                           | —         |           | < ± 1                  | LSB        | $\begin{array}{l} \text{VREF} = \text{VDD} = 5.12\text{V},\\ \text{VSS} \leq \text{VAIN} \leq \text{VREF} \end{array}$ |                                                                                                                                                          |
| A06          | Eoff | Offset error                               | —         |           | < ± 1                  | LSB        | $\begin{array}{l} \text{VREF} = \text{VDD} = 5.12\text{V},\\ \text{VSS} \leq \text{VAIN} \leq \text{VREF} \end{array}$ |                                                                                                                                                          |
| A10          | —    | Monotonicity                               |           | _         | guaranteed<br>(Note 3) |            | —                                                                                                                      | $VSS \leq VAIN \leq VREF$                                                                                                                                |
| A20          | VREF | Reference voltage                          |           | 2.5V      |                        | VDD + 0.3  | V                                                                                                                      |                                                                                                                                                          |
| A25          | VAIN | Analog input voltage                       |           | Vss - 0.3 | _                      | VREF + 0.3 | V                                                                                                                      |                                                                                                                                                          |
| A30          | ZAIN | Recommended imped<br>analog voltage source | lance of  | —         |                        | 10.0       | kΩ                                                                                                                     |                                                                                                                                                          |
| A40          | IAD  | A/D conversion                             | PIC16CXX  | _         | 180                    |            | μA                                                                                                                     | Average current con-                                                                                                                                     |
|              |      | current (VDD)                              | PIC16LCXX | —         | 90                     |            | μA                                                                                                                     | sumption when A/D is on. (Note 1)                                                                                                                        |
| A50          | IREF | VREF input current (N                      | ote 2)    | 10        | _                      | 1000       | μΑ                                                                                                                     | During VAIN acquisi-<br>tion. Based on differ-<br>ential of VHOLD to<br>VAIN to charge<br>CHOLD, see<br>Section 9.1.<br>During A/D conver-<br>cion cycle |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: When A/D is off, it will not consume any current other than minor leakage current.

The power-down current spec includes any such leakage from the A/D module.

**2:** VREF current is from RA3 pin or VDD pin, whichever is selected as reference input.

**3:** The A/D conversion result never decreases with an increase in the Input Voltage and has no missing codes.

# 14.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES

The graphs and tables provided in this section are for **design guidance** and are **not tested**.

In some graphs or tables, the data presented are **outside specified operating range** (i.e., outside specified VDD range). This is for **information only** and devices are guaranteed to operate properly only within the specified range.

The data presented in this section is a **statistical summary** of data collected on units from different lots over a period of time and matrix samples. 'Typical' represents the mean of the distribution at  $25^{\circ}$ C. 'Max' or 'min' represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is standard deviation, over the whole temperature range.

# Graphs and Tables not available at this time.

Data is not available at this time but you may reference the *PIC16C72 Series Data Sheet* (DS39016,) DC and AC characteristic section, which contains data similar to what is expected.

#### 28-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP) 15.5



| Units INCHES             |        |      |      | MILLIMETERS* |       |        |        |
|--------------------------|--------|------|------|--------------|-------|--------|--------|
| Dimension                | Limits | MIN  | NOM  | MAX          | MIN   | NOM    | MAX    |
| Number of Pins           | n      |      | 28   |              |       | 28     |        |
| Pitch                    | р      |      | .026 |              |       | 0.66   |        |
| Overall Height           | Α      | .068 | .073 | .078         | 1.73  | 1.85   | 1.98   |
| Molded Package Thickness | A2     | .064 | .068 | .072         | 1.63  | 1.73   | 1.83   |
| Standoff                 | A1     | .002 | .006 | .010         | 0.05  | 0.15   | 0.25   |
| Overall Width            | E      | .299 | .309 | .319         | 7.59  | 7.85   | 8.10   |
| Molded Package Width     | E1     | .201 | .207 | .212         | 5.11  | 5.25   | 5.38   |
| Overall Length           | D      | .396 | .402 | .407         | 10.06 | 10.20  | 10.34  |
| Foot Length              | L      | .022 | .030 | .037         | 0.56  | 0.75   | 0.94   |
| Lead Thickness           | С      | .004 | .007 | .010         | 0.10  | 0.18   | 0.25   |
| Foot Angle               | ¢      | 0    | 4    | 8            | 0.00  | 101.60 | 203.20 |
| Lead Width               | В      | .010 | .013 | .015         | 0.25  | 0.32   | 0.38   |
| Mold Draft Angle Top     | α      | 0    | 5    | 10           | 0     | 5      | 10     |
| Mold Draft Angle Bottom  | β      | 0    | 5    | 10           | 0     | 5      | 10     |

\*Controlling Parameter

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-150

Drawing No. C04-073

NOTES:

# READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| TO:<br>RE:                                      | Technical Publications Manager<br>Reader Response                                        | Total Pages Sent            |
|-------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------|
| Fror                                            | n: Name                                                                                  |                             |
|                                                 | Company                                                                                  |                             |
|                                                 | Address                                                                                  |                             |
|                                                 | City / State / ZIP / Country                                                             |                             |
|                                                 | Telephone: ()                                                                            | FAX: ()                     |
| Application (optional):                         |                                                                                          |                             |
| Would you like a reply? Y N                     |                                                                                          |                             |
| Dev                                             | ice: 24xx010                                                                             | Literature Number: DS35008C |
| Questions:                                      |                                                                                          |                             |
| 1. What are the best features of this document? |                                                                                          |                             |
|                                                 |                                                                                          |                             |
| 2.                                              | . How does this document meet your hardware and software development needs?              |                             |
|                                                 |                                                                                          |                             |
| 3.                                              | Do you find the organization of this document easy to follow? If not, why?               |                             |
|                                                 |                                                                                          |                             |
|                                                 |                                                                                          |                             |
| 4.                                              | hat additions to the document do you think would enhance the structure and subject?      |                             |
|                                                 |                                                                                          |                             |
| 5.                                              | What deletions from the document could be made without affecting the overall usefulness? |                             |
|                                                 |                                                                                          |                             |
|                                                 |                                                                                          |                             |
| 6.                                              | Is there any incorrect or misleading information (what and where)?                       |                             |
|                                                 |                                                                                          |                             |
| 7.                                              | How would you improve this document?                                                     |                             |
|                                                 |                                                                                          |                             |
|                                                 |                                                                                          |                             |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 1998-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620769270

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.

# Worldwide Sales and Service

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733

Fax: 61-2-9868-6755 China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7828 Fax: 886-7-330-9305

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Fax: 45-4485-2829

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

11/29/12