



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | I²C, SPI                                                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 22                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                            |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 128 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                  |
| Data Converters            | -                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Through Hole                                                               |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                    |
| Supplier Device Package    | 28-SPDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c62b-04i-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Table of Contents

| 10    | Device Overview                                       | F      |
|-------|-------------------------------------------------------|--------|
| 1.0   |                                                       | 5<br>7 |
| 2.0   |                                                       | /      |
| 3.0   | // Ports                                              | 19     |
| 4.0   | Timer0 Module                                         | 25     |
| 5.0   | Timer1 Module                                         | 27     |
| 6.0   | Timer2 Module                                         | 31     |
| 7.0   | Capture/Compare/PWM (CCP) Module                      | 33     |
| 8.0   | Synchronous Serial Port (SSP) Module                  | 39     |
| 9.0   | Analog-to-Digital Converter (A/D) Module              | 49     |
| 10.0  | Special Features of the CPU                           | 55     |
| 11.0  | Instruction Set Summary                               | 67     |
| 12.0  | Development Support                                   | 75     |
| 13.0  | Electrical Characteristics                            | 81     |
| 14.0  | DC and AC Characteristics Graphs and Tables           | . 103  |
| 15.0  | Packaging Information                                 | . 105  |
| Appe  | ndix A: Revision History                              | . 111  |
| Appe  | ndix B: Conversion Considerations                     | . 111  |
| Appe  | ndix C: Migration from Base-line to Mid-Range Devices | . 112  |
| Index | · · · · · · · · · · · · · · · · · · ·                 | . 113  |
| On-L  | ine Support                                           | . 117  |
| Read  | er Response                                           | . 118  |
| PIC1  | 6C62B/72A Product Identification System               | . 119  |
|       |                                                       |        |

# To Our Valued Customers

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000.

#### **New Customer Notification System**

Register on our web site (www.microchip.com/cn) to receive the most current information on our products.

#### Errata

An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- · Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (480) 786-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Corrections to this Data Sheet**

We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please:

- Fill out and mail in the reader response form in the back of this data sheet.
- E-mail us at webmaster@microchip.com.

We appreciate your assistance in making this a better document.

#### 2.2.2.1 STATUS REGISTER

The STATUS register, shown in Register 2-1, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, the write to these three bits is disabled. These bits are set or cleared according to the device logic. The TO and PD bits are not writable. The result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect the Z, C or DC bits from the STATUS register. For other instructions, not affecting any status bits, see the "Instruction Set Summary."

- **Note 1:** The IRP and RP1 bits are reserved. Maintain these bits clear to ensure upward compatibility with future products.
- Note 2: The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction. See the SUBLW and SUBWF instructions.

# REGISTER 2-1: STATUS REGISTER (ADDRESS 03h, 83h)



#### 2.2.2.5 PIR1 REGISTER

This register contains the individual flag bits for the Peripheral interrupts.

**Note:** Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

# REGISTER 2-5: PIR1 REGISTER (ADDRESS 0Ch)

| U-0      | R/W-0                                                                                                                                                                                                                                                               | U-0                                                                                                                  | U-0                                                                 | R/W-0                                                         | R/W-0                                  | R/W-0                      | R/W-0                   |                                                                                                                      |  |  |  |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------|----------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| _        | ADIF <sup>(1)</sup>                                                                                                                                                                                                                                                 | _                                                                                                                    | _                                                                   | SSPIF                                                         | CCP1IF                                 | TMR2IF                     | TMR1IF                  | R = Readable bit                                                                                                     |  |  |  |  |  |
| bit7     |                                                                                                                                                                                                                                                                     |                                                                                                                      |                                                                     |                                                               |                                        |                            | bitO                    | <ul> <li>W = Writable bit</li> <li>U = Unimplemented bit,<br/>read as '0'</li> <li>n = Value at POR reset</li> </ul> |  |  |  |  |  |
| bit 7:   | Unimpler                                                                                                                                                                                                                                                            | nented: F                                                                                                            | Read as '0                                                          | ,                                                             |                                        |                            |                         |                                                                                                                      |  |  |  |  |  |
| bit 6:   | ADIF <sup>(1)</sup> : A/D Converter Interrupt Flag bit<br>1 = An A/D conversion completed (must be cleared in software)<br>0 = The A/D conversion is not complete                                                                                                   |                                                                                                                      |                                                                     |                                                               |                                        |                            |                         |                                                                                                                      |  |  |  |  |  |
| bit 5-4: | Unimpler                                                                                                                                                                                                                                                            | nented: F                                                                                                            | Read as '0                                                          | ,                                                             |                                        |                            |                         |                                                                                                                      |  |  |  |  |  |
| bit 3:   | <b>SSPIF</b> : Sy<br>1 = The tr<br>0 = Waitin                                                                                                                                                                                                                       | ynchronou<br>ransmissic<br>1g to trans                                                                               | us Serial P<br>on/receptic<br>smit/receiv                           | 'ort Interru<br>on is comp<br>'e                              | pt Flag bit<br>lete (must l            | be cleared                 | in software             | 9)                                                                                                                   |  |  |  |  |  |
| bit 2:   | $\begin{array}{c} \textbf{CCP1IF:} \\ \textbf{Capture N} \\ \textbf{1} = \textbf{A} TMI \\ \textbf{0} = \textbf{No} TM \\ \textbf{Compare} \\ \textbf{1} = \textbf{A} TMI \\ \textbf{0} = \textbf{No} TM \\ \textbf{PWM Moore } \\ \textbf{Unused in } \end{array}$ | CCP1 Inte<br><u>Aode</u><br>R1 registe<br><u>MR1 registe</u><br>R1 registe<br>MR1 registe<br><u>de</u><br>n this mod | errupt Flag<br>er capture<br>ter capture<br>er compare<br>ter compa | ) bit<br>occurred (<br>e occurred<br>e match oc<br>re match o | must be cle<br>ccurred (mu<br>occurred | eared in so<br>st be clear | ftware)<br>red in softw | vare)                                                                                                                |  |  |  |  |  |
| bit 1:   | <b>TMR2IF</b> : TMR2 to PR2 Match Interrupt Flag bit<br>1 = TMR2 to PR2 match occurred (must be cleared in software)<br>0 = No TMR2 to PR2 match occurred                                                                                                           |                                                                                                                      |                                                                     |                                                               |                                        |                            |                         |                                                                                                                      |  |  |  |  |  |
| bit 0:   | <b>TMR1IF</b> : 1<br>1 = TMR1<br>0 = TMR1                                                                                                                                                                                                                           | TMR1 Ove<br>register o<br>register o                                                                                 | erflow Inte<br>overflowed<br>did not ove                            | errupt Flag<br>1 (must be<br>erflow                           | bit<br>cleared in s                    | software)                  |                         |                                                                                                                      |  |  |  |  |  |
| Note 1:  | The PIC16<br>bit clear.                                                                                                                                                                                                                                             | C62B does                                                                                                            | ; not have a                                                        | ın A/D modi                                                   | ule. This bit l                        | ocation is re              | eserved on th           | nese devices. Always maintain this                                                                                   |  |  |  |  |  |

# 2.3 PCL and PCLATH

The program counter (PC) specifies the address of the instruction to fetch for execution. The PC is 13 bits wide. The low byte is called the PCL register and is readable and writable. The high byte is called the PCH register. This register contains the PC<12:8> bits and is not directly accessible. All updates to the PCH register go through the PCLATH register.

### 2.3.1 STACK

The stack allows any combination of up to 8 program calls and interrupts to occur. The stack contains the return address from this branch in program execution.

Mid-range devices have an 8 level deep hardware stack. The stack space is not part of either program or data space and the stack pointer is not accessible. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RET-FIE instruction execution. PCLATH is not modified when the stack is PUSHed or POPed.

After the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

# 2.4 Program Memory Paging

The CALL and GOTO instructions provide 11 bits of address to allow branching within any 2K program memory page. When doing a CALL or GOTO instruction, the upper bit of the address is provided by PCLATH<3>. The user must ensure that the page select bit is programmed to address the proper program memory page. If a return from a CALL instruction (or interrupt) is executed, the entire 13-bit PC is popped from the stack. Therefore, manipulation of the PCLATH<3> bit is not required for the return instructions.

# 3.3 PORTC and the TRISC Register

PORTC is an 8-bit wide bi-directional port. The corresponding data direction register is TRISC. Setting a TRISC bit (=1) will make the corresponding PORTC pin an input, (i.e., put the corresponding output driver in a hi-impedance mode). Clearing a TRISC bit (=0) will make the corresponding PORTC pin an output, (i.e., put the contents of the output latch on the selected pin).

PORTC is multiplexed with several peripheral functions (Table 3-5). PORTC pins have Schmitt Trigger input buffers.

When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTC pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. Since the TRIS bit override maybe in effect while the peripheral is enabled, read-modify-write instructions (BSF, BCF, XORWF) with TRISC as destination should be avoided. The user should refer to the corresponding peripheral section for the correct TRIS bit settings.

#### FIGURE 3-5: PORTC BLOCK DIAGRAM (PERIPHERAL OUTPUT OVERRIDE)



# TABLE 3-5 PORTC FUNCTIONS

| Name            | Bit# | Buffer<br>Type | Function                                                                    | TRISC<br>Override |
|-----------------|------|----------------|-----------------------------------------------------------------------------|-------------------|
| RC0/T1OSO/T1CKI | bit0 | ST             | Input/output port pin or Timer1 oscillator output/Timer1 clock input        | Yes               |
| RC1/T1OSI       | bit1 | ST             | Input/output port pin or Timer1 oscillator input                            | Yes               |
| RC2/CCP1        | bit2 | ST             | Input/output port pin or Capture1 input/Compare1 output/PWM1 output         | No                |
| RC3/SCK/SCL     | bit3 | ST             | RC3 can also be the synchronous serial clock for both SPI and $I^2C$ modes. | No                |
| RC4/SDI/SDA     | bit4 | ST             | RC4 can also be the SPI Data In (SPI mode) or data $I/O$ ( $I^2C$ mode).    | No                |
| RC5/SDO         | bit5 | ST             | Input/output port pin or Synchronous Serial Port data output                | No                |
| RC6             | bit6 | ST             | Input/output port pin                                                       | No                |
| RC7             | bit7 | ST             | Input/output port pin                                                       | No                |

Legend: ST = Schmitt Trigger input

# TABLE 3-6SUMMARY OF REGISTERS ASSOCIATED WITH PORTC

| Address | Name  | Bit 7   | Bit 6       | Bit 5     | Bit 4     | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets |
|---------|-------|---------|-------------|-----------|-----------|-------|-------|-------|-------|--------------------------|---------------------------|
| 07h     | PORTC | RC7     | RC6         | RC5       | RC4       | RC3   | RC2   | RC1   | RC0   | xxxx xxxx                | uuuu uuuu                 |
| 87h     | TRISC | PORTC I | Data Direct | 1111 1111 | 1111 1111 |       |       |       |       |                          |                           |

Legend: x = unknown, u = unchanged.

# 5.2 <u>Timer1 Oscillator</u>

A crystal oscillator circuit is built-in between pins T1OSI (input) and T1OSO (amplifier output). It is enabled by setting control bit T1OSCEN (T1CON<3>). When the Timer1 oscillator is enabled, RC0 and RC1 pins become T1OSO and T1OSI inputs, overriding TRISC<1:0>.

The oscillator is a low power oscillator rated up to 200 kHz. It will continue to run during SLEEP. It is primarily intended for a 32 kHz crystal. Table 5-1 shows the capacitor selection for the Timer1 oscillator.

The Timer1 oscillator is identical to the LP oscillator. The user must provide a software time delay to ensure proper oscillator start-up.

| TABLE 5-1 | CAPACITOR SELECTION FOR |
|-----------|-------------------------|
|           | THE TIMER1 OSCILLATOR   |

| Osc Type                                                     | Freq                                                                                                                                                                                                                                                                                                                                                             | C1            | C2           |  |  |  |  |  |  |  |
|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------|--|--|--|--|--|--|--|
| LP                                                           | 32 kHz                                                                                                                                                                                                                                                                                                                                                           | 33 pF         | 23.0F        |  |  |  |  |  |  |  |
|                                                              | 100 kHz                                                                                                                                                                                                                                                                                                                                                          | 15 pF         | ्रीव ट्रा    |  |  |  |  |  |  |  |
|                                                              | 200 kHz                                                                                                                                                                                                                                                                                                                                                          | 15 pF         | (15°pF       |  |  |  |  |  |  |  |
| These v                                                      | alues are for o                                                                                                                                                                                                                                                                                                                                                  | design guidar | ce only.     |  |  |  |  |  |  |  |
| Crystals Tested:                                             |                                                                                                                                                                                                                                                                                                                                                                  |               |              |  |  |  |  |  |  |  |
| 32.768 kHz                                                   | Epson C-001R32.768K-A ± 20 PPM                                                                                                                                                                                                                                                                                                                                   |               |              |  |  |  |  |  |  |  |
| 100 kHz                                                      | Epson C 21                                                                                                                                                                                                                                                                                                                                                       | 00.00 KC-P    | $\pm$ 20 PPM |  |  |  |  |  |  |  |
| 200 kHz                                                      | STD XTL 20                                                                                                                                                                                                                                                                                                                                                       | 0.000 kHz     | $\pm$ 20 PPM |  |  |  |  |  |  |  |
| Note 1: Hig<br>of o<br>vinit<br>2: Sin<br>cha<br>reso<br>ate | 200 KHZ       ISTD X IN 200.000 KHZ       ± 20 PPM         Note 1:       Higher capacitance increases the stability of oscillator but also increases the start-up time.         2:       Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropri-<br>ota values of external companyate |               |              |  |  |  |  |  |  |  |

# 5.3 <u>Timer1 Interrupt</u>

The TMR1 Register pair (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The TMR1 Interrupt, if enabled, is generated on overflow and is latched in interrupt flag bit TMR1IF (PIR1<0>). This interrupt can be enabled by setting TMR1 interrupt enable bit TMR1IE (PIE1<0>).

### 5.4 <u>Resetting Timer1 using a CCP Trigger</u> <u>Output</u>

If the CCP module is configured in compare mode to generate a "special event trigger" (CCP1M3:CCP1M0 = 1011), this signal will reset Timer1 and start an A/D conversion (if the A/D module is enabled).

| Note: | The special event trigger from the CCP1 |  |
|-------|-----------------------------------------|--|
|       | module will not set interrupt flag bit  |  |
|       | TMR1IF (PIR1<0>).                       |  |

Timer1 must be configured for either timer or synchronized counter mode to take advantage of this feature. If Timer1 is running in asynchronous counter mode, this reset operation may not work.

In the event that a write to Timer1 coincides with a special event trigger from CCP1, the write will take precedence.

In this mode of operation, the CCPR1H:CCPR1L registers pair effectively becomes the period register for Timer1.

# TABLE 5-2 REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER

| Address | Name                                                                              | Bit 7                                                                      | Bit 6 | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1  | Bit 0  | Value o<br>POR,<br>BOR | n  | Value<br>all o<br>rese | e on<br>other<br>ets |
|---------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------|---------|---------|---------|--------|--------|--------|------------------------|----|------------------------|----------------------|
| 0Bh,8Bh | INTCON                                                                            | GIE                                                                        | PEIE  | TOIE    | INTE    | RBIE    | TOIF   | INTF   | RBIF   | 0000 00                | 0x | 0000                   | 000u                 |
| 0Ch     | PIR1                                                                              | _                                                                          | ADIF  | _       |         | SSPIF   | CCP1IF | TMR2IF | TMR1IF | -0 00                  | 00 | - 0                    | 0000                 |
| 8Ch     | PIE1                                                                              | _                                                                          | ADIE  | —       | -       | SSPIE   | CCP1IE | TMR2IE | TMR1IE | -0 00                  | 00 | - 0                    | 0000                 |
| 0Eh     | TMR1L Holding register for the Least Significant Byte of the 16-bit TMR1 register |                                                                            |       |         |         |         |        |        |        |                        | xx | uuuu                   | uuuu                 |
| 0Fh     | TMR1H                                                                             | Holding register for the Most Significant Byte of the 16-bit TMR1 register |       |         |         |         |        |        |        | xxxx xx                | xx | uuuu                   | uuuu                 |
| 10h     | T1CON                                                                             | _                                                                          | _     | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 00 00                  | 00 | uu                     | uuuu                 |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the Timer1 module.

NOTES:

| TABLE 8-1 | <b>REGISTERS ASSOCIATED WITH SPI OPERATION</b> |
|-----------|------------------------------------------------|
|           |                                                |

| Address | Name    | Bit 7                         | Bit 6      | Bit 5      | Bit 4                         | Bit 3      | Bit 2    | Bit 1  | Bit 0  | Value on<br>POR,<br>BOR | Value on<br>all other<br>resets |
|---------|---------|-------------------------------|------------|------------|-------------------------------|------------|----------|--------|--------|-------------------------|---------------------------------|
| 0Bh,8Bh | INTCON  | GIE                           | PEIE       | TOIE       | INTE                          | RBIE       | TOIF     | INTF   | RBIF   | 0000 000x               | 0000 000u                       |
| 0Ch     | PIR1    | —                             | ADIF       | —          | _                             | SSPIF      | CCP1IF   | TMR2IF | TMR1IF | -0 0000                 | -0 0000                         |
| 8Ch     | PIE1    | —                             | ADIE       | —          | —                             | SSPIE      | CCP1IE   | TMR2IE | TMR1IE | -0 0000                 | -0 0000                         |
| 13h     | SSPBUF  | Synchronou                    | s Serial P | ort Receiv | e Buffer/                     | Transmit F | Register |        |        | xxxx xxxx               | uuuu uuuu                       |
| 14h     | SSPCON  | WCOL                          | SSPOV      | SSPEN      | CKP                           | SSPM3      | SSPM2    | SSPM1  | SSPM0  | 0000 0000               | 0000 0000                       |
| 94h     | SSPSTAT | SMP                           | CKE        | D/A        | Р                             | S          | R/W      | UA     | BF     | 0000 0000               | 0000 0000                       |
| 85h     | TRISA   | —                             | —          | PORTA D    | PORTA Data Direction Register |            |          |        |        |                         | 11 1111                         |
| 87h     | TRISC   | PORTC Data Direction Register |            |            |                               |            |          |        |        | 1111 1111               | 1111 1111                       |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the SSP in SPI mode.

#### 8.3.1.1 ADDRESSING

Once the SSP module has been enabled, it waits for a START condition to occur. Following the START condition, 8 bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPSR<7:1> is compared to the value of the SSPADD register. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match and the BF and SSPOV bits are clear, the following events occur:

- a) The SSPSR register value is loaded into the SSPBUF register.
- b) The buffer full bit, BF is set.
- c) An ACK pulse is generated.
- d) SSP interrupt flag bit, SSPIF (PIR1<3>), is set (interrupt is generated if enabled) on the falling edge of the ninth SCL pulse.

In 10-bit address mode, two address bytes need to be received by the slave. The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit R/W (SSPSTAT<2>) must specify a write so the slave device will receive the second address byte. For a 10-bit address, the first byte would equal

'1111 0 A9 A8 0', where A9 and A8 are the two MSbs of the address. The sequence of events for 10-bit address is as follows, with steps 7-9 for slave-transmitter:

- 1. Receive first (high) byte of Address (bits SSPIF, BF, and bit UA (SSPSTAT<1>) are set).
- Update the SSPADD register with second (low) byte of Address (clears bit UA and releases the SCL line).
- 3. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- 4. Receive second (low) byte of Address (bits SSPIF, BF, and UA are set).
- 5. Update the SSPADD register with the first (high) byte of Address, if match releases SCL line, this will clear bit UA.
- 6. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- 7. Receive repeated START condition.
- 8. Receive first (high) byte of Address (bits SSPIF and BF are set).
- 9. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.

| Status Bits as Data<br>Transfer is Received |       |                    | Conoroto ACK | Set bit SSPIF |
|---------------------------------------------|-------|--------------------|--------------|---------------|
| BF                                          | SSPOV | $SSPSR \to SSPBUF$ | Pulse        | if enabled)   |
| 0                                           | 0     | Yes                | Yes          | Yes           |
| 1                                           | 0     | No                 | No           | Yes           |
| 1                                           | 1     | No                 | No           | Yes           |
| 0                                           | 1     | Yes                | No           | Yes           |

#### TABLE 8-2 DATA TRANSFER RECEIVED BYTE ACTIONS

Note: Shaded cells show the conditions where the user software did not properly clear the overflow condition.

### 10.8 <u>Time-out Sequence</u>

When a POR reset occurs, the PWRT delay starts (if enabled). When PWRT ends, the OST counts 1024 oscillator cycles (LP, XT, HS modes only). When OST completes, the device comes out of reset. The total time-out will vary based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all.

If MCLR is kept low long enough, the time-outs will expire. Bringing MCLR high will begin execution immediately. This is useful for testing purposes or to synchronize more than one PIC16CXXX device operating in parallel.

#### **Status Register**

Table 10-5 shows the reset conditions for the STATUS, PCON and PC registers, while Table 10-6 shows the reset conditions for all the registers.

# 10.9 <u>Power Control/Status Register</u> (PCON)

The  $\overline{\text{BOR}}$  bit is unknown on Power-on Reset. If the Brown-out Reset circuit is used, the  $\overline{\text{BOR}}$  bit must be set by the user and checked on subsequent resets to see if it was cleared, indicating a Brown-out has occurred.

POR (Power-on Reset Status bit) is cleared on a Power-on Reset and unaffected otherwise. The user

| IRP | RP1 | RP0 | TO | PD | Z | DC | С |
|-----|-----|-----|----|----|---|----|---|
|     |     |     |    |    |   |    |   |



| POR BOR |  |
|---------|--|
|---------|--|

TABLE 10-3 TIME-OUT IN VARIOUS SITUATIONS

| Occillator Configuration | Power            | -up              | Brown out        | Wake-up from<br>SLEEP |  |
|--------------------------|------------------|------------------|------------------|-----------------------|--|
| Oscillator Configuration | <b>PWRTE</b> = 0 | <b>PWRTE</b> = 1 | Brown-out        |                       |  |
| XT, HS, LP               | 72 ms + 1024Tosc | 1024Tosc         | 72 ms + 1024Tosc | 1024Tosc              |  |
| RC                       | 72 ms            | —                | 72 ms            | —                     |  |

# TABLE 10-4 STATUS BITS AND THEIR SIGNIFICANCE

| POR | BOR | ТО | PD |                                                         |
|-----|-----|----|----|---------------------------------------------------------|
| 0   | x   | 1  | 1  | Power-on Reset                                          |
| 0   | x   | 0  | x  | Illegal, TO is set on POR                               |
| 0   | x   | x  | 0  | Illegal, PD is set on POR                               |
| 1   | 0   | 1  | 1  | Brown-out Reset                                         |
| 1   | 1   | 0  | 1  | WDT Reset                                               |
| 1   | 1   | 0  | 0  | WDT Wake-up                                             |
| 1   | 1   | u  | u  | MCLR Reset during normal operation                      |
| 1   | 1   | 1  | 0  | MCLR Reset during SLEEP or interrupt wake-up from SLEEP |

# TABLE 10-5 RESET CONDITION FOR SPECIAL REGISTERS

| Condition                          | Program<br>Counter    | STATUS<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 000h                  | 0001 1xxx          | 0x               |
| MCLR Reset during normal operation | 000h                  | 000u uuuu          | uu               |
| MCLR Reset during SLEEP            | 000h                  | 0001 Ouuu          | uu               |
| WDT Reset                          | 000h                  | 0000 luuu          | uu               |
| WDT Wake-up                        | PC + 1                | uuu0 0uuu          | uu               |
| Brown-out Reset                    | 000h                  | 0001 luuu          | u0               |
| Interrupt wake-up from SLEEP       | PC + 1 <sup>(1)</sup> | uuul 0uuu          | uu               |

Legend: u = unchanged, x = unknown, - = unimplemented bit read as '0'.

Note 1: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

#### 10.10 Interrupts

The interrupt control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

| Note: | Individual interrupt flag bits are set regard- |
|-------|------------------------------------------------|
|       | less of the status of their corresponding      |
|       | mask bit or the GIE bit.                       |

A global interrupt enable bit, GIE (INTCON<7>) enables or disables all interrupts. When bit GIE is enabled, and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt flag bits are set regardless of the status of the GIE bit. The GIE bit is cleared on reset.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine and sets the GIE bit, which reenables interrupts.

The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register. The peripheral interrupt flags are contained in the special function registers PIR1 and PIR2. The corresponding interrupt enable bits are contained in special function registers PIE1 and PIE2, and the peripheral interrupt enable bit is contained in special function register INTCON.

When an interrupt is responded to, the GIE bit is cleared to disable any further interrupts, the return address is pushed onto the stack and the PC is loaded with 0004h. Once in the interrupt service routine, the source of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit must be cleared in software before re-enabling interrupts to avoid recursive interrupts.

For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles, depending on when the interrupt event occurs. The latency is the same for one or two cycle instructions. Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit



#### FIGURE 10-7: INTERRUPT LOGIC

# 11.0 INSTRUCTION SET SUMMARY

Each PIC16CXXX instruction is a 14-bit word divided into an OPCODE which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16CXX instruction set summary in Table 11-2 lists **byte-oriented**, **bit-oriented**, and **literal and control** operations. Table 11-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an eight or eleven bit constant or literal value.

# TABLE 11-1 OPCODE FIELD DESCRIPTIONS

| Field | Description                                                                                                                                                                    |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                           |
| W     | Working register (accumulator)                                                                                                                                                 |
| b     | Bit address within an 8-bit file register                                                                                                                                      |
| k     | Literal field, constant data or label                                                                                                                                          |
| х     | Don't care location (= 0 or 1)<br>The assembler will generate code with $x = 0$ . It is the<br>recommended form of use for compatibility with all<br>Microchip software tools. |
| d     | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1                                                                   |
| PC    | Program Counter                                                                                                                                                                |
| TO    | Time-out bit                                                                                                                                                                   |
| PD    | Power-down bit                                                                                                                                                                 |
| Z     | Zero bit                                                                                                                                                                       |
| DC    | Digit Carry bit                                                                                                                                                                |
| С     | Carry bit                                                                                                                                                                      |

The instruction set is highly orthogonal and is grouped into three basic categories:

- Byte-oriented operations
- Bit-oriented operations
- Literal and control operations

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s.

Table 11-2 lists the instructions recognized by the MPASM assembler.

Figure 11-1 shows the general formats that the instructions can have.



All examples use the following format to represent a hexadecimal number:

0xhh

where h signifies a hexadecimal digit.

#### FIGURE 11-1: GENERAL FORMAT FOR INSTRUCTIONS



A description of each instruction is available in the PIC<sup>®</sup> MCU Mid-Range Reference Manual, (DS33023).

# PIC16C62B/72A

| BTFSS            | Bit Test f, Skip if Set                                                                                                                                                                               |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] BTFSS f,b                                                                                                                                                                            |
| Operands:        | $0 \le f \le 127$<br>$0 \le b < 7$                                                                                                                                                                    |
| Operation:       | skip if (f <b>) = 1</b>                                                                                                                                                                               |
| Status Affected: | None                                                                                                                                                                                                  |
| Description:     | If bit 'b' in register 'f' is '0', then the next instruction is executed.<br>If bit 'b' is '1', then the next instruction is discarded and a NOP is executed instead, making this a 2TCY instruction. |

| CLRF             | Clear f                                                               |
|------------------|-----------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CLRF f                                               |
| Operands:        | $0 \leq f \leq 127$                                                   |
| Operation:       | $\begin{array}{l} 00h \rightarrow (f) \\ 1 \rightarrow Z \end{array}$ |
| Status Affected: | Z                                                                     |
| Description:     | The contents of register 'f' are cleared and the Z bit is set.        |

| BTFSC            | Bit Test, Skip if Clear                                                                                                                                                                                                            |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] BTFSC f,b                                                                                                                                                                                                         |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$                                                                                                                                                                |
| Operation:       | skip if (f <b>) = 0</b>                                                                                                                                                                                                            |
| Status Affected: | None                                                                                                                                                                                                                               |
| Description:     | If bit 'b' in register 'f' is '1', then the next<br>instruction is executed.<br>If bit 'b' in register 'f' is '0', then the next<br>instruction is discarded, and a NOP is<br>executed instead, making this a 2TCY<br>instruction. |

| CLRW             | Clear W                                                                                    |
|------------------|--------------------------------------------------------------------------------------------|
| Syntax:          | [label] CLRW                                                                               |
| Operands:        | None                                                                                       |
| Operation:       | $\begin{array}{l} \text{O0h} \rightarrow (\text{W}) \\ 1 \rightarrow \text{Z} \end{array}$ |
| Status Affected: | Z                                                                                          |
| Description:     | W register is cleared. Zero bit (Z) is set.                                                |

| CALL             | Call Subroutine                                                                                                                                                                                                                          | CLRWDT                                                                                                                               | Clear Watchdog Timer                                                                                                             |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CALL k                                                                                                                                                                                                                  | Syntax:                                                                                                                              | [label] CLRWDT                                                                                                                   |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                                                                     | Operands:                                                                                                                            | None                                                                                                                             |
| Operation:       | $(PC)+ 1 \rightarrow TOS,$<br>$k \rightarrow PC<10:0>,$<br>$(PCLATH<4:3>) \rightarrow PC<12:11>$                                                                                                                                         | Operation: $00h \rightarrow WDT$<br>$0 \rightarrow WDT$ prescaler,<br>$1 \rightarrow \overline{TO}$<br>$1 \rightarrow \overline{DD}$ |                                                                                                                                  |
| Status Affected: |                                                                                                                                                                                                                                          | Status Affected                                                                                                                      |                                                                                                                                  |
| Description:     | Call Subroutine. First, return address<br>(PC+1) is pushed onto the stack. The<br>eleven bit immediate address is loaded<br>into PC bits <10:0>. The upper bits of<br>the PC are loaded from PCLATH.<br>CALL is a two cycle instruction. | Description:                                                                                                                         | CLRWDT instruction resets the Watch-<br>dog Timer. It also resets the prescaler<br>of the WDT. Status bits TO and PD<br>are set. |

# PIC16C62B/72A

| SUBLW            | Subtract                                             | W from L                                      | iteral                                                      |  |
|------------------|------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------|--|
| Syntax:          | [ label ]                                            | SUBLW                                         | k                                                           |  |
| Operands:        | $0 \le k \le 255$                                    |                                               |                                                             |  |
| Operation:       | $k - (W) \rightarrow (W)$                            |                                               |                                                             |  |
| Status Affected: | C, DC, Z                                             |                                               |                                                             |  |
| Description:     | The W reg<br>plement m<br>eral 'k'. The<br>register. | ister is subt<br>ethod) from<br>e result is p | tracted (2's com-<br>n the eight bit lit-<br>laced in the W |  |

| XORLW            | Exclusive OR Literal with W                                                                                                  |
|------------------|------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                                     |
| Operands:        | $0 \leq k \leq 255$                                                                                                          |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                                |
| Status Affected: | Z                                                                                                                            |
| Description:     | The contents of the W register are<br>XOR'ed with the eight bit literal 'k'.<br>The result is placed in the W regis-<br>ter. |

| SUBWF        | Subtract W from f                                                                                                                                                                    | XORW    |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Syntax:      | [ <i>label</i> ] SUBWF f,d                                                                                                                                                           | Syntax  |
| Operands:    | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                    | Operar  |
| Operation:   | (f) - (W) $\rightarrow$ (destination)                                                                                                                                                | Operat  |
| Status       | C, DC, Z                                                                                                                                                                             | Status  |
| Affected:    |                                                                                                                                                                                      | Descrip |
| Description: | Subtract (2's complement method) W<br>register from register 'f'. If 'd' is 0, the<br>result is stored in the W register. If 'd' is<br>1, the result is stored back in register 'f'. |         |

| XORWF            | Exclusive OR W with f                                                                                                                                                       |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] XORWF f,d                                                                                                                                                  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                 |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                   |
| Status Affected: | Z                                                                                                                                                                           |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. |

| SWAPF            | Swap Nibbles in f                                                                                                                                                         |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] SWAPF f,d                                                                                                                                                |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                               |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>), (f<7:4>) \rightarrow (destination<3:0>)$                                                                                        |
| Status Affected: | None                                                                                                                                                                      |
| Description:     | The upper and lower nibbles of regis-<br>ter 'f' are exchanged. If 'd' is 0, the<br>result is placed in W register. If 'd' is 1,<br>the result is placed in register 'f'. |

| DC CHA          | RACTE | RISTICS                                                                 | Standar<br>Operatir | d Opera<br>ng temp | ating Co<br>erature | ondition<br>0°C<br>-40°C | is (unless otherwise stated)<br>$\leq TA \leq +70^{\circ}C$ for commercial<br>$\leq TA \leq +85^{\circ}C$ for industrial |
|-----------------|-------|-------------------------------------------------------------------------|---------------------|--------------------|---------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Param<br>No.    | Sym   | Characteristic                                                          | Min                 | Тур†               | Max                 | Units                    | Conditions                                                                                                               |
| D001            | Vdd   | Supply Voltage                                                          | 2.5<br>VBOR*        | -                  | 5.5<br>5.5          | V<br>V                   | LP, XT, RC osc modes (DC - 4 MHz)<br>BOR enabled (Note 7)                                                                |
| D002*           | Vdr   | RAM Data Retention<br>Voltage (Note 1)                                  | -                   | 1.5                | -                   | V                        |                                                                                                                          |
| D003            | VPOR  | <b>VDD Start Voltage</b> to<br>ensure internal<br>Power-on Reset signal | -                   | Vss                | -                   | V                        | See section on Power-on Reset for details                                                                                |
| D004*<br>D004A* | SVDD  | <b>VDD Rise Rate</b> to<br>ensure internal<br>Power-on Reset signal     | 0.05<br>TBD         | -                  | -                   | V/ms                     | PWRT enabled (PWRTE bit clear)<br>PWRT disabled (PWRTE bit set)<br>See section on Power-on Reset for details             |
| D005            | VBOR  | Brown-out Reset<br>voltage trip point                                   | 3.65                | -                  | 4.35                | V                        | BODEN bit set                                                                                                            |
| D010            | Idd   | Supply Current<br>(Note 2, 5)                                           | -                   | 2.0                | 3.8                 | mA                       | XT, RC osc modes<br>Fosc = 4 MHz, VDD = 3.0V (Note 4)                                                                    |
| D010A           |       |                                                                         | -                   | 22.5               | 48                  | μA                       | LP OSC MODE<br>FOSC = 32 kHz, VDD = 3.0V, WDT disabled                                                                   |
| D020            | IPD   | Power-down Current                                                      | -                   | 7.5                | 30                  | μA                       | VDD = 3.0V, WDT enabled, -40°C to +85°C                                                                                  |
| D021<br>D021A   |       | (Note 3, 5)                                                             | -                   | 0.9<br>0.9         | 5<br>5              | μΑ<br>μΑ                 | VDD = 3.0V, WDT disabled, 0°C to +70°C<br>VDD = 3.0V, WDT disabled, -40°C to +85°C                                       |
|                 |       | Module Differential<br>Current (Note 6)                                 |                     |                    |                     |                          |                                                                                                                          |
| D022*           |       | Watchdog Timer                                                          | -                   | 6.0<br>TBD         | 20                  | μΑ                       | WDTE BIT SET, VDD = 4.0V                                                                                                 |
| * T             |       |                                                                         |                     |                    | 200                 | μΛ                       |                                                                                                                          |

#### 13.2 DC Characteristics: PIC16LC62B/72A-04 (Commercial, Industrial)

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD,

 $\overline{MCLR} = VDD$ ; WDT enabled/disabled as specified.

- 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and VSS.
- 4: For RC osc mode, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.

5: Timer1 oscillator (when enabled) adds approximately 20 µA to the specification. This value is from characterization and is for design guidance only. This is not tested.

- 6: The  $\Delta$  current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.
- 7: This is the voltage where the device enters the Brown-out Reset. When BOR is enabled, the device will perform a brown-out reset when VDD falls below VBOR.

#### 13.4.2 TIMING CONDITIONS

The temperature and voltages specified in Table 13-1 apply to all timing specifications unless otherwise noted. Figure 13-4 specifies the load conditions for the timing specifications.

# TABLE 13-1: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC

| AC CHARACTERISTICS | Standard Operating Conditions (unless otherwise stated)                           |    |  |
|--------------------|-----------------------------------------------------------------------------------|----|--|
|                    | Operating temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial       |    |  |
|                    | -40°C $\leq$ TA $\leq$ +85°C for industrial                                       |    |  |
|                    | -40°C $\leq$ TA $\leq$ +125°C for extended                                        |    |  |
|                    | Operating voltage VDD range as described in DC spec Section 13.1 and Section 13.2 | 2. |  |
|                    | LC parts operate for commercial/industrial temp's only.                           |    |  |

#### FIGURE 13-4: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



# FIGURE 13-10: CAPTURE/COMPARE/PWM TIMINGS



#### TABLE 13-6: CAPTURE/COMPARE/PWM REQUIREMENTS

| Param<br>No. | Sym                                   |                    | Characteristi  | С           | Min                   | Тур† | Max | Units | Conditions                         |
|--------------|---------------------------------------|--------------------|----------------|-------------|-----------------------|------|-----|-------|------------------------------------|
| 50*          | TccL                                  | CCP1 input low     | No Prescaler   |             | 0.5TCY + 20           | -    | _   | ns    |                                    |
|              |                                       | time               | With Prescaler | PIC16CXX    | 10                    | -    | -   | ns    |                                    |
|              |                                       |                    |                | PIC16LCXX   | 20                    | -    | -   | ns    |                                    |
| 51*          | 51* TccH CCP1 input high No Prescaler |                    |                | 0.5TCY + 20 | _                     | -    | ns  |       |                                    |
|              |                                       | time               | With Prescaler | PIC16CXX    | 10                    | _    | _   | ns    |                                    |
|              |                                       |                    |                | PIC16LCXX   | 20                    | -    | -   | ns    |                                    |
| 52*          | TccP                                  | CCP1 input period  |                |             | <u>3Tcy + 40</u><br>N | —    | _   | ns    | N = prescale<br>value (1,4, or 16) |
| 53*          | 3* TccR CCP1 output rise time         |                    | PIC16CXX       | —           | 10                    | 25   | ns  |       |                                    |
|              |                                       |                    |                | PIC16LCXX   | —                     | 25   | 45  | ns    |                                    |
| 54*          | TccF                                  | CCP1 output fall t | time           | PIC16CXX    | _                     | 10   | 25  | ns    |                                    |
|              |                                       |                    |                | PIC16LCXX   | _                     | 25   | 45  | ns    |                                    |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# **APPENDIX A: REVISION HISTORY**

| Version | Date | Revision Description                                                                                                                                                                                         |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A       | 7/98 | This is a new data sheet. However, the devices described in this data sheet are the upgrades to the devices found in the <i>PIC16C6X Data Sheet</i> , DS30234, and the <i>PIC16C7X Data Sheet</i> , DS30390. |

# APPENDIX B: CONVERSION CONSIDERATIONS

Considerations for converting from previous versions of devices to the ones listed in this data sheet are listed in Table B-1.

# TABLE B-1: CONVERSION CONSIDERATIONS

| Difference    | PIC16C62A/72                                                         | PIC16C62B/72A    |
|---------------|----------------------------------------------------------------------|------------------|
| Voltage Range | 2.5V - 6.0V                                                          | 2.5V - 5.5V      |
| SSP module    | Basic SSP (2 mode SPI)                                               | SSP (4 mode SPI) |
| CCP module    | CCP does not reset TMR1 when in special event trigger mode.          | N/A              |
| Timer1 module | Writing to TMR1L register can cause over-<br>flow in TMR1H register. | N/A              |

# READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| TO:<br>RE: | Technical Publications Manager<br>Reader Response         | Total Pages Sent                     |
|------------|-----------------------------------------------------------|--------------------------------------|
| Fror       | n: Name                                                   |                                      |
|            | Company                                                   |                                      |
|            | Address                                                   |                                      |
|            | City / State / ZIP / Country                              |                                      |
|            | Telephone: ()                                             | FAX: ()                              |
| Арр        | lication (optional):                                      |                                      |
| Wou        | Ild you like a reply?YN                                   |                                      |
| Dev        | ice: 24xx010                                              | Literature Number: DS35008C          |
| Que        | stions:                                                   |                                      |
| 1.         | What are the best features of this document?              |                                      |
|            |                                                           |                                      |
| 2.         | How does this document meet your hardware and softw       | are development needs?               |
|            |                                                           |                                      |
| 3.         | Do you find the organization of this document easy to fo  | llow? If not, why?                   |
|            |                                                           |                                      |
|            |                                                           |                                      |
| 4.         | What additions to the document do you think would enh     | ance the structure and subject?      |
|            |                                                           |                                      |
| 5.         | What deletions from the document could be made witho      | ut affecting the overall usefulness? |
|            |                                                           |                                      |
|            |                                                           |                                      |
| 6.         | Is there any incorrect or misleading information (what ar | nd where)?                           |
|            |                                                           |                                      |
| 7.         | How would you improve this document?                      |                                      |
|            |                                                           |                                      |
|            |                                                           |                                      |