

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 20MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI                                                       |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 22                                                                          |
| Program Memory Size        | 3.5KB (2K x 14)                                                             |
| Program Memory Type        | OTP                                                                         |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 128 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                   |
| Data Converters            | A/D 5x8b                                                                    |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                              |
| Supplier Device Package    | 28-SOIC                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c72at-20i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Table of Contents

| 10    | Device Overview                                       | F      |
|-------|-------------------------------------------------------|--------|
| 1.0   |                                                       | 5<br>7 |
| 2.0   |                                                       | /      |
| 3.0   | // Ports                                              | 19     |
| 4.0   | Timer0 Module                                         | 25     |
| 5.0   | Timer1 Module                                         | 27     |
| 6.0   | Timer2 Module                                         | 31     |
| 7.0   | Capture/Compare/PWM (CCP) Module                      | 33     |
| 8.0   | Synchronous Serial Port (SSP) Module                  | 39     |
| 9.0   | Analog-to-Digital Converter (A/D) Module              | 49     |
| 10.0  | Special Features of the CPU                           | 55     |
| 11.0  | Instruction Set Summary                               | 67     |
| 12.0  | Development Support                                   | 75     |
| 13.0  | Electrical Characteristics                            | 81     |
| 14.0  | DC and AC Characteristics Graphs and Tables           | . 103  |
| 15.0  | Packaging Information                                 | . 105  |
| Appe  | ndix A: Revision History                              | . 111  |
| Appe  | ndix B: Conversion Considerations                     | . 111  |
| Appe  | ndix C: Migration from Base-line to Mid-Range Devices | . 112  |
| Index | · · · · · · · · · · · · · · · · · · ·                 | . 113  |
| On-L  | ine Support                                           | . 117  |
| Read  | er Response                                           | . 118  |
| PIC1  | 6C62B/72A Product Identification System               | . 119  |
|       |                                                       |        |

#### To Our Valued Customers

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000.

#### **New Customer Notification System**

Register on our web site (www.microchip.com/cn) to receive the most current information on our products.

#### Errata

An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- · Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (480) 786-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Corrections to this Data Sheet**

We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please:

- Fill out and mail in the reader response form in the back of this data sheet.
- E-mail us at webmaster@microchip.com.

We appreciate your assistance in making this a better document.

#### 2.2.2.1 STATUS REGISTER

The STATUS register, shown in Register 2-1, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, the write to these three bits is disabled. These bits are set or cleared according to the device logic. The TO and PD bits are not writable. The result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect the Z, C or DC bits from the STATUS register. For other instructions, not affecting any status bits, see the "Instruction Set Summary."

- **Note 1:** The IRP and RP1 bits are reserved. Maintain these bits clear to ensure upward compatibility with future products.
- Note 2: The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction. See the SUBLW and SUBWF instructions.

#### REGISTER 2-1: STATUS REGISTER (ADDRESS 03h, 83h)



# PIC16C62B/72A

#### 2.2.2.6 PCON REGISTER

The Power Control register (PCON) contains flag bits to allow differentiation between a Power-on Reset (POR), Brown-Out Reset (BOR) and resets from other sources.

Note: On Power-on Reset, the state of the BOR bit is unknown and is not predictable. If the BODEN bit in the configuration word is set, the user must first set the BOR bit on a POR, and check it on subsequent resets. If BOR is cleared while POR remains set, a Brown-out reset has occurred. If the BODEN bit is clear, the BOR bit may be ignored.

#### REGISTER 2-6: PCON REGISTER (ADDRESS 8Eh)



#### 3.2 PORTB and the TRISB Register

PORTB is an 8-bit wide bi-directional port. The corresponding data direction register is TRISB. Setting a TRISB bit (=1) will make the corresponding PORTB pin an input, (i.e., put the corresponding output driver in a hi-impedance mode). Clearing a TRISB bit (=0) will make the corresponding PORTB pin an output, (i.e., put the contents of the output latch on the selected pin).

Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit  $\overline{\text{RBPU}}$  (OPTION\_REG<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset.

#### FIGURE 3-3: BLOCK DIAGRAM OF RB3:RB0 PINS



Four of PORTB's pins, RB7:RB4, have an interrupt on change feature. Only pins configured as inputs can cause this interrupt to occur (i.e. any RB7:RB4 pin configured as an output is excluded from the interrupt on change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'ed together to generate the RB Port Change Interrupt with flag bit RBIF (INTCON<0>).

This interrupt can wake the device from SLEEP. The user, in the interrupt service routine, can clear the interrupt in the following manner:

- a) Any read or write of PORTB. This will end the mismatch condition.
- b) Clear flag bit RBIF.

A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared.

The interrupt on change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt on change feature. Polling of PORTB is not recommended while using the interrupt on change feature.

RB0/INT is an external interupt pin and is configured using the INTEDG bit (OPTION\_REG<6>). RB0/INT is discussed in detail in Section 10.10.1.





NOTES:

#### 8.0 SYNCHRONOUS SERIAL PORT (SSP) MODULE

#### 8.1 SSP Module Overview

The Synchronous Serial Port (SSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be Serial EEPROMs, shift registers, display drivers, A/D converters, etc. The SSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I<sup>2</sup>C)

For more information on SSP operation (including an I<sup>2</sup>C Overview), refer to the PIC<sup>®</sup> MCU Mid-Range Reference Manual, (DS33023). Also, refer to Application Note AN578, *"Use of the SSP Module in the I<sup>2</sup>C Multi-Master Environment."* 

#### 8.2 SPI Mode

This section contains register definitions and operational characteristics of the SPI module.

Additional information on SPI operation may be found in the PIC<sup>®</sup> MCU Mid-Range Reference Manual, (DS33023).

8.2.1 OPERATION OF SSP MODULE IN SPI MODE

A block diagram of the SSP Module in SPI Mode is shown in Figure 8-1.

The SPI mode allows 8-bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, three pins are used:

- Serial Data Out (SDO)RC5/SDO
- Serial Data In (SDI)RC4/SDI/SDA
- Serial Clock (SCK)RC3/SCK/SCL

Additionally, a fourth pin may be used when in a slave mode of operation:

Slave Select (SS)RA5/SS/AN4

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON register (SSPCON<5:0>) and SSPSTAT<7:6>. These control bits allow the following to be specified:

- Master Operation (SCK is the clock output)
- Slave Mode (SCK is the clock input)
- Clock Polarity (Idle state of SCK)
- Clock Edge (Output data on rising/falling edge of SCK)
- Clock Rate (master operation only)
- Slave Select Mode (Slave mode only)

To enable the serial port, SSP Enable bit, SSPEN (SSPCON<5>) must be set. To reset or reconfigure SPI mode, clear bit SSPEN, re-initialize the SSPCON reg-

ister, and then set bit SSPEN. This configures the SDI, SDO, SCK and  $\overline{SS}$  pins as serial port pins. For the pins to behave as the serial port function, they must have their data direction bits (in the TRISC register) appropriately programmed. That is:

- SDI must have TRISC<4> set
- SDO must have TRISC<5> cleared
- SCK (master operation) must have TRISC<3> cleared
- SCK (Slave mode) must have TRISC<3> set
- SS must have TRISA<5> set (if used)

Note: When the SPI is in Slave Mode with  $\overline{SS}$  pin control enabled, (SSPCON<3:0> = 0100) the SPI module will reset if the  $\overline{SS}$  pin is set to VDD.

**Note:** If the SPI is used in Slave Mode with CKE = '1', then the  $\overline{SS}$  pin control must be enabled.

# FIGURE 8-1: SSP BLOCK DIAGRAM (SPI MODE)



### 8.3 <u>SSP I<sup>2</sup>C Operation</u>

The SSP module in I<sup>2</sup>C mode fully implements all slave functions, except general call support, and provides interrupts on start and stop bits in hardware to support firmware implementations of the master functions. The SSP module implements the standard mode specifications, as well as 7-bit and 10-bit addressing.

Two pins are used for data transfer. These are the RC3/SCK/SCL pin, which is the clock (SCL), and the RC4/SDI/SDA pin, which is the data (SDA). The user must configure these pins as inputs or outputs through the TRISC<4:3> bits.

The SSP module functions are enabled by setting SSP Enable bit SSPEN (SSPCON<5>).

FIGURE 8-2: SSP BLOCK DIAGRAM (I<sup>2</sup>C MODE)



The SSP module has five registers for  $I^2C$  operation. These are the:

- SSP Control Register (SSPCON)
- SSP Status Register (SSPSTAT)
- Serial Receive/Transmit Buffer (SSPBUF)
- SSP Shift Register (SSPSR) Not accessible
- SSP Address Register (SSPADD)

The SSPCON register allows control of the  $I^2C$  operation. Four mode selection bits (SSPCON<3:0>) allow one of the following  $I^2C$  modes to be selected:

- I<sup>2</sup>C Slave mode (7-bit address)
- I<sup>2</sup>C Slave mode (10-bit address)
- I<sup>2</sup>C Slave mode (7-bit address), with start and stop bit interrupts enabled for firmware master mode support
- I<sup>2</sup>C Slave mode (10-bit address), with start and stop bit interrupts enabled for firmware master mode support
- I<sup>2</sup>C start and stop bit interrupts enabled for firmware master mode support, slave mode idle

Selection of any I<sup>2</sup>C mode, with the SSPEN bit set, forces the SCL and SDA pins to be operated as open drain outputs, provided these pins are programmed to inputs by setting the appropriate TRISC bits.

Additional information on SSP I<sup>2</sup>C operation may be found in the PIC<sup>®</sup> MCU Mid-Range Reference Manual, (DS33023).

#### 8.3.1 SLAVE MODE

In slave mode, the SCL and SDA pins must be configured as inputs (TRISC<4:3> set). The SSP module will override the input state with the output data when required (slave-transmitter).

When an address is matched or the data transfer after an address match is received, the hardware automatically will generate the acknowledge ( $\overline{ACK}$ ) pulse, and load the SSPBUF register with the received value in the SSPSR register.

There are certain conditions that will cause the SSP module not to give this  $\overline{ACK}$  pulse. This happens if either of the following conditions occur:

- a) The buffer full bit BF (SSPSTAT<0>) was set before the transfer was completed.
- b) The overflow bit SSPOV (SSPCON<6>) was set before the transfer was completed.

In this case, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF (PIR1<3>) is set. Table 8-2 shows what happens when a data transfer byte is received, given the status of bits BF and SSPOV. The shaded cells show the condition where user software did not properly clear the overflow condition. Flag bit BF is cleared by reading the SSPBUF register, while bit SSPOV is cleared through software.

The SCL clock input must have a minimum high and low for proper operation. The high and low times of the  $I^2C$  specification, as well as the requirement of the SSP module, is shown in timing parameter #100, THIGH, and parameter #101, TLOW.

#### 9.4 <u>A/D Conversions</u>

| Note: | The GO/DONE bit should NOT be set in        |
|-------|---------------------------------------------|
|       | the same instruction that turns on the A/D. |

#### 9.5 Use of the CCP Trigger

An A/D conversion can be started by the "special event trigger" of the CCP1 module. This requires that the CCP1M3:CCP1M0 bits (CCP1CON<3:0>) be programmed as 1011 and that the A/D module be enabled (ADON bit is set). When the trigger occurs, the

TABLE 9-2 SUMMARY OF A/D REGISTERS

GO/DONE bit will be set, starting the A/D conversion, and the Timer1 counter will be reset to zero. Timer1 is reset to automatically repeat the A/D acquisition period with minimal software overhead. The appropriate analog input channel must be selected and the minimum acquisition time must pass before the "special event trigger" sets the GO/DONE bit (starts a conversion).

If the A/D module is not enabled (ADON is cleared), then the "special event trigger" will be ignored by the A/D module, but will still reset the Timer1 counter.

| Address | Name   | Bit 7   | Bit 6      | Bit 5   | Bit 4       | Bit 3      | Bit 2   | Bit 1  | Bit 0  | Value on<br>POR,<br>BOR | Value on all other Resets |
|---------|--------|---------|------------|---------|-------------|------------|---------|--------|--------|-------------------------|---------------------------|
| 0Bh,8Bh | INTCON | GIE     | PEIE       | TOIE    | INTE        | RBIE       | TOIF    | INTF   | RBIF   | 0000 000x               | 0000 000u                 |
| 0Ch     | PIR1   | _       | ADIF       | —       | _           | SSPIF      | CCP1IF  | TMR2IF | TMR1IF | -0 0000                 | -0 0000                   |
| 8Ch     | PIE1   | _       | ADIE       | —       | —           | SSPIE      | CCP1IE  | TMR2IE | TMR1IE | -0 0000                 | -0 0000                   |
| 1Eh     | ADRES  | A/D Res | ult Regist | ter     |             |            |         |        |        | XXXX XXXX               | uuuu uuuu                 |
| 1Fh     | ADCON0 | ADCS1   | ADCS0      | CHS2    | CHS1        | CHS0       | GO/DONE | —      | ADON   | 0000 00-0               | 0000 00-0                 |
| 9Fh     | ADCON1 | _       | —          | —       | -           | —          | PCFG2   | PCFG1  | PCFG0  | 000                     | 000                       |
| 05h     | PORTA  | _       | —          | RA5     | RA4         | RA3        | RA2     | RA1    | RA0    | 0x 0000                 | 0u 0000                   |
| 85h     | TRISA  | _       | _          | PORTA [ | Data Direct | tion Regis | ter     |        |        | 11 1111                 | 11 1111                   |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for A/D conversion.

#### 10.2.3 RC OSCILLATOR

For timing insensitive applications, the "RC" device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 10-4 shows how the R/C combination is connected to the PIC16CXXX.

#### FIGURE 10-4: RC OSCILLATOR MODE



#### 10.3 <u>Reset</u>

The PIC16CXXX differentiates between various kinds of reset:

- Power-on Reset (POR)
- MCLR reset during normal operation
- MCLR reset during SLEEP
- WDT Reset (during normal operation)
- WDT Wake-up (during SLEEP)
- Brown-out Reset (BOR)

Some registers are not affected in any reset condition; their status is unknown on POR and unchanged by any other reset. Most other registers are reset to a "reset state" on Power-on Reset (POR), on the  $\overline{\text{MCLR}}$  and WDT Reset, on  $\overline{\text{MCLR}}$  reset during SLEEP, and on Brown-out Reset (BOR). They are not affected by a WDT Wake-up from SLEEP, which is viewed as the resumption of normal operation. The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits are set or cleared depending on the reset situation, as indicated in Table 10-4. These bits are used in software to determine the nature of the reset. See Table 10-6 for a full description of reset states of all registers.

A simplified block diagram of the on-chip reset circuit is shown in Figure 10-5.

The PIC devices have a  $\overline{\text{MCLR}}$  noise filter in the  $\overline{\text{MCLR}}$  reset path. The filter will ignore small pulses. However, a valid  $\overline{\text{MCLR}}$  pulse must meet the minimum pulse width (TmcL, Specification #30).

No internal reset source (WDT, BOR, POR) will drive the  $\overline{\text{MCLR}}$  pin low.

#### 10.8 <u>Time-out Sequence</u>

When a POR reset occurs, the PWRT delay starts (if enabled). When PWRT ends, the OST counts 1024 oscillator cycles (LP, XT, HS modes only). When OST completes, the device comes out of reset. The total time-out will vary based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all.

If MCLR is kept low long enough, the time-outs will expire. Bringing MCLR high will begin execution immediately. This is useful for testing purposes or to synchronize more than one PIC16CXXX device operating in parallel.

#### **Status Register**

Table 10-5 shows the reset conditions for the STATUS, PCON and PC registers, while Table 10-6 shows the reset conditions for all the registers.

#### 10.9 <u>Power Control/Status Register</u> (PCON)

The  $\overline{\text{BOR}}$  bit is unknown on Power-on Reset. If the Brown-out Reset circuit is used, the  $\overline{\text{BOR}}$  bit must be set by the user and checked on subsequent resets to see if it was cleared, indicating a Brown-out has occurred.

POR (Power-on Reset Status bit) is cleared on a Power-on Reset and unaffected otherwise. The user

| IRP | RP1 | RP0 | TO | PD | Z | DC | С |  |
|-----|-----|-----|----|----|---|----|---|--|
|     |     |     |    |    |   |    |   |  |



| POR BOR |  |
|---------|--|
|---------|--|

TABLE 10-3 TIME-OUT IN VARIOUS SITUATIONS

| Oppillator Configuration | Power            | -up              | Brown out        | Wake-up from<br>SLEEP |  |
|--------------------------|------------------|------------------|------------------|-----------------------|--|
| Oscillator Configuration | <b>PWRTE</b> = 0 | <b>PWRTE</b> = 1 | Brown-out        |                       |  |
| XT, HS, LP               | 72 ms + 1024Tosc | 1024Tosc         | 72 ms + 1024Tosc | 1024Tosc              |  |
| RC                       | 72 ms            | —                | 72 ms            | —                     |  |

#### TABLE 10-4 STATUS BITS AND THEIR SIGNIFICANCE

| POR | BOR | то | PD |                                                         |
|-----|-----|----|----|---------------------------------------------------------|
| 0   | x   | 1  | 1  | Power-on Reset                                          |
| 0   | x   | 0  | x  | Illegal, TO is set on POR                               |
| 0   | x   | x  | 0  | Illegal, PD is set on POR                               |
| 1   | 0   | 1  | 1  | Brown-out Reset                                         |
| 1   | 1   | 0  | 1  | WDT Reset                                               |
| 1   | 1   | 0  | 0  | WDT Wake-up                                             |
| 1   | 1   | u  | u  | MCLR Reset during normal operation                      |
| 1   | 1   | 1  | 0  | MCLR Reset during SLEEP or interrupt wake-up from SLEEP |

#### TABLE 10-5 RESET CONDITION FOR SPECIAL REGISTERS

| Condition                          | Program<br>Counter    | STATUS<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 000h                  | 0001 1xxx          | 0x               |
| MCLR Reset during normal operation | 000h                  | 000u uuuu          | uu               |
| MCLR Reset during SLEEP            | 000h                  | 0001 Ouuu          | uu               |
| WDT Reset                          | 000h                  | 0000 luuu          | uu               |
| WDT Wake-up                        | PC + 1                | uuu0 0uuu          | uu               |
| Brown-out Reset                    | 000h                  | 0001 luuu          | u0               |
| Interrupt wake-up from SLEEP       | PC + 1 <sup>(1)</sup> | uuul 0uuu          | uu               |

Legend: u = unchanged, x = unknown, - = unimplemented bit read as '0'.

Note 1: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

#### FIGURE 10-10: WAKE-UP FROM SLEEP THROUGH INTERRUPT

| ; a1   a2   a3   a4 ; a<br>osc1//////////////////////////////////// | 21   Q2   Q3   Q4 |              | a1 a2 a3 a4            | 01 02 03 04                   | 01   02   03   04 | a1 a2 a3 a4 |
|---------------------------------------------------------------------|-------------------|--------------|------------------------|-------------------------------|-------------------|-------------|
| CLKOUT(4)                                                           |                   | Tost(2)      |                        |                               |                   |             |
| INT pin                                                             |                   |              | 1<br>1                 |                               |                   |             |
| INTF flag<br>(INTCON<1>)                                            |                   | <u>`</u>     | ,<br>,<br>,            | Interrupt Latency<br>(Note 2) |                   |             |
| GIE bit<br>(INTCON<7>)                                              | <br>              | Processor in | <u> </u><br> <br> <br> |                               |                   |             |
| INSTRUCTION FLOW                                                    | 1                 |              | 1<br>1                 | · · ·                         | <br>              |             |
| PC X PC X                                                           | PC+1              | PC+2         | PC+2                   | PC + 2                        | 0004h             | 0005h       |
| Instruction {<br>fetched { Inst(PC) = SLEEP                         | Inst(PC + 1)      |              | Inst(PC + 2)           |                               | Inst(0004h)       | Inst(0005h) |
| Instruction Inst(PC - 1)                                            | SLEEP             |              | Inst(PC + 1)           | Dummy cycle                   | Dummy cycle       | Inst(0004h) |

**Note 1:** XT, HS or LP oscillator mode assumed.

**2:** TOST = 1024TOSC (drawing not to scale) This delay will not be there for RC osc mode.

3: GIE = '1' assumed. In this case after wake- up, the processor jumps to the interrupt routine. If GIE = '0', execution will continue in-line.

4: CLKOUT is not available in these osc modes, but shown here for timing reference.

#### 10.14 Program Verification/Code Protection

If the code protection bits have not been programmed, the on-chip program memory can be read out for verification purposes.

| Note: | Microchip does not recommend code pro- |
|-------|----------------------------------------|
|       | tecting windowed devices.              |

#### 10.15 ID Locations

Four memory locations (2000h - 2003h) are designated as ID locations where the user can store checksum or other code-identification numbers. These locations are not accessible during normal execution, but are readable and writable during program/verify. It is recommended that only the 4 least significant bits of the ID location are used.

For ROM devices, these values are submitted along with the ROM code.

#### 10.16 In-Circuit Serial Programming™

PIC16CXXX microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three more lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

For complete details of serial programming, please refer to the In-Circuit Serial Programming (ICSP™) Guide, DS30277.

# 12.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools:

- Integrated Development Environment
  - MPLAB™ IDE Software
- Assemblers/Compilers/Linkers
  - MPASM Assembler
  - MPLAB-C17 and MPLAB-C18 C Compilers
  - MPLINK/MPLIB Linker/Librarian
- Simulators
  - MPLAB-SIM Software Simulator
- Emulators
  - MPLAB-ICE Real-Time In-Circuit Emulator
  - PICMASTER<sup>®</sup>/PICMASTER-CE In-Circuit Emulator
  - ICEPIC™
- In-Circuit Debugger
  - MPLAB-ICD for PIC16F877
- Device Programmers
  - PRO MATE<sup>®</sup> II Universal Programmer
  - PICSTART<sup>®</sup> Plus Entry-Level Prototype Programmer
- Low-Cost Demonstration Boards
  - SIMICE
  - PICDEM-1
  - PICDEM-2
  - PICDEM-3
  - PICDEM-17
  - SEEVAL®
  - KEELOQ<sup>®</sup>

#### 12.1 <u>MPLAB Integrated Development</u> <u>Environment Software</u>

- The MPLAB IDE software brings an ease of software development previously unseen in the 8-bit microcontroller market. MPLAB is a Windows<sup>®</sup>-based application which contains:
- Multiple functionality
  - editor
  - simulator
  - programmer (sold separately)
  - emulator (sold separately)
- A full featured editor
- A project manager
- · Customizable tool bar and key mapping
- · A status bar
- On-line help

MPLAB allows you to:

- Edit your source files (either assembly or 'C')
- One touch assemble (or compile) and download to PIC MCU tools (automatically updates all project information)
- Debug using:
  - source files
  - absolute listing file
  - object code

The ability to use MPLAB with Microchip's simulator, MPLAB-SIM, allows a consistent platform and the ability to easily switch from the cost-effective simulator to the full featured emulator with minimal retraining.

#### 12.2 MPASM Assembler

MPASM is a full featured universal macro assembler for all PIC MCUs. It can produce absolute code directly in the form of HEX files for device programmers, or it can generate relocatable objects for MPLINK.

MPASM has a command line interface and a Windows shell and can be used as a standalone application on a Windows 3.x or greater system. MPASM generates relocatable object files, Intel standard HEX files, MAP files to detail memory usage and symbol reference, an absolute LST file which contains source lines and generated machine code, and a COD file for MPLAB debugging.

MPASM features include:

- MPASM and MPLINK are integrated into MPLAB projects.
- MPASM allows user defined macros to be created for streamlined assembly.
- MPASM allows conditional assembly for multi purpose source files.
- MPASM directives allow complete control over the assembly process.

#### 12.3 <u>MPLAB-C17 and MPLAB-C18</u> <u>C Compilers</u>

The MPLAB-C17 and MPLAB-C18 Code Development Systems are complete ANSI 'C' compilers and integrated development environments for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers, respectively. These compilers provide powerful integration capabilities and ease of use not found with other compilers.

For easier source level debugging, the compilers provide symbol information that is compatible with the MPLAB IDE memory display.

#### 12.4 MPLINK/MPLIB Linker/Librarian

MPLINK is a relocatable linker for MPASM and MPLAB-C17 and MPLAB-C18. It can link relocatable objects from assembly or C source files along with precompiled libraries using directives from a linker script.

# PIC16C62B/72A

and test the sample code. In addition, PICDEM-17 supports down-loading of programs to and executing out of external FLASH memory on board. The PICDEM-17 is also usable with the MPLAB-ICE or PICMASTER emulator, and all of the sample programs can be run and modified using either emulator. Additionally, a generous prototype area is available for user hardware.

#### 12.17 <u>SEEVAL Evaluation and Programming</u> <u>System</u>

The SEEVAL SEEPROM Designer's Kit supports all Microchip 2-wire and 3-wire Serial EEPROMs. The kit includes everything necessary to read, write, erase or program special features of any Microchip SEEPROM product including Smart Serials<sup>™</sup> and secure serials. The Total Endurance<sup>™</sup> Disk is included to aid in tradeoff analysis and reliability calculations. The total kit can significantly reduce time-to-market and result in an optimized system.

#### 12.18 <u>KEELOQ Evaluation and</u> <u>Programming Tools</u>

KEELOQ evaluation and programming tools support Microchips HCS Secure Data Products. The HCS evaluation kit includes an LCD display to show changing codes, a decoder to decode transmissions, and a programming interface to program test transmitters.

|              |        |                                            | $\begin{array}{rl} \mbox{Standard Operating Conditions (unless otherwise stated)} \\ \mbox{Operating temperature} & 0^{\circ}C & \leq TA \leq +70^{\circ}C & \mbox{for commercial} \\ -40^{\circ}C & \leq TA \leq +85^{\circ}C & \mbox{for industrial} \end{array}$ |         |            |          |                                                                         |  |
|--------------|--------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|----------|-------------------------------------------------------------------------|--|
| DC CHA       | ARACIE | RISTICS                                    | $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended<br>Operating voltage VDD range as described in DC spec Section 13.1                                                                                                                                            |         |            |          |                                                                         |  |
|              |        |                                            | and Section                                                                                                                                                                                                                                                         | on 13.2 | e voo rang | je as ue | scribed in DC spec Section 13.1                                         |  |
| Param<br>No. | Sym    | Characteristic                             | Min                                                                                                                                                                                                                                                                 | Тур†    | Мах        | Units    | Conditions                                                              |  |
|              |        |                                            | -                                                                                                                                                                                                                                                                   | -       | 0.6        | V        | IOL = 7.0 mA, VDD = 4.5V,<br>-40°C to +125°C                            |  |
| D083         |        | OSC2/CLKOUT<br>(RC osc mode)               | -                                                                                                                                                                                                                                                                   | -       | 0.6        | V        | IOL = 1.6 mA, VDD = 4.5V,<br>-40°C to +85°C                             |  |
|              |        |                                            | -                                                                                                                                                                                                                                                                   | -       | 0.6        | V        | IOL = 1.2 mA, VDD = 4.5V,<br>-40°C to +125°C                            |  |
|              |        | Output High Voltage                        |                                                                                                                                                                                                                                                                     |         |            |          |                                                                         |  |
| D090         | Vон    | I/O ports (Note 3)                         | VDD-0.7                                                                                                                                                                                                                                                             | -       | -          | V        | IOH = -3.0 mA, VDD = 4.5V,<br>-40°С to +85°С                            |  |
|              |        |                                            | Vdd-0.7                                                                                                                                                                                                                                                             | -       | -          | V        | IOH = -2.5 mA, VDD = 4.5V,<br>-40°С to +125°С                           |  |
| D092         |        | OSC2/CLKOUT (RC osc<br>mode)               | Vdd-0.7                                                                                                                                                                                                                                                             | -       | -          | V        | IOH = -1.3 mA, VDD = 4.5V,<br>-40°С to +85°С                            |  |
|              |        |                                            | VDD-0.7                                                                                                                                                                                                                                                             | -       | -          | V        | IOH = -1.0 mA, VDD = 4.5V,<br>-40°С to +125°С                           |  |
| D150*        | Vod    | Open-Drain High Voltage                    | -                                                                                                                                                                                                                                                                   | -       | 8.5        | V        | RA4 pin                                                                 |  |
|              |        | Capacitive Loading Specs<br>on Output Pins |                                                                                                                                                                                                                                                                     |         |            |          |                                                                         |  |
| D100         | Cosc2  | OSC2 pin                                   | -                                                                                                                                                                                                                                                                   | -       | 15         | pF       | In XT, HS and LP modes when<br>external clock is used to drive<br>OSC1. |  |
| D101         | Сю     | All I/O pins and OSC2 (in RC mode)         | -                                                                                                                                                                                                                                                                   | -       | 50         | pF       |                                                                         |  |
| D102         | Cb     | SCL, SDA in I <sup>2</sup> C mode          | -                                                                                                                                                                                                                                                                   | -       | 400        | pF       |                                                                         |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** In RC oscillator mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the device be driven with external clock in RC mode.

2: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as current sourced by the pin.

# TABLE 13-13:A/D CONVERTER CHARACTERISTICS:<br/>PIC16C72A-04 (COMMERCIAL, INDUSTRIAL, EXTENDED)<br/>PIC16C72A-20 (COMMERCIAL, INDUSTRIAL, EXTENDED)<br/>PIC16LC72A-04 (COMMERCIAL, INDUSTRIAL)

| Param<br>No. | Sym  | Characte                                   | ristic    | Min       | Тур†                   | Max        | Units | Conditions                                                                                                                                               |
|--------------|------|--------------------------------------------|-----------|-----------|------------------------|------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| A01          | NR   | Resolution                                 |           | —         | _                      | 8-bits     | bit   | $\begin{array}{l} \text{VREF} = \text{VDD} = 5.12\text{V},\\ \text{VSS} \leq \text{VAIN} \leq \text{VREF} \end{array}$                                   |
| A02          | Eabs | Total Absolute error                       |           | —         | _                      | < ± 1      | LSB   | $\begin{array}{l} \text{VREF} = \text{VDD} = 5.12\text{V},\\ \text{VSS} \leq \text{VAIN} \leq \text{VREF} \end{array}$                                   |
| A03          | EIL  | Integral linearity error                   |           | —         |                        | < ± 1      | LSB   | $\begin{array}{l} \text{VREF} = \text{VDD} = 5.12\text{V},\\ \text{VSS} \leq \text{VAIN} \leq \text{VREF} \end{array}$                                   |
| A04          | Edl  | Differential linearity e                   | ror       | —         |                        | < ± 1      | LSB   | $\begin{array}{l} \text{VREF} = \text{VDD} = 5.12\text{V},\\ \text{VSS} \leq \text{VAIN} \leq \text{VREF} \end{array}$                                   |
| A05          | Efs  | Full scale error                           |           |           |                        | < ± 1      | LSB   | $\begin{array}{l} \text{VREF} = \text{VDD} = 5.12\text{V},\\ \text{VSS} \leq \text{VAIN} \leq \text{VREF} \end{array}$                                   |
| A06          | Eoff | Offset error                               |           | —         |                        | < ± 1      | LSB   | $\begin{array}{l} \text{VREF} = \text{VDD} = 5.12\text{V},\\ \text{VSS} \leq \text{VAIN} \leq \text{VREF} \end{array}$                                   |
| A10          | —    | Monotonicity                               |           | _         | guaranteed<br>(Note 3) |            | —     | $VSS \leq VAIN \leq VREF$                                                                                                                                |
| A20          | VREF | Reference voltage                          |           | 2.5V      |                        | VDD + 0.3  | V     |                                                                                                                                                          |
| A25          | VAIN | Analog input voltage                       |           | Vss - 0.3 | _                      | VREF + 0.3 | V     |                                                                                                                                                          |
| A30          | ZAIN | Recommended imped<br>analog voltage source | dance of  | —         |                        | 10.0       | kΩ    |                                                                                                                                                          |
| A40          | IAD  | A/D conversion                             | PIC16CXX  | _         | 180                    |            | μA    | Average current con-                                                                                                                                     |
|              |      | current (VDD)                              | PIC16LCXX | —         | 90                     |            | μA    | sumption when A/D is on. (Note 1)                                                                                                                        |
| A50          | IREF | VREF input current (N                      | ote 2)    | 10        | _                      | 1000       | μΑ    | During VAIN acquisi-<br>tion. Based on differ-<br>ential of VHOLD to<br>VAIN to charge<br>CHOLD, see<br>Section 9.1.<br>During A/D conver-<br>cion cycle |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: When A/D is off, it will not consume any current other than minor leakage current.

The power-down current spec includes any such leakage from the A/D module.

**2:** VREF current is from RA3 pin or VDD pin, whichever is selected as reference input.

**3:** The A/D conversion result never decreases with an increase in the Input Voltage and has no missing codes.

## **APPENDIX A: REVISION HISTORY**

| Version | Date | Revision Description                                                                                                                                                                                         |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A       | 7/98 | This is a new data sheet. However, the devices described in this data sheet are the upgrades to the devices found in the <i>PIC16C6X Data Sheet</i> , DS30234, and the <i>PIC16C7X Data Sheet</i> , DS30390. |

## APPENDIX B: CONVERSION CONSIDERATIONS

Considerations for converting from previous versions of devices to the ones listed in this data sheet are listed in Table B-1.

#### TABLE B-1: CONVERSION CONSIDERATIONS

| Difference    | PIC16C62A/72                                                         | PIC16C62B/72A    |
|---------------|----------------------------------------------------------------------|------------------|
| Voltage Range | 2.5V - 6.0V                                                          | 2.5V - 5.5V      |
| SSP module    | Basic SSP (2 mode SPI)                                               | SSP (4 mode SPI) |
| CCP module    | CCP does not reset TMR1 when in special event trigger mode.          | N/A              |
| Timer1 module | Writing to TMR1L register can cause over-<br>flow in TMR1H register. | N/A              |

| Instruction Set  |                               | 67     |
|------------------|-------------------------------|--------|
| ADDLW .          |                               | 69     |
| ADDWF            |                               | 69     |
| ANDLW            |                               | 69     |
| ANDWF            |                               | 69     |
| BCF              |                               | 69     |
| BSF              |                               | 69     |
| BTFSC            |                               | 70     |
| BIFSS            |                               | 70     |
| CALL             |                               | 70     |
| CLRF             |                               | 70     |
|                  |                               | 70     |
| COME             |                               | 70     |
|                  |                               | 71     |
| DECESZ           |                               |        |
| GOTO             |                               | 71     |
| INCF             |                               | 71     |
| INCFSZ           |                               | 71     |
| IORLW            |                               | 72     |
| IORWF            |                               | 72     |
| MOVF             |                               | 72     |
| MOVLW            |                               | 72     |
| MOVWF            |                               | 72     |
| NOP              |                               | 72     |
| RETFIE           |                               | 73     |
| RETLW            |                               | 73     |
| RETURN           |                               | 73     |
| RLF              |                               | 73     |
| RRF              |                               | 73     |
| SLEEP            |                               | 73     |
| SUBLW .          |                               | 74     |
| SUBWF .          |                               |        |
| SWAPE            |                               |        |
| XORLW            |                               |        |
| Summary          | , Tabla                       | 74     |
|                  |                               | 0 13   |
| GIF Bit          |                               |        |
| INTE Bit         |                               |        |
| INTF Bit         |                               |        |
| PEIE Bit         |                               |        |
| RBIE Bit         |                               | 13     |
| RBIF Bit         |                               | 13, 21 |
| T0IE Bit         |                               | 13     |
| T0IF Bit         |                               | 13     |
| Interrupt Source | ces                           | 55,62  |
| A/D Conv         | ersion Complete               | 51     |
| Block Dia        | gram                          | 62     |
| Capture C        | Complete (CCP)                | 34     |
| Compare          | Complete (CCP)                |        |
| Interrupt of     | on Unange (HB7:HB4)           | 21     |
| RB0/INT          | Pin, External                 | 6, 63  |
| SSP Kee          | erve/Transmit Complete        | 26 62  |
|                  | reflow                        | 20,03  |
| TMR2 to          | PR2 Match                     | 21, 29 |
| TMR2 to          | PR2 Match (PWM)               | 31.36  |
| Interrupts Cor   | ntext Saving During           |        |
| Interrupts Ena   | ible Bits                     |        |
| A/D Conv         | rerter Enable (ADIE Bit)      | 14     |
| CCP1 En          | able (CCP1IE Bit)             |        |
| Global Int       | terrupt Enable (GIE Bit)      | 13, 62 |
| Interrupt        | on Change (RB7:RB4)           | ,      |
| Enable (F        | RBIE Bit)                     | 13,63  |
| Periphera        | I Interrupt Enable (PEIE Bit) | 13     |

| RB0/INT Enable (INTE Bit)13<br>SSP Enable (SSPIE Bit)14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSP Enable (SSPIE Bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TMRU Overnow Enable (TUTE Bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TMR1 Overflow Enable (TMR1IE Bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TMR2 to PR2 Match Enable (TMR2IE Bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Interrupts Elag Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| A/D Converter Eleg (ADIE Bit) 15 51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CCP1 Flag (CCP1IF Bit)15, 34, 35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Interrupt on Change (RB7:RB4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Elag (BBIE Bit) 13, 21, 63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| $\frac{12}{12}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SSP Flag (SSPIF Bit)15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TMR0 Overflow Flag (T0IF Bit)13, 63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| TMB1 Overflow Flag (TMB1IF Bit) 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| TMP2 to PP2 Motob Elog (TMP2)E Dit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| TIMINZ 10 FINZ MIAIGH FIAY (TIMINZIF DIL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| KeeLog® Evaluation and Programming Tools                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1 6 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Μ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Master Clear (MCLR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MCLR Reset, Normal Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| MCLB Reset SLEEP 57 60 61                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Moment Organization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Memory Organization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Data Memory8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Program Memory7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| MPLAB Integrated Development Environment Software 75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| In Erb integrated bevelopment Environment Conware /o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| OPCODE Field Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OPTION REG Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PS2:PS0 Bits12, 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| PSA Bit12, 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| BBPU Bit 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TOOS Dit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10SE Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ,,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| OSC1/CLKIN Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OSC1/CLKIN Pin   6     OSC2/CLKOUT Pin   6     Oscillator Configuration   55, 56     HS   56, 60     LP   56, 60     RC   6, 57, 60     Selection (EOSC1:EOSC0 Bits)   55                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OSC1/CLKIN Pin6<br>OSC2/CLKOUT Pin6<br>Oscillator Configuration55, 56<br>HS56, 60<br>LP56, 60<br>RC6, 57, 60<br>Selection (FOSC1:FOSC0 Bits)55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OSC1/CLKIN Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| OSC1/CLKIN Pin 6<br>OSC2/CLKOUT Pin 6<br>Oscillator Configuration 55, 56<br>HS 56, 60<br>LP 56, 60<br>RC 6, 57, 60<br>Selection (FOSC1:FOSC0 Bits) 55<br>XT 56, 60<br>Oscillator, Timer1 27, 29<br>Oscillator, WDT 64                                                                                                                                                                                                                                                                                                                                                                                                                            |
| OSC1/CLKIN Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 105                                                                                                                                                                                                                                                                                                                                                                                                                             |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 105   Paging, Program Memory 7, 17                                                                                                                                                                                                                                                                                                                                                                                              |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P Packaging 105   Paging, Program Memory 7, 17   PCON Begister 16, 60                                                                                                                                                                                                                                                                                                                                                             |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 7   Packaging 105   Paging, Program Memory 7, 17   PCON Register 16, 60   PON 105                                                                                                                                                                                                                                                                                                                                               |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 7, 105   Paging, Program Memory 7, 17   PCON Register 16, 60   BOR Bit 16                                                                                                                                                                                                                                                                                                                                                       |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 7, 17   PCON Register 16, 60   BOR Bit 16   POR Bit 16                                                                                                                                                                                                                                                                                                                                                                          |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 7, 17   PCON Register 16, 60   BOR Bit 16   POR Bit 16   PICDEM-1 Low-Cost PIC MCU Demo Board 77                                                                                                                                                                                                                                                                                                                                |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P    Packaging 105   Paging, Program Memory 7, 17   PCON Register 16, 60   BOR Bit 16   PICDEM-1 Low-Cost PIC MCU Demo Board 77   PICDEM-2 Low-Cost PIC16CXX Demo Board 77                                                                                                                                                                                                                                                        |
| OSC1/CLKIN Pin   6     OSC2/CLKOUT Pin   6     Oscillator Configuration   55, 56     HS   56, 60     LP   56, 60     RC   6, 57, 60     Selection (FOSC1:FOSC0 Bits)   55     XT   56, 60     Oscillator, Timer1   27, 29     Oscillator, WDT   64     P   64     P   7, 17     PCON Register   16, 60     BOR Bit   16     POR Bit   16     PICDEM-1 Low-Cost PIC MCU Demo Board   77     PICDEM-3 Low-Cost PIC16CXX Demo Board   77                                                                                                                                                                                                            |
| OSC1/CLKIN Pin   6     OSC2/CLKOUT Pin   6     Oscillator Configuration   55, 56     HS   56, 60     LP   56, 60     RC   6, 57, 60     Selection (FOSC1:FOSC0 Bits)   55     XT   56, 60     Oscillator, Timer1   27, 29     Oscillator, WDT   64     P   7, 17     PCON Register   16, 60     BOR Bit   16     POR Bit   16     PICDEM-1 Low-Cost PIC MCU Demo Board   77     PICDEM-3 Low-Cost PIC16CXX Demo Board   77     PICDEM-3 Low-Cost PIC16CXXX Demo Board   77                                                                                                                                                                       |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 7   Packaging 105   Paging, Program Memory 7, 17   PCON Register 16, 60   BOR Bit 16   POR Bit 16   PICDEM-1 Low-Cost PIC MCU Demo Board 77   PICDEM-2 Low-Cost PIC16CXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXXX Demo Board 77   PICSTART® Plus Entry Level Development System 77                                                                                                                                           |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P    Packaging 105   Paging, Program Memory 7, 17   PCON Register 16, 60   BOR Bit 16   PICDEM-1 Low-Cost PIC MCU Demo Board 77   PICDEM-2 Low-Cost PIC16CXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXXX Demo Board 77   PICTART® Plus Entry Level Development System 77   PIE1 Register 10, 14                                                                                       |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 7   Packaging 105   Paging, Program Memory 7, 17   PCON Register 16, 60   BOR Bit 16   POR Bit 16   PICDEM-1 Low-Cost PIC MCU Demo Board 77   PICDEM-2 Low-Cost PIC16CXXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXXX Demo Board 77   PICSTART® Plus Entry Level Development System 77   PIE1 Register 10, 14   ADIE Bit 14                                                                                                     |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 7   Packaging 105   Paging, Program Memory 7, 17   PCON Register 16, 60   BOR Bit 16   POR Bit 16   PICDEM-1 Low-Cost PIC MCU Demo Board 77   PICDEM-2 Low-Cost PIC16CXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXX Demo Board 77   PICSTART® Plus Entry Level Development System 77   PIE1 Register 10, 14   ADIE Bit 10, 14   CCP11E Bit 14                                                                                   |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 64   P 7, 17   PCON Register 16, 60   BOR Bit 16   POR Bit 16   PICDEM-1 Low-Cost PIC MCU Demo Board 77   PICDEM-2 Low-Cost PIC16CXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXXX Demo Board 77   PICSTART® Plus Entry Level Development System 77   PIE1 Register 10, 14   ADIE Bit 14   CCP11E Bit 14                                                                                                                          |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 7   Packaging 105   Paging, Program Memory 7, 17   PCON Register 16, 60   BOR Bit 16   PICDEM-1 Low-Cost PIC MCU Demo Board 77   PICDEM-2 Low-Cost PIC16CXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXXX Demo Board 77   PIC1 Register 10, 14   ADIE Bit 14   SPIE Bit 14                    |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 7   Packaging 105   Paging, Program Memory 7, 17   PCON Register 16, 60   BOR Bit 16   POR Bit 16   PICDEM-1 Low-Cost PIC MCU Demo Board 77   PICDEM-2 Low-Cost PIC16CXXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXXX Demo Board 77   PICTART® Plus Entry Level Development System 77   PIE1 Register 10, 14   ADIE Bit 14   SSPIE Bit 14   TMR1IE Bit 14                                                                       |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 7   Packaging 105   Paging, Program Memory 7, 17   PCON Register 16, 60   BOR Bit 16   POR Bit 16   PICDEM-1 Low-Cost PIC MCU Demo Board 77   PICDEM-2 Low-Cost PIC16CXXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXXX Demo Board 77   PICSTART® Plus Entry Level Development System 77   PIE1 Register 10, 14   ADIE Bit 14   SPIE Bit 14   TMR1IE Bit 14                                                                       |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P    Packaging 105   Paging, Program Memory 7, 17   PCON Register 16, 60   BOR Bit 16   POR Bit 16   PICDEM-1 Low-Cost PIC MCU Demo Board 77   PICDEM-2 Low-Cost PIC16CXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXXX Demo Board 77   PIC18 Bit 14   ADIE Bit 14   CCP11E Bit 14   TMR11E Bit 14   TMR11E Bit 14   Pinout Descriptions 14 |
| OSC1/CLKIN Pin 6   OSC2/CLKOUT Pin 6   Oscillator Configuration 55, 56   HS 56, 60   LP 56, 60   RC 6, 57, 60   Selection (FOSC1:FOSC0 Bits) 55   XT 56, 60   Oscillator, Timer1 27, 29   Oscillator, WDT 64   P 7   Packaging 105   Paging, Program Memory 7, 17   PCON Register 16, 60   BOR Bit 16   POR Bit 16   PICDEM-1 Low-Cost PIC MCU Demo Board 77   PICDEM-3 Low-Cost PIC16CXX Demo Board 77   PICDEM-3 Low-Cost PIC16CXXX Demo Board 77   PICSTART® Plus Entry Level Development System 77   PIE1 Register 10, 14   ADIE Bit 14   CCP1IE Bit 14   TMR1IE Bit 14   TMR1IE Bit 14   TMR2IE Bit 14   Pinout Descriptions 14             |

## PIC16C62B/72A PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery refer to the factory or the listed sales office.



\* JW Devices are UV erasable and can be programmed to any device configuration. JW Devices meet the electrical requirement of each oscillator type (including LC devices).

#### Sales and Support

#### Data Sheets

Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

1. Your local Microchip sales office

- 2. The Microchip Corporate Literature Center U.S. FAX: (480) 786-7277
- 3. The Microchip Worldwide Site (www.microchip.com)

Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.

#### **New Customer Notification System**

Register on our web site (www.microchip.com/cn) to receive the most current information on our products.

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 1998-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620769270

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.

# Worldwide Sales and Service

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733

Fax: 61-2-9868-6755 China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7828 Fax: 886-7-330-9305

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Fax: 45-4485-2829

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

11/29/12